xref: /rk3399_ARM-atf/docs/getting_started/build-options.rst (revision f43e09a12e4f4f32185d3e2accceb65895d1f16b)
143f35ef5SPaul BeesleyBuild Options
243f35ef5SPaul Beesley=============
343f35ef5SPaul Beesley
443f35ef5SPaul BeesleyThe TF-A build system supports the following build options. Unless mentioned
543f35ef5SPaul Beesleyotherwise, these options are expected to be specified at the build command
643f35ef5SPaul Beesleyline and are not to be modified in any component makefiles. Note that the
743f35ef5SPaul Beesleybuild system doesn't track dependency for build options. Therefore, if any of
843f35ef5SPaul Beesleythe build options are changed from a previous build, a clean build must be
943f35ef5SPaul Beesleyperformed.
1043f35ef5SPaul Beesley
1143f35ef5SPaul Beesley.. _build_options_common:
1243f35ef5SPaul Beesley
1343f35ef5SPaul BeesleyCommon build options
1443f35ef5SPaul Beesley--------------------
1543f35ef5SPaul Beesley
1643f35ef5SPaul Beesley-  ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the
1743f35ef5SPaul Beesley   compiler should use. Valid values are T32 and A32. It defaults to T32 due to
1843f35ef5SPaul Beesley   code having a smaller resulting size.
1943f35ef5SPaul Beesley
2043f35ef5SPaul Beesley-  ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as
2143f35ef5SPaul Beesley   as the BL32 image when ``ARCH=aarch32``. The value should be the path to the
2243f35ef5SPaul Beesley   directory containing the SP source, relative to the ``bl32/``; the directory
2343f35ef5SPaul Beesley   is expected to contain a makefile called ``<aarch32_sp-value>.mk``.
2443f35ef5SPaul Beesley
25873d4241Sjohpow01-  ``AMU_RESTRICT_COUNTERS``: Register reads to the group 1 counters will return
26873d4241Sjohpow01   zero at all but the highest implemented exception level.  Reads from the
27873d4241Sjohpow01   memory mapped view are unaffected by this control.
28873d4241Sjohpow01
2943f35ef5SPaul Beesley-  ``ARCH`` : Choose the target build architecture for TF-A. It can take either
3043f35ef5SPaul Beesley   ``aarch64`` or ``aarch32`` as values. By default, it is defined to
3143f35ef5SPaul Beesley   ``aarch64``.
3243f35ef5SPaul Beesley
33f1821790SAlexei Fedorov-  ``ARM_ARCH_FEATURE``: Optional Arm Architecture build option which specifies
34f1821790SAlexei Fedorov   one or more feature modifiers. This option has the form ``[no]feature+...``
35f1821790SAlexei Fedorov   and defaults to ``none``. It translates into compiler option
36f1821790SAlexei Fedorov   ``-march=armvX[.Y]-a+[no]feature+...``. See compiler's documentation for the
37f1821790SAlexei Fedorov   list of supported feature modifiers.
38f1821790SAlexei Fedorov
3943f35ef5SPaul Beesley-  ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when
4043f35ef5SPaul Beesley   compiling TF-A. Its value must be numeric, and defaults to 8 . See also,
4143f35ef5SPaul Beesley   *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in
4243f35ef5SPaul Beesley   :ref:`Firmware Design`.
4343f35ef5SPaul Beesley
4443f35ef5SPaul Beesley-  ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when
4543f35ef5SPaul Beesley   compiling TF-A. Its value must be a numeric, and defaults to 0. See also,
4643f35ef5SPaul Beesley   *Armv8 Architecture Extensions* in :ref:`Firmware Design`.
4743f35ef5SPaul Beesley
4843f35ef5SPaul Beesley-  ``BL2``: This is an optional build option which specifies the path to BL2
4943f35ef5SPaul Beesley   image for the ``fip`` target. In this case, the BL2 in the TF-A will not be
5043f35ef5SPaul Beesley   built.
5143f35ef5SPaul Beesley
5243f35ef5SPaul Beesley-  ``BL2U``: This is an optional build option which specifies the path to
5343f35ef5SPaul Beesley   BL2U image. In this case, the BL2U in TF-A will not be built.
5443f35ef5SPaul Beesley
5542d4d3baSArvind Ram Prakash-  ``RESET_TO_BL2``: Boolean option to enable BL2 entrypoint as the CPU reset
5642d4d3baSArvind Ram Prakash   vector instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
5742d4d3baSArvind Ram Prakash   entrypoint) or 1 (CPU reset to BL2 entrypoint).
5842d4d3baSArvind Ram Prakash   The default value is 0.
5942d4d3baSArvind Ram Prakash
6042d4d3baSArvind Ram Prakash-  ``BL2_RUNS_AT_EL3``: This is an implicit flag to denote that BL2 runs at EL3.
6142d4d3baSArvind Ram Prakash   While it is explicitly set to 1 when RESET_TO_BL2 is set to 1 it can also be
6242d4d3baSArvind Ram Prakash   true in a 4-world system where RESET_TO_BL2 is 0.
6343f35ef5SPaul Beesley
6446789a7cSBalint Dobszay-  ``BL2_ENABLE_SP_LOAD``: Boolean option to enable loading SP packages from the
6546789a7cSBalint Dobszay   FIP. Automatically enabled if ``SP_LAYOUT_FILE`` is provided.
6646789a7cSBalint Dobszay
6743f35ef5SPaul Beesley-  ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place
6843f35ef5SPaul Beesley   (XIP) memory, like BL1. In these use-cases, it is necessary to initialize
6943f35ef5SPaul Beesley   the RW sections in RAM, while leaving the RO sections in place. This option
7042d4d3baSArvind Ram Prakash   enable this use-case. For now, this option is only supported
7142d4d3baSArvind Ram Prakash   when RESET_TO_BL2 is set to '1'.
7243f35ef5SPaul Beesley
7343f35ef5SPaul Beesley-  ``BL31``: This is an optional build option which specifies the path to
7443f35ef5SPaul Beesley   BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not
7543f35ef5SPaul Beesley   be built.
7643f35ef5SPaul Beesley
7743f35ef5SPaul Beesley-  ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
7843f35ef5SPaul Beesley   file that contains the BL31 private key in PEM format. If ``SAVE_KEYS=1``,
7943f35ef5SPaul Beesley   this file name will be used to save the key.
8043f35ef5SPaul Beesley
8143f35ef5SPaul Beesley-  ``BL32``: This is an optional build option which specifies the path to
8243f35ef5SPaul Beesley   BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not
8343f35ef5SPaul Beesley   be built.
8443f35ef5SPaul Beesley
8543f35ef5SPaul Beesley-  ``BL32_EXTRA1``: This is an optional build option which specifies the path to
8643f35ef5SPaul Beesley   Trusted OS Extra1 image for the  ``fip`` target.
8743f35ef5SPaul Beesley
8843f35ef5SPaul Beesley-  ``BL32_EXTRA2``: This is an optional build option which specifies the path to
8943f35ef5SPaul Beesley   Trusted OS Extra2 image for the ``fip`` target.
9043f35ef5SPaul Beesley
9143f35ef5SPaul Beesley-  ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
9243f35ef5SPaul Beesley   file that contains the BL32 private key in PEM format. If ``SAVE_KEYS=1``,
9343f35ef5SPaul Beesley   this file name will be used to save the key.
9443f35ef5SPaul Beesley
9543f35ef5SPaul Beesley-  ``BL33``: Path to BL33 image in the host file system. This is mandatory for
9643f35ef5SPaul Beesley   ``fip`` target in case TF-A BL2 is used.
9743f35ef5SPaul Beesley
9843f35ef5SPaul Beesley-  ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
9943f35ef5SPaul Beesley   file that contains the BL33 private key in PEM format. If ``SAVE_KEYS=1``,
10043f35ef5SPaul Beesley   this file name will be used to save the key.
10143f35ef5SPaul Beesley
10243f35ef5SPaul Beesley-  ``BRANCH_PROTECTION``: Numeric value to enable ARMv8.3 Pointer Authentication
10343f35ef5SPaul Beesley   and ARMv8.5 Branch Target Identification support for TF-A BL images themselves.
10443f35ef5SPaul Beesley   If enabled, it is needed to use a compiler that supports the option
10543f35ef5SPaul Beesley   ``-mbranch-protection``. Selects the branch protection features to use:
10643f35ef5SPaul Beesley-  0: Default value turns off all types of branch protection
10743f35ef5SPaul Beesley-  1: Enables all types of branch protection features
10843f35ef5SPaul Beesley-  2: Return address signing to its standard level
10943f35ef5SPaul Beesley-  3: Extend the signing to include leaf functions
1103768fecfSAlexei Fedorov-  4: Turn on branch target identification mechanism
11143f35ef5SPaul Beesley
11243f35ef5SPaul Beesley   The table below summarizes ``BRANCH_PROTECTION`` values, GCC compilation options
11343f35ef5SPaul Beesley   and resulting PAuth/BTI features.
11443f35ef5SPaul Beesley
11543f35ef5SPaul Beesley   +-------+--------------+-------+-----+
11643f35ef5SPaul Beesley   | Value |  GCC option  | PAuth | BTI |
11743f35ef5SPaul Beesley   +=======+==============+=======+=====+
11843f35ef5SPaul Beesley   |   0   |     none     |   N   |  N  |
11943f35ef5SPaul Beesley   +-------+--------------+-------+-----+
12043f35ef5SPaul Beesley   |   1   |   standard   |   Y   |  Y  |
12143f35ef5SPaul Beesley   +-------+--------------+-------+-----+
12243f35ef5SPaul Beesley   |   2   |   pac-ret    |   Y   |  N  |
12343f35ef5SPaul Beesley   +-------+--------------+-------+-----+
12443f35ef5SPaul Beesley   |   3   | pac-ret+leaf |   Y   |  N  |
12543f35ef5SPaul Beesley   +-------+--------------+-------+-----+
1263768fecfSAlexei Fedorov   |   4   |     bti      |   N   |  Y  |
1273768fecfSAlexei Fedorov   +-------+--------------+-------+-----+
12843f35ef5SPaul Beesley
129700e7685SManish Pandey   This option defaults to 0.
13043f35ef5SPaul Beesley   Note that Pointer Authentication is enabled for Non-secure world
13143f35ef5SPaul Beesley   irrespective of the value of this option if the CPU supports it.
13243f35ef5SPaul Beesley
13343f35ef5SPaul Beesley-  ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the
13443f35ef5SPaul Beesley   compilation of each build. It must be set to a C string (including quotes
13543f35ef5SPaul Beesley   where applicable). Defaults to a string that contains the time and date of
13643f35ef5SPaul Beesley   the compilation.
13743f35ef5SPaul Beesley
13843f35ef5SPaul Beesley-  ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A
13943f35ef5SPaul Beesley   build to be uniquely identified. Defaults to the current git commit id.
14043f35ef5SPaul Beesley
14129214e95SGrant Likely-  ``BUILD_BASE``: Output directory for the build. Defaults to ``./build``
14229214e95SGrant Likely
14343f35ef5SPaul Beesley-  ``CFLAGS``: Extra user options appended on the compiler's command line in
14443f35ef5SPaul Beesley   addition to the options set by the build system.
14543f35ef5SPaul Beesley
14643f35ef5SPaul Beesley-  ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may
14743f35ef5SPaul Beesley   release several CPUs out of reset. It can take either 0 (several CPUs may be
14843f35ef5SPaul Beesley   brought up) or 1 (only one CPU will ever be brought up during cold reset).
14943f35ef5SPaul Beesley   Default is 0. If the platform always brings up a single CPU, there is no
15043f35ef5SPaul Beesley   need to distinguish between primary and secondary CPUs and the boot path can
15143f35ef5SPaul Beesley   be optimised. The ``plat_is_my_cpu_primary()`` and
15243f35ef5SPaul Beesley   ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need
15343f35ef5SPaul Beesley   to be implemented in this case.
15443f35ef5SPaul Beesley
1553bff910dSSandrine Bailleux-  ``COT``: When Trusted Boot is enabled, selects the desired chain of trust.
1563bff910dSSandrine Bailleux   Defaults to ``tbbr``.
1573bff910dSSandrine Bailleux
15843f35ef5SPaul Beesley-  ``CRASH_REPORTING``: A non-zero value enables a console dump of processor
15943f35ef5SPaul Beesley   register state when an unexpected exception occurs during execution of
16043f35ef5SPaul Beesley   BL31. This option defaults to the value of ``DEBUG`` - i.e. by default
16143f35ef5SPaul Beesley   this is only enabled for a debug build of the firmware.
16243f35ef5SPaul Beesley
16343f35ef5SPaul Beesley-  ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
16443f35ef5SPaul Beesley   certificate generation tool to create new keys in case no valid keys are
16543f35ef5SPaul Beesley   present or specified. Allowed options are '0' or '1'. Default is '1'.
16643f35ef5SPaul Beesley
16743f35ef5SPaul Beesley-  ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause
16843f35ef5SPaul Beesley   the AArch32 system registers to be included when saving and restoring the
16943f35ef5SPaul Beesley   CPU context. The option must be set to 0 for AArch64-only platforms (that
17043f35ef5SPaul Beesley   is on hardware that does not implement AArch32, or at least not at EL1 and
17143f35ef5SPaul Beesley   higher ELs). Default value is 1.
17243f35ef5SPaul Beesley
17343f35ef5SPaul Beesley-  ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP
17443f35ef5SPaul Beesley   registers to be included when saving and restoring the CPU context. Default
17543f35ef5SPaul Beesley   is 0.
17643f35ef5SPaul Beesley
177d9e984ccSJayanth Dodderi Chidanand-  ``CTX_INCLUDE_MTE_REGS``: Numeric value to include Memory Tagging Extension
178d9e984ccSJayanth Dodderi Chidanand   registers in cpu context. This must be enabled, if the platform wants to use
179d9e984ccSJayanth Dodderi Chidanand   this feature in the Secure world and MTE is enabled at ELX. This flag can
180d9e984ccSJayanth Dodderi Chidanand   take values 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism.
181d9e984ccSJayanth Dodderi Chidanand   Default value is 0.
182062f8aafSArunachalam Ganapathy
183d9e984ccSJayanth Dodderi Chidanand-  ``CTX_INCLUDE_NEVE_REGS``: Numeric value, when set will cause the Armv8.4-NV
184d9e984ccSJayanth Dodderi Chidanand   registers to be saved/restored when entering/exiting an EL2 execution
185d9e984ccSJayanth Dodderi Chidanand   context. This flag can take values 0 to 2, to align with the
186d9e984ccSJayanth Dodderi Chidanand   ``FEATURE_DETECTION`` mechanism. Default value is 0.
187d9e984ccSJayanth Dodderi Chidanand
188d9e984ccSJayanth Dodderi Chidanand-  ``CTX_INCLUDE_PAUTH_REGS``: Numeric value to enable the Pointer
189d9e984ccSJayanth Dodderi Chidanand   Authentication for Secure world. This will cause the ARMv8.3-PAuth registers
190d9e984ccSJayanth Dodderi Chidanand   to be included when saving and restoring the CPU context as part of world
191d9e984ccSJayanth Dodderi Chidanand   switch. This flag can take values 0 to 2, to align with ``FEATURE_DETECTION``
192d9e984ccSJayanth Dodderi Chidanand   mechanism. Default value is 0.
193d9e984ccSJayanth Dodderi Chidanand
19443f35ef5SPaul Beesley   Note that Pointer Authentication is enabled for Non-secure world irrespective
19543f35ef5SPaul Beesley   of the value of this flag if the CPU supports it.
19643f35ef5SPaul Beesley
19743f35ef5SPaul Beesley-  ``DEBUG``: Chooses between a debug and release build. It can take either 0
19843f35ef5SPaul Beesley   (release) or 1 (debug) as values. 0 is the default.
19943f35ef5SPaul Beesley
2007cda17bbSSumit Garg-  ``DECRYPTION_SUPPORT``: This build flag enables the user to select the
2017cda17bbSSumit Garg   authenticated decryption algorithm to be used to decrypt firmware/s during
2027cda17bbSSumit Garg   boot. It accepts 2 values: ``aes_gcm`` and ``none``. The default value of
2037cda17bbSSumit Garg   this flag is ``none`` to disable firmware decryption which is an optional
204700e7685SManish Pandey   feature as per TBBR.
2057cda17bbSSumit Garg
20643f35ef5SPaul Beesley-  ``DISABLE_BIN_GENERATION``: Boolean option to disable the generation
20743f35ef5SPaul Beesley   of the binary image. If set to 1, then only the ELF image is built.
20843f35ef5SPaul Beesley   0 is the default.
20943f35ef5SPaul Beesley
2100063dd17SJavier Almansa Sobrino-  ``DISABLE_MTPMU``: Boolean option to disable FEAT_MTPMU if implemented
2110063dd17SJavier Almansa Sobrino   (Armv8.6 onwards). Its default value is 0 to keep consistency with platforms
2120063dd17SJavier Almansa Sobrino   that do not implement FEAT_MTPMU. For more information on FEAT_MTPMU,
2130063dd17SJavier Almansa Sobrino   check the latest Arm ARM.
2140063dd17SJavier Almansa Sobrino
21543f35ef5SPaul Beesley-  ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted
21643f35ef5SPaul Beesley   Board Boot authentication at runtime. This option is meant to be enabled only
21743f35ef5SPaul Beesley   for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this
21843f35ef5SPaul Beesley   flag has to be enabled. 0 is the default.
21943f35ef5SPaul Beesley
22043f35ef5SPaul Beesley-  ``E``: Boolean option to make warnings into errors. Default is 1.
22143f35ef5SPaul Beesley
222291be198SBoyan Karatotev   When specifying higher warnings levels (``W=1`` and higher), this option
223291be198SBoyan Karatotev   defaults to 0. This is done to encourage contributors to use them, as they
224291be198SBoyan Karatotev   are expected to produce warnings that would otherwise fail the build. New
225291be198SBoyan Karatotev   contributions are still expected to build with ``W=0`` and ``E=1`` (the
226291be198SBoyan Karatotev   default).
227291be198SBoyan Karatotev
22843f35ef5SPaul Beesley-  ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of
22943f35ef5SPaul Beesley   the normal boot flow. It must specify the entry point address of the EL3
23043f35ef5SPaul Beesley   payload. Please refer to the "Booting an EL3 payload" section for more
23143f35ef5SPaul Beesley   details.
23243f35ef5SPaul Beesley
2331fd685a7SChris Kay-  ``ENABLE_AMU_AUXILIARY_COUNTERS``: Enables support for AMU auxiliary counters
2341fd685a7SChris Kay   (also known as group 1 counters). These are implementation-defined counters,
2351fd685a7SChris Kay   and as such require additional platform configuration. Default is 0.
2361fd685a7SChris Kay
237742ca230SChris Kay-  ``ENABLE_AMU_FCONF``: Enables configuration of the AMU through FCONF, which
238742ca230SChris Kay   allows platforms with auxiliary counters to describe them via the
239742ca230SChris Kay   ``HW_CONFIG`` device tree blob. Default is 0.
240742ca230SChris Kay
24143f35ef5SPaul Beesley-  ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()``
24243f35ef5SPaul Beesley   are compiled out. For debug builds, this option defaults to 1, and calls to
24343f35ef5SPaul Beesley   ``assert()`` are left in place. For release builds, this option defaults to 0
24443f35ef5SPaul Beesley   and calls to ``assert()`` function are compiled out. This option can be set
24543f35ef5SPaul Beesley   independently of ``DEBUG``. It can also be used to hide any auxiliary code
24643f35ef5SPaul Beesley   that is only required for the assertion and does not fit in the assertion
24743f35ef5SPaul Beesley   itself.
24843f35ef5SPaul Beesley
24968c76088SAlexei Fedorov-  ``ENABLE_BACKTRACE``: This option controls whether to enable backtrace
25043f35ef5SPaul Beesley   dumps or not. It is supported in both AArch64 and AArch32. However, in
25143f35ef5SPaul Beesley   AArch32 the format of the frame records are not defined in the AAPCS and they
25243f35ef5SPaul Beesley   are defined by the implementation. This implementation of backtrace only
25343f35ef5SPaul Beesley   supports the format used by GCC when T32 interworking is disabled. For this
25443f35ef5SPaul Beesley   reason enabling this option in AArch32 will force the compiler to only
25543f35ef5SPaul Beesley   generate A32 code. This option is enabled by default only in AArch64 debug
25643f35ef5SPaul Beesley   builds, but this behaviour can be overridden in each platform's Makefile or
25743f35ef5SPaul Beesley   in the build command line.
25843f35ef5SPaul Beesley
259d23acc9eSAndre Przywara-  ``ENABLE_FEAT_AMU``: Numeric value to enable Activity Monitor Unit
260d23acc9eSAndre Przywara   extensions. This flag can take the values 0 to 2, to align with the
261d23acc9eSAndre Przywara   ``FEATURE_DETECTION`` mechanism. This is an optional architectural feature
262d23acc9eSAndre Przywara   available on v8.4 onwards. Some v8.2 implementations also implement an AMU
263d23acc9eSAndre Przywara   and this option can be used to enable this feature on those systems as well.
264d23acc9eSAndre Przywara   This flag can take the values 0 to 2, the default is 0.
26564017767SJayanth Dodderi Chidanand
266d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_AMUv1p1``: Numeric value to enable the ``FEAT_AMUv1p1``
267d9e984ccSJayanth Dodderi Chidanand   extension. ``FEAT_AMUv1p1`` is an optional feature available on Arm v8.6
268d9e984ccSJayanth Dodderi Chidanand   onwards. This flag can take the values 0 to 2, to align with the
269d9e984ccSJayanth Dodderi Chidanand   ``FEATURE_DETECTION`` mechanism. Default value is ``0``.
270d9e984ccSJayanth Dodderi Chidanand
271d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_CSV2_2``: Numeric value to enable the ``FEAT_CSV2_2``
272d9e984ccSJayanth Dodderi Chidanand   extension. It allows access to the SCXTNUM_EL2 (Software Context Number)
273d9e984ccSJayanth Dodderi Chidanand   register during EL2 context save/restore operations. ``FEAT_CSV2_2`` is an
274d9e984ccSJayanth Dodderi Chidanand   optional feature available on Arm v8.0 onwards. This flag can take values
275d9e984ccSJayanth Dodderi Chidanand   0 to 2, to align with the ``FEATURE_DETECTION`` mechanism.
276d9e984ccSJayanth Dodderi Chidanand   Default value is ``0``.
277d9e984ccSJayanth Dodderi Chidanand
278d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_DIT``: Numeric value to enable ``FEAT_DIT`` (Data Independent
279d9e984ccSJayanth Dodderi Chidanand   Timing) extension. It allows setting the ``DIT`` bit of PSTATE in EL3.
280d9e984ccSJayanth Dodderi Chidanand   ``FEAT_DIT`` is a mandatory  architectural feature and is enabled from v8.4
281d9e984ccSJayanth Dodderi Chidanand   and upwards. This flag can take the values 0 to 2, to align  with the
282d9e984ccSJayanth Dodderi Chidanand   ``FEATURE_DETECTION`` mechanism. Default value is ``0``.
283d9e984ccSJayanth Dodderi Chidanand
284d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_ECV``: Numeric value to enable support for the Enhanced Counter
28564017767SJayanth Dodderi Chidanand   Virtualization feature, allowing for access to the CNTPOFF_EL2 (Counter-timer
28664017767SJayanth Dodderi Chidanand   Physical Offset register) during EL2 to EL3 context save/restore operations.
287d9e984ccSJayanth Dodderi Chidanand   Its a mandatory architectural feature and is enabled from v8.6 and upwards.
288d9e984ccSJayanth Dodderi Chidanand   This flag can take the values 0 to 2, to align  with the ``FEATURE_DETECTION``
289d9e984ccSJayanth Dodderi Chidanand   mechanism. Default value is ``0``.
29064017767SJayanth Dodderi Chidanand
291d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_FGT``: Numeric value to enable support for FGT (Fine Grain Traps)
29264017767SJayanth Dodderi Chidanand   feature allowing for access to the HDFGRTR_EL2 (Hypervisor Debug Fine-Grained
29364017767SJayanth Dodderi Chidanand   Read Trap Register) during EL2 to EL3 context save/restore operations.
294d9e984ccSJayanth Dodderi Chidanand   Its a mandatory architectural feature and is enabled from v8.6 and upwards.
295d9e984ccSJayanth Dodderi Chidanand   This flag can take the values 0 to 2, to align  with the ``FEATURE_DETECTION``
296d9e984ccSJayanth Dodderi Chidanand   mechanism. Default value is ``0``.
29764017767SJayanth Dodderi Chidanand
298d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_HCX``: Numeric value to set the bit SCR_EL3.HXEn in EL3 to
299d9e984ccSJayanth Dodderi Chidanand   allow access to HCRX_EL2 (extended hypervisor control register) from EL2 as
300d9e984ccSJayanth Dodderi Chidanand   well as adding HCRX_EL2 to the EL2 context save/restore operations. Its a
301d9e984ccSJayanth Dodderi Chidanand   mandatory architectural feature and is enabled from v8.7 and upwards. This
302d9e984ccSJayanth Dodderi Chidanand   flag can take the values 0 to 2, to align  with the ``FEATURE_DETECTION``
303d9e984ccSJayanth Dodderi Chidanand   mechanism. Default value is ``0``.
304d9e984ccSJayanth Dodderi Chidanand
305d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_PAN``: Numeric value to enable the ``FEAT_PAN`` (Privileged
306d9e984ccSJayanth Dodderi Chidanand   Access Never) extension. ``FEAT_PAN`` adds a bit to PSTATE, generating a
307d9e984ccSJayanth Dodderi Chidanand   permission fault for any privileged data access from EL1/EL2 to virtual
308d9e984ccSJayanth Dodderi Chidanand   memory address, accessible at EL0, provided (HCR_EL2.E2H=1). It is a
309d9e984ccSJayanth Dodderi Chidanand   mandatory architectural feature and is enabled from v8.1 and upwards. This
310d9e984ccSJayanth Dodderi Chidanand   flag can take values 0 to 2, to align  with the ``FEATURE_DETECTION``
311d9e984ccSJayanth Dodderi Chidanand   mechanism. Default value is ``0``.
312d9e984ccSJayanth Dodderi Chidanand
313d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_RNG``: Numeric value to enable the ``FEAT_RNG`` extension.
314d9e984ccSJayanth Dodderi Chidanand   ``FEAT_RNG`` is an optional feature available on Arm v8.5 onwards. This
315d9e984ccSJayanth Dodderi Chidanand   flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION``
316ff86e0b4SJuan Pablo Conde   mechanism. Default value is ``0``.
317ff86e0b4SJuan Pablo Conde
318ff86e0b4SJuan Pablo Conde-  ``ENABLE_FEAT_RNG_TRAP``: Numeric value to enable the ``FEAT_RNG_TRAP``
319ff86e0b4SJuan Pablo Conde   extension. This feature is only supported in AArch64 state. This flag can
320ff86e0b4SJuan Pablo Conde   take values 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism.
321ff86e0b4SJuan Pablo Conde   Default value is ``0``. ``FEAT_RNG_TRAP`` is an optional feature from
322ff86e0b4SJuan Pablo Conde   Armv8.5 onwards.
323d9e984ccSJayanth Dodderi Chidanand
32424077098SAndre Przywara-  ``ENABLE_FEAT_SB``: Boolean option to let the TF-A code use the ``FEAT_SB``
32524077098SAndre Przywara   (Speculation Barrier) instruction ``FEAT_SB`` is an optional feature and
32624077098SAndre Przywara   defaults to ``0`` for pre-Armv8.5 CPUs, but is mandatory for Armv8.5 or
32724077098SAndre Przywara   later CPUs. It is enabled from v8.5 and upwards and if needed can be
32824077098SAndre Przywara   overidden from platforms explicitly.
329d9e984ccSJayanth Dodderi Chidanand
330d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_SEL2``: Numeric value to enable the ``FEAT_SEL2`` (Secure EL2)
331d9e984ccSJayanth Dodderi Chidanand   extension. ``FEAT_SEL2`` is a mandatory feature available on Arm v8.4.
332d9e984ccSJayanth Dodderi Chidanand   This flag can take values 0 to 2, to align with the ``FEATURE_DETECTION``
333d9e984ccSJayanth Dodderi Chidanand   mechanism. Default is ``0``.
334d9e984ccSJayanth Dodderi Chidanand
335781d07a4SJayanth Dodderi Chidanand-  ``ENABLE_FEAT_TWED``: Numeric value to enable the ``FEAT_TWED`` (Delayed
336781d07a4SJayanth Dodderi Chidanand   trapping of WFE Instruction) extension. ``FEAT_TWED`` is a optional feature
337781d07a4SJayanth Dodderi Chidanand   available on Arm v8.6. This flag can take values 0 to 2, to align with the
338781d07a4SJayanth Dodderi Chidanand   ``FEATURE_DETECTION`` mechanism. Default is ``0``.
339781d07a4SJayanth Dodderi Chidanand
340781d07a4SJayanth Dodderi Chidanand    When ``ENABLE_FEAT_TWED`` is set to ``1``, WFE instruction trapping gets
341781d07a4SJayanth Dodderi Chidanand    delayed by the amount of value in ``TWED_DELAY``.
342781d07a4SJayanth Dodderi Chidanand
343d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_VHE``: Numeric value to enable the ``FEAT_VHE`` (Virtualization
344d9e984ccSJayanth Dodderi Chidanand   Host Extensions) extension. It allows access to CONTEXTIDR_EL2 register
345d9e984ccSJayanth Dodderi Chidanand   during EL2 context save/restore operations.``FEAT_VHE`` is a mandatory
346d9e984ccSJayanth Dodderi Chidanand   architectural feature and is enabled from v8.1 and upwards. It can take
347d9e984ccSJayanth Dodderi Chidanand   values 0 to 2, to align  with the ``FEATURE_DETECTION`` mechanism.
348d9e984ccSJayanth Dodderi Chidanand   Default value is ``0``.
349cb4ec47bSjohpow01
350d3331603SMark Brown-  ``ENABLE_FEAT_TCR2``: Numeric value to set the bit SCR_EL3.ENTCR2 in EL3 to
351d3331603SMark Brown   allow access to TCR2_EL2 (extended translation control) from EL2 as
352d3331603SMark Brown   well as adding TCR2_EL2 to the EL2 context save/restore operations. Its a
353d3331603SMark Brown   mandatory architectural feature and is enabled from v8.9 and upwards. This
354d3331603SMark Brown   flag can take the values 0 to 2, to align  with the ``FEATURE_DETECTION``
355d3331603SMark Brown   mechanism. Default value is ``0``.
356d3331603SMark Brown
357062b6c6bSMark Brown-  ``ENABLE_FEAT_S2PIE``: Numeric value to enable support for FEAT_S2PIE
358062b6c6bSMark Brown   at EL2 and below, and context switch relevant registers.  This flag
359062b6c6bSMark Brown   can take the values 0 to 2, to align  with the ``FEATURE_DETECTION``
360062b6c6bSMark Brown   mechanism. Default value is ``0``.
361062b6c6bSMark Brown
362062b6c6bSMark Brown-  ``ENABLE_FEAT_S1PIE``: Numeric value to enable support for FEAT_S1PIE
363062b6c6bSMark Brown   at EL2 and below, and context switch relevant registers.  This flag
364062b6c6bSMark Brown   can take the values 0 to 2, to align  with the ``FEATURE_DETECTION``
365062b6c6bSMark Brown   mechanism. Default value is ``0``.
366062b6c6bSMark Brown
367062b6c6bSMark Brown-  ``ENABLE_FEAT_S2POE``: Numeric value to enable support for FEAT_S2POE
368062b6c6bSMark Brown   at EL2 and below, and context switch relevant registers.  This flag
369062b6c6bSMark Brown   can take the values 0 to 2, to align  with the ``FEATURE_DETECTION``
370062b6c6bSMark Brown   mechanism. Default value is ``0``.
371062b6c6bSMark Brown
372062b6c6bSMark Brown-  ``ENABLE_FEAT_S1POE``: Numeric value to enable support for FEAT_S1POE
373062b6c6bSMark Brown   at EL2 and below, and context switch relevant registers.  This flag
374062b6c6bSMark Brown   can take the values 0 to 2, to align  with the ``FEATURE_DETECTION``
375062b6c6bSMark Brown   mechanism. Default value is ``0``.
376062b6c6bSMark Brown
377688ab57bSMark Brown-  ``ENABLE_FEAT_GCS``: Numeric value to set the bit SCR_EL3.GCSEn in EL3 to
378688ab57bSMark Brown   allow use of Guarded Control Stack from EL2 as well as adding the GCS
379688ab57bSMark Brown   registers to the EL2 context save/restore operations. This flag can take
380688ab57bSMark Brown   the values 0 to 2, to align  with the ``FEATURE_DETECTION`` mechanism.
381688ab57bSMark Brown   Default value is ``0``.
382688ab57bSMark Brown
383edbce9aaSzelalem-aweke-  ``ENABLE_LTO``: Boolean option to enable Link Time Optimization (LTO)
384edbce9aaSzelalem-aweke   support in GCC for TF-A. This option is currently only supported for
385edbce9aaSzelalem-aweke   AArch64. Default is 0.
386edbce9aaSzelalem-aweke
387d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_MPAM_FOR_LOWER_ELS``: Numeric value to enable lower ELs to use MPAM
38843f35ef5SPaul Beesley   feature. MPAM is an optional Armv8.4 extension that enables various memory
38943f35ef5SPaul Beesley   system components and resources to define partitions; software running at
39043f35ef5SPaul Beesley   various ELs can assign themselves to desired partition to control their
39143f35ef5SPaul Beesley   performance aspects.
39243f35ef5SPaul Beesley
393d9e984ccSJayanth Dodderi Chidanand   This flag can take values 0 to 2, to align  with the ``FEATURE_DETECTION``
394d9e984ccSJayanth Dodderi Chidanand   mechanism. When this option is set to ``1`` or ``2``, EL3 allows lower ELs to
395d9e984ccSJayanth Dodderi Chidanand   access their own MPAM registers without trapping into EL3. This option
396d9e984ccSJayanth Dodderi Chidanand   doesn't make use of partitioning in EL3, however. Platform initialisation
397d9e984ccSJayanth Dodderi Chidanand   code should configure and use partitions in EL3 as required. This option
398d9e984ccSJayanth Dodderi Chidanand   defaults to ``0``.
39943f35ef5SPaul Beesley
40068120783SChris Kay-  ``ENABLE_MPMM``: Boolean option to enable support for the Maximum Power
40168120783SChris Kay   Mitigation Mechanism supported by certain Arm cores, which allows the SoC
40268120783SChris Kay   firmware to detect and limit high activity events to assist in SoC processor
40368120783SChris Kay   power domain dynamic power budgeting and limit the triggering of whole-rail
40468120783SChris Kay   (i.e. clock chopping) responses to overcurrent conditions. Defaults to ``0``.
40568120783SChris Kay
40668120783SChris Kay-  ``ENABLE_MPMM_FCONF``: Enables configuration of MPMM through FCONF, which
40768120783SChris Kay   allows platforms with cores supporting MPMM to describe them via the
40868120783SChris Kay   ``HW_CONFIG`` device tree blob. Default is 0.
40968120783SChris Kay
41043f35ef5SPaul Beesley-  ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE)
41143f35ef5SPaul Beesley   support within generic code in TF-A. This option is currently only supported
41242d4d3baSArvind Ram Prakash   in BL2, BL31, and BL32 (TSP) for AARCH64 binaries, and
41342d4d3baSArvind Ram Prakash   in BL32 (SP_min) for AARCH32. Default is 0.
41443f35ef5SPaul Beesley
41543f35ef5SPaul Beesley-  ``ENABLE_PMF``: Boolean option to enable support for optional Performance
41643f35ef5SPaul Beesley   Measurement Framework(PMF). Default is 0.
41743f35ef5SPaul Beesley
41843f35ef5SPaul Beesley-  ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI
41943f35ef5SPaul Beesley   functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0.
42043f35ef5SPaul Beesley   In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must
42143f35ef5SPaul Beesley   be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in
42243f35ef5SPaul Beesley   software.
42343f35ef5SPaul Beesley
424d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_RME``: Numeric value to enable support for the ARMv9 Realm
425d9e984ccSJayanth Dodderi Chidanand   Management Extension. This flag can take the values 0 to 2, to align with
426d9e984ccSJayanth Dodderi Chidanand   the ``FEATURE_DETECTION`` mechanism. Default value is 0. This is currently
427d9e984ccSJayanth Dodderi Chidanand   an experimental feature.
4285b18de09SZelalem Aweke
42943f35ef5SPaul Beesley-  ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime
43043f35ef5SPaul Beesley   instrumentation which injects timestamp collection points into TF-A to
43143f35ef5SPaul Beesley   allow runtime performance to be measured. Currently, only PSCI is
43243f35ef5SPaul Beesley   instrumented. Enabling this option enables the ``ENABLE_PMF`` build option
43343f35ef5SPaul Beesley   as well. Default is 0.
43443f35ef5SPaul Beesley
43545007acdSJayanth Dodderi Chidanand-  ``ENABLE_SME_FOR_NS``: Numeric value to enable Scalable Matrix Extension
436dc78e62dSjohpow01   (SME), SVE, and FPU/SIMD for the non-secure world only. These features share
437dc78e62dSjohpow01   registers so are enabled together. Using this option without
438dc78e62dSjohpow01   ENABLE_SME_FOR_SWD=1 will cause SME, SVE, and FPU/SIMD instructions in secure
4390d122947SBoyan Karatotev   world to trap to EL3. Requires ``ENABLE_SVE_FOR_NS`` to be set as SME is a
4400d122947SBoyan Karatotev   superset of SVE. SME is an optional architectural feature for AArch64
441dc78e62dSjohpow01   and TF-A support is experimental. At this time, this build option cannot be
4424333f95bSManish Pandey   used on systems that have SPD=spmd/SPM_MM or ENABLE_RME, and attempting to
44345007acdSJayanth Dodderi Chidanand   build with these options will fail. This flag can take the values 0 to 2, to
44445007acdSJayanth Dodderi Chidanand   align with the ``FEATURE_DETECTION`` mechanism. Default is 0.
445dc78e62dSjohpow01
44603d3c0d7SJayanth Dodderi Chidanand-  ``ENABLE_SME2_FOR_NS``: Numeric value to enable Scalable Matrix Extension
44703d3c0d7SJayanth Dodderi Chidanand   version 2 (SME2) for the non-secure world only. SME2 is an optional
44803d3c0d7SJayanth Dodderi Chidanand   architectural feature for AArch64 and TF-A support is experimental.
44903d3c0d7SJayanth Dodderi Chidanand   This should be set along with ENABLE_SME_FOR_NS=1, if not, the default SME
45003d3c0d7SJayanth Dodderi Chidanand   accesses will still be trapped. This flag can take the values 0 to 2, to
45103d3c0d7SJayanth Dodderi Chidanand   align with the ``FEATURE_DETECTION`` mechanism. Default is 0.
45203d3c0d7SJayanth Dodderi Chidanand
453dc78e62dSjohpow01-  ``ENABLE_SME_FOR_SWD``: Boolean option to enable the Scalable Matrix
4540d122947SBoyan Karatotev   Extension for secure world. Used along with SVE and FPU/SIMD.
4550d122947SBoyan Karatotev   ENABLE_SME_FOR_NS and ENABLE_SVE_FOR_SWD must also be set to use this.
4560d122947SBoyan Karatotev   This is experimental. Default is 0.
457dc78e62dSjohpow01
4586437a09aSAndre Przywara-  ``ENABLE_SPE_FOR_NS`` : Numeric value to enable Statistical Profiling
45943f35ef5SPaul Beesley   extensions. This is an optional architectural feature for AArch64.
4606437a09aSAndre Przywara   This flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION``
4616437a09aSAndre Przywara   mechanism. The default is 2 but is automatically disabled when the target
4626437a09aSAndre Przywara   architecture is AArch32.
46343f35ef5SPaul Beesley
4642b0bc4e0SJayanth Dodderi Chidanand-  ``ENABLE_SVE_FOR_NS``: Numeric value to enable Scalable Vector Extension
46543f35ef5SPaul Beesley   (SVE) for the Non-secure world only. SVE is an optional architectural feature
46643f35ef5SPaul Beesley   for AArch64. Note that when SVE is enabled for the Non-secure world, access
4670c5e7d1cSMax Shvetsov   to SIMD and floating-point functionality from the Secure world is disabled by
4680c5e7d1cSMax Shvetsov   default and controlled with ENABLE_SVE_FOR_SWD.
46943f35ef5SPaul Beesley   This is to avoid corruption of the Non-secure world data in the Z-registers
47043f35ef5SPaul Beesley   which are aliased by the SIMD and FP registers. The build option is not
47143f35ef5SPaul Beesley   compatible with the ``CTX_INCLUDE_FPREGS`` build option, and will raise an
4720d122947SBoyan Karatotev   assert on platforms where SVE is implemented and ``ENABLE_SVE_FOR_NS``
4730d122947SBoyan Karatotev   enabled.  This flag can take the values 0 to 2, to align with the
4740d122947SBoyan Karatotev   ``FEATURE_DETECTION`` mechanism. At this time, this build option cannot be
4750d122947SBoyan Karatotev   used on systems that have SPM_MM enabled. The default is 1.
47643f35ef5SPaul Beesley
4770c5e7d1cSMax Shvetsov-  ``ENABLE_SVE_FOR_SWD``: Boolean option to enable SVE for the Secure world.
4780c5e7d1cSMax Shvetsov   SVE is an optional architectural feature for AArch64. Note that this option
4790d122947SBoyan Karatotev   requires ENABLE_SVE_FOR_NS to be enabled. The default is 0 and it is
4800d122947SBoyan Karatotev   automatically disabled when the target architecture is AArch32.
4810c5e7d1cSMax Shvetsov
48243f35ef5SPaul Beesley-  ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection
48343f35ef5SPaul Beesley   checks in GCC. Allowed values are "all", "strong", "default" and "none". The
48443f35ef5SPaul Beesley   default value is set to "none". "strong" is the recommended stack protection
48543f35ef5SPaul Beesley   level if this feature is desired. "none" disables the stack protection. For
48643f35ef5SPaul Beesley   all values other than "none", the ``plat_get_stack_protector_canary()``
48743f35ef5SPaul Beesley   platform hook needs to be implemented. The value is passed as the last
48843f35ef5SPaul Beesley   component of the option ``-fstack-protector-$ENABLE_STACK_PROTECTOR``.
48943f35ef5SPaul Beesley
490f97062a5SSumit Garg-  ``ENCRYPT_BL31``: Binary flag to enable encryption of BL31 firmware. This
491700e7685SManish Pandey   flag depends on ``DECRYPTION_SUPPORT`` build flag.
492f97062a5SSumit Garg
493f97062a5SSumit Garg-  ``ENCRYPT_BL32``: Binary flag to enable encryption of Secure BL32 payload.
494700e7685SManish Pandey   This flag depends on ``DECRYPTION_SUPPORT`` build flag.
495f97062a5SSumit Garg
496f97062a5SSumit Garg-  ``ENC_KEY``: A 32-byte (256-bit) symmetric key in hex string format. It could
497f97062a5SSumit Garg   either be SSK or BSSK depending on ``FW_ENC_STATUS`` flag. This value depends
498700e7685SManish Pandey   on ``DECRYPTION_SUPPORT`` build flag.
499f97062a5SSumit Garg
500f97062a5SSumit Garg-  ``ENC_NONCE``: A 12-byte (96-bit) encryption nonce or Initialization Vector
501f97062a5SSumit Garg   (IV) in hex string format. This value depends on ``DECRYPTION_SUPPORT``
502700e7685SManish Pandey   build flag.
503f97062a5SSumit Garg
50443f35ef5SPaul Beesley-  ``ERROR_DEPRECATED``: This option decides whether to treat the usage of
50543f35ef5SPaul Beesley   deprecated platform APIs, helper functions or drivers within Trusted
50643f35ef5SPaul Beesley   Firmware as error. It can take the value 1 (flag the use of deprecated
50743f35ef5SPaul Beesley   APIs as error) or 0. The default is 0.
50843f35ef5SPaul Beesley
50943f35ef5SPaul Beesley-  ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions
51043f35ef5SPaul Beesley   targeted at EL3. When set ``0`` (default), no exceptions are expected or
5117c2fe62fSRaghu Krishnamurthy   handled at EL3, and a panic will result. The exception to this rule is when
5127c2fe62fSRaghu Krishnamurthy   ``SPMD_SPM_AT_SEL2`` is set to ``1``, in which case, only exceptions
5137c2fe62fSRaghu Krishnamurthy   occuring during normal world execution, are trapped to EL3. Any exception
5147c2fe62fSRaghu Krishnamurthy   trapped during secure world execution are trapped to the SPMC. This is
5157c2fe62fSRaghu Krishnamurthy   supported only for AArch64 builds.
51643f35ef5SPaul Beesley
5176ac269d1SJavier Almansa Sobrino-  ``EVENT_LOG_LEVEL``: Chooses the log level to use for Measured Boot when
5186ac269d1SJavier Almansa Sobrino   ``MEASURED_BOOT`` is enabled. For a list of valid values, see ``LOG_LEVEL``.
5196ac269d1SJavier Almansa Sobrino   Default value is 40 (LOG_LEVEL_INFO).
5206ac269d1SJavier Almansa Sobrino
52143f35ef5SPaul Beesley-  ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault
52243f35ef5SPaul Beesley   injection from lower ELs, and this build option enables lower ELs to use
52343f35ef5SPaul Beesley   Error Records accessed via System Registers to inject faults. This is
52443f35ef5SPaul Beesley   applicable only to AArch64 builds.
52543f35ef5SPaul Beesley
52643f35ef5SPaul Beesley   This feature is intended for testing purposes only, and is advisable to keep
52743f35ef5SPaul Beesley   disabled for production images.
52843f35ef5SPaul Beesley
529d9e984ccSJayanth Dodderi Chidanand-  ``FEATURE_DETECTION``: Boolean option to enable the architectural features
530d9e984ccSJayanth Dodderi Chidanand   detection mechanism. It detects whether the Architectural features enabled
531d9e984ccSJayanth Dodderi Chidanand   through feature specific build flags are supported by the PE or not by
532d9e984ccSJayanth Dodderi Chidanand   validating them either at boot phase or at runtime based on the value
533d9e984ccSJayanth Dodderi Chidanand   possessed by the feature flag (0 to 2) and report error messages at an early
534*f43e09a1SBoyan Karatotev   stage. This flag will also enable errata ordering checking for ``DEBUG``
535*f43e09a1SBoyan Karatotev   builds.
536d9e984ccSJayanth Dodderi Chidanand
537d9e984ccSJayanth Dodderi Chidanand   This prevents and benefits us from EL3 runtime exceptions during context save
538d9e984ccSJayanth Dodderi Chidanand   and restore routines guarded by these build flags. Henceforth validating them
539d9e984ccSJayanth Dodderi Chidanand   before their usage provides more control on the actions taken under them.
540d9e984ccSJayanth Dodderi Chidanand
541d9e984ccSJayanth Dodderi Chidanand   The mechanism permits the build flags to take values 0, 1 or 2 and
542d9e984ccSJayanth Dodderi Chidanand   evaluates them accordingly.
543d9e984ccSJayanth Dodderi Chidanand
544d9e984ccSJayanth Dodderi Chidanand   Lets consider ``ENABLE_FEAT_HCX``, build flag for ``FEAT_HCX`` as an example:
545d9e984ccSJayanth Dodderi Chidanand
546d9e984ccSJayanth Dodderi Chidanand   ::
547d9e984ccSJayanth Dodderi Chidanand
548d9e984ccSJayanth Dodderi Chidanand     ENABLE_FEAT_HCX = 0: Feature disabled statically at compile time.
549d9e984ccSJayanth Dodderi Chidanand     ENABLE_FEAT_HCX = 1: Feature Enabled and the flag is validated at boottime.
550d9e984ccSJayanth Dodderi Chidanand     ENABLE_FEAT_HCX = 2: Feature Enabled and the flag is validated at runtime.
551d9e984ccSJayanth Dodderi Chidanand
552d9e984ccSJayanth Dodderi Chidanand   In the above example, if the feature build flag, ``ENABLE_FEAT_HCX`` set to
553d9e984ccSJayanth Dodderi Chidanand   0, feature is disabled statically during compilation. If it is defined as 1,
554d9e984ccSJayanth Dodderi Chidanand   feature is validated, wherein FEAT_HCX is detected at boot time. In case not
555d9e984ccSJayanth Dodderi Chidanand   implemented by the PE, a hard panic is generated. Finally, if the flag is set
556d9e984ccSJayanth Dodderi Chidanand   to 2, feature is validated at runtime.
557d9e984ccSJayanth Dodderi Chidanand
558d9e984ccSJayanth Dodderi Chidanand   Note that the entire implementation is divided into two phases, wherein as
559d9e984ccSJayanth Dodderi Chidanand   as part of phase-1 we are supporting the values 0,1. Value 2 is currently not
560d9e984ccSJayanth Dodderi Chidanand   supported and is planned to be handled explicilty in phase-2 implementation.
561d9e984ccSJayanth Dodderi Chidanand
562d9e984ccSJayanth Dodderi Chidanand   FEATURE_DETECTION macro is disabled by default, and is currently an
563d9e984ccSJayanth Dodderi Chidanand   experimental procedure. Platforms can explicitly make use of this by
564d9e984ccSJayanth Dodderi Chidanand   mechanism, by enabling it to validate whether they have set their build flags
565d9e984ccSJayanth Dodderi Chidanand   properly at an early phase.
566d9e984ccSJayanth Dodderi Chidanand
56743f35ef5SPaul Beesley-  ``FIP_NAME``: This is an optional build option which specifies the FIP
56843f35ef5SPaul Beesley   filename for the ``fip`` target. Default is ``fip.bin``.
56943f35ef5SPaul Beesley
57043f35ef5SPaul Beesley-  ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU
57143f35ef5SPaul Beesley   FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``.
57243f35ef5SPaul Beesley
573f97062a5SSumit Garg-  ``FW_ENC_STATUS``: Top level firmware's encryption numeric flag, values:
574f97062a5SSumit Garg
575f97062a5SSumit Garg   ::
576f97062a5SSumit Garg
577f97062a5SSumit Garg     0: Encryption is done with Secret Symmetric Key (SSK) which is common
578f97062a5SSumit Garg        for a class of devices.
579f97062a5SSumit Garg     1: Encryption is done with Binding Secret Symmetric Key (BSSK) which is
580f97062a5SSumit Garg        unique per device.
581f97062a5SSumit Garg
582700e7685SManish Pandey   This flag depends on ``DECRYPTION_SUPPORT`` build flag.
583f97062a5SSumit Garg
58443f35ef5SPaul Beesley-  ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create``
58543f35ef5SPaul Beesley   tool to create certificates as per the Chain of Trust described in
58643f35ef5SPaul Beesley   :ref:`Trusted Board Boot`. The build system then calls ``fiptool`` to
58743f35ef5SPaul Beesley   include the certificates in the FIP and FWU_FIP. Default value is '0'.
58843f35ef5SPaul Beesley
58943f35ef5SPaul Beesley   Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support
59043f35ef5SPaul Beesley   for the Trusted Board Boot feature in the BL1 and BL2 images, to generate
59143f35ef5SPaul Beesley   the corresponding certificates, and to include those certificates in the
59243f35ef5SPaul Beesley   FIP and FWU_FIP.
59343f35ef5SPaul Beesley
59443f35ef5SPaul Beesley   Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2
59543f35ef5SPaul Beesley   images will not include support for Trusted Board Boot. The FIP will still
59643f35ef5SPaul Beesley   include the corresponding certificates. This FIP can be used to verify the
59743f35ef5SPaul Beesley   Chain of Trust on the host machine through other mechanisms.
59843f35ef5SPaul Beesley
59943f35ef5SPaul Beesley   Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2
60043f35ef5SPaul Beesley   images will include support for Trusted Board Boot, but the FIP and FWU_FIP
60143f35ef5SPaul Beesley   will not include the corresponding certificates, causing a boot failure.
60243f35ef5SPaul Beesley
60343f35ef5SPaul Beesley-  ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have
60443f35ef5SPaul Beesley   inherent support for specific EL3 type interrupts. Setting this build option
60543f35ef5SPaul Beesley   to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both
6066844c347SMadhukar Pappireddy   by :ref:`platform abstraction layer<platform Interrupt Controller API>` and
6076844c347SMadhukar Pappireddy   :ref:`Interrupt Management Framework<Interrupt Management Framework>`.
60843f35ef5SPaul Beesley   This allows GICv2 platforms to enable features requiring EL3 interrupt type.
60943f35ef5SPaul Beesley   This also means that all GICv2 Group 0 interrupts are delivered to EL3, and
61043f35ef5SPaul Beesley   the Secure Payload interrupts needs to be synchronously handed over to Secure
61143f35ef5SPaul Beesley   EL1 for handling. The default value of this option is ``0``, which means the
61243f35ef5SPaul Beesley   Group 0 interrupts are assumed to be handled by Secure EL1.
61343f35ef5SPaul Beesley
61446cc41d5SManish Pandey-  ``HANDLE_EA_EL3_FIRST_NS``: When set to ``1``, External Aborts and SError
61546cc41d5SManish Pandey   Interrupts, resulting from errors in NS world, will be always trapped in
61646cc41d5SManish Pandey   EL3 i.e. in BL31 at runtime. When set to ``0`` (default), these exceptions
61746cc41d5SManish Pandey   will be trapped in the current exception level (or in EL1 if the current
61846cc41d5SManish Pandey   exception level is EL0).
61943f35ef5SPaul Beesley
62043f35ef5SPaul Beesley-  ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific
62143f35ef5SPaul Beesley   software operations are required for CPUs to enter and exit coherency.
62243f35ef5SPaul Beesley   However, newer systems exist where CPUs' entry to and exit from coherency
62343f35ef5SPaul Beesley   is managed in hardware. Such systems require software to only initiate these
62443f35ef5SPaul Beesley   operations, and the rest is managed in hardware, minimizing active software
62543f35ef5SPaul Beesley   management. In such systems, this boolean option enables TF-A to carry out
62643f35ef5SPaul Beesley   build and run-time optimizations during boot and power management operations.
62743f35ef5SPaul Beesley   This option defaults to 0 and if it is enabled, then it implies
62843f35ef5SPaul Beesley   ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled.
62943f35ef5SPaul Beesley
63043f35ef5SPaul Beesley   If this flag is disabled while the platform which TF-A is compiled for
63143f35ef5SPaul Beesley   includes cores that manage coherency in hardware, then a compilation error is
63243f35ef5SPaul Beesley   generated. This is based on the fact that a system cannot have, at the same
63343f35ef5SPaul Beesley   time, cores that manage coherency in hardware and cores that don't. In other
63443f35ef5SPaul Beesley   words, a platform cannot have, at the same time, cores that require
63543f35ef5SPaul Beesley   ``HW_ASSISTED_COHERENCY=1`` and cores that require
63643f35ef5SPaul Beesley   ``HW_ASSISTED_COHERENCY=0``.
63743f35ef5SPaul Beesley
63843f35ef5SPaul Beesley   Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of
63943f35ef5SPaul Beesley   translation library (xlat tables v2) must be used; version 1 of translation
64043f35ef5SPaul Beesley   library is not supported.
64143f35ef5SPaul Beesley
6420ed3be6fSVarun Wadekar-  ``IMPDEF_SYSREG_TRAP``: Numeric value to enable the handling traps for
6430ed3be6fSVarun Wadekar   implementation defined system register accesses from lower ELs. Default
6440ed3be6fSVarun Wadekar   value is ``0``.
6450ed3be6fSVarun Wadekar
646b890b36dSLouis Mayencourt-  ``INVERTED_MEMMAP``: memmap tool print by default lower addresses at the
64747147013SDavid Horstmann   bottom, higher addresses at the top. This build flag can be set to '1' to
648b890b36dSLouis Mayencourt   invert this behavior. Lower addresses will be printed at the top and higher
649b890b36dSLouis Mayencourt   addresses at the bottom.
650b890b36dSLouis Mayencourt
65143f35ef5SPaul Beesley-  ``JUNO_AARCH32_EL3_RUNTIME``: This build flag enables you to execute EL3
65243f35ef5SPaul Beesley   runtime software in AArch32 mode, which is required to run AArch32 on Juno.
65343f35ef5SPaul Beesley   By default this flag is set to '0'. Enabling this flag builds BL1 and BL2 in
65443f35ef5SPaul Beesley   AArch64 and facilitates the loading of ``SP_MIN`` and BL33 as AArch32 executable
65543f35ef5SPaul Beesley   images.
65643f35ef5SPaul Beesley
65743f35ef5SPaul Beesley-  ``KEY_ALG``: This build flag enables the user to select the algorithm to be
65843f35ef5SPaul Beesley   used for generating the PKCS keys and subsequent signing of the certificate.
659e78ba69eSLionel Debieve   It accepts 5 values: ``rsa``, ``rsa_1_5``, ``ecdsa``, ``ecdsa-brainpool-regular``
660e78ba69eSLionel Debieve   and ``ecdsa-brainpool-twisted``. The option ``rsa_1_5`` is the legacy PKCS#1
661e78ba69eSLionel Debieve   RSA 1.5 algorithm which is not TBBR compliant and is retained only for
662e78ba69eSLionel Debieve   compatibility. The default value of this flag is ``rsa`` which is the TBBR
663e78ba69eSLionel Debieve   compliant PKCS#1 RSA 2.1 scheme.
66443f35ef5SPaul Beesley
665b8622922SGilad Ben-Yossef-  ``KEY_SIZE``: This build flag enables the user to select the key size for
666b8622922SGilad Ben-Yossef   the algorithm specified by ``KEY_ALG``. The valid values for ``KEY_SIZE``
667b8622922SGilad Ben-Yossef   depend on the chosen algorithm and the cryptographic module.
668b8622922SGilad Ben-Yossef
669e78ba69eSLionel Debieve   +---------------------------+------------------------------------+
670b8622922SGilad Ben-Yossef   |         KEY_ALG           |        Possible key sizes          |
671e78ba69eSLionel Debieve   +===========================+====================================+
672b8622922SGilad Ben-Yossef   |           rsa             | 1024 , 2048 (default), 3072, 4096* |
673e78ba69eSLionel Debieve   +---------------------------+------------------------------------+
674b8622922SGilad Ben-Yossef   |          ecdsa            |            unavailable             |
675e78ba69eSLionel Debieve   +---------------------------+------------------------------------+
676e78ba69eSLionel Debieve   |  ecdsa-brainpool-regular  |            unavailable             |
677e78ba69eSLionel Debieve   +---------------------------+------------------------------------+
678e78ba69eSLionel Debieve   |  ecdsa-brainpool-twisted  |            unavailable             |
679e78ba69eSLionel Debieve   +---------------------------+------------------------------------+
680e78ba69eSLionel Debieve
681b8622922SGilad Ben-Yossef
682b8622922SGilad Ben-Yossef   * Only 2048 bits size is available with CryptoCell 712 SBROM release 1.
683b8622922SGilad Ben-Yossef     Only 3072 bits size is available with CryptoCell 712 SBROM release 2.
684b8622922SGilad Ben-Yossef
68543f35ef5SPaul Beesley-  ``HASH_ALG``: This build flag enables the user to select the secure hash
68643f35ef5SPaul Beesley   algorithm. It accepts 3 values: ``sha256``, ``sha384`` and ``sha512``.
68743f35ef5SPaul Beesley   The default value of this flag is ``sha256``.
68843f35ef5SPaul Beesley
68943f35ef5SPaul Beesley-  ``LDFLAGS``: Extra user options appended to the linkers' command line in
69043f35ef5SPaul Beesley   addition to the one set by the build system.
69143f35ef5SPaul Beesley
69243f35ef5SPaul Beesley-  ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log
69343f35ef5SPaul Beesley   output compiled into the build. This should be one of the following:
69443f35ef5SPaul Beesley
69543f35ef5SPaul Beesley   ::
69643f35ef5SPaul Beesley
69743f35ef5SPaul Beesley       0  (LOG_LEVEL_NONE)
69843f35ef5SPaul Beesley       10 (LOG_LEVEL_ERROR)
69943f35ef5SPaul Beesley       20 (LOG_LEVEL_NOTICE)
70043f35ef5SPaul Beesley       30 (LOG_LEVEL_WARNING)
70143f35ef5SPaul Beesley       40 (LOG_LEVEL_INFO)
70243f35ef5SPaul Beesley       50 (LOG_LEVEL_VERBOSE)
70343f35ef5SPaul Beesley
70443f35ef5SPaul Beesley   All log output up to and including the selected log level is compiled into
70543f35ef5SPaul Beesley   the build. The default value is 40 in debug builds and 20 in release builds.
70643f35ef5SPaul Beesley
7078c105290SAlexei Fedorov-  ``MEASURED_BOOT``: Boolean flag to include support for the Measured Boot
7080aa0b3afSManish V Badarkhe   feature. This flag can be enabled with ``TRUSTED_BOARD_BOOT`` in order to
7090aa0b3afSManish V Badarkhe   provide trust that the code taking the measurements and recording them has
7100aa0b3afSManish V Badarkhe   not been tampered with.
711cc255b9fSSandrine Bailleux
712700e7685SManish Pandey   This option defaults to 0.
7138c105290SAlexei Fedorov
714859eabd4SManish V Badarkhe-  ``DRTM_SUPPORT``: Boolean flag to enable support for Dynamic Root of Trust
715859eabd4SManish V Badarkhe   for Measurement (DRTM). This feature has trust dependency on BL31 for taking
716859eabd4SManish V Badarkhe   the measurements and recording them as per `PSA DRTM specification`_. For
717859eabd4SManish V Badarkhe   platforms which use BL2 to load/authenticate BL31 ``TRUSTED_BOARD_BOOT`` can
718859eabd4SManish V Badarkhe   be used and for the platforms which use ``RESET_TO_BL31`` platform owners
71945d7c51aSManish V Badarkhe   should have mechanism to authenticate BL31. This is an experimental feature.
720859eabd4SManish V Badarkhe
721859eabd4SManish V Badarkhe   This option defaults to 0.
722859eabd4SManish V Badarkhe
72343f35ef5SPaul Beesley-  ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
72443f35ef5SPaul Beesley   specifies the file that contains the Non-Trusted World private key in PEM
72543f35ef5SPaul Beesley   format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
72643f35ef5SPaul Beesley
72743f35ef5SPaul Beesley-  ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is
72843f35ef5SPaul Beesley   optional. It is only needed if the platform makefile specifies that it
72943f35ef5SPaul Beesley   is required in order to build the ``fwu_fip`` target.
73043f35ef5SPaul Beesley
73143f35ef5SPaul Beesley-  ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register
73243f35ef5SPaul Beesley   contents upon world switch. It can take either 0 (don't save and restore) or
73343f35ef5SPaul Beesley   1 (do save and restore). 0 is the default. An SPD may set this to 1 if it
73443f35ef5SPaul Beesley   wants the timer registers to be saved and restored.
73543f35ef5SPaul Beesley
73643f35ef5SPaul Beesley-  ``OVERRIDE_LIBC``: This option allows platforms to override the default libc
73743f35ef5SPaul Beesley   for the BL image. It can be either 0 (include) or 1 (remove). The default
73843f35ef5SPaul Beesley   value is 0.
73943f35ef5SPaul Beesley
74043f35ef5SPaul Beesley-  ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that
74143f35ef5SPaul Beesley   the underlying hardware is not a full PL011 UART but a minimally compliant
74243f35ef5SPaul Beesley   generic UART, which is a subset of the PL011. The driver will not access
74343f35ef5SPaul Beesley   any register that is not part of the SBSA generic UART specification.
74443f35ef5SPaul Beesley   Default value is 0 (a full PL011 compliant UART is present).
74543f35ef5SPaul Beesley
74643f35ef5SPaul Beesley-  ``PLAT``: Choose a platform to build TF-A for. The chosen platform name
74743f35ef5SPaul Beesley   must be subdirectory of any depth under ``plat/``, and must contain a
74843f35ef5SPaul Beesley   platform makefile named ``platform.mk``. For example, to build TF-A for the
74943f35ef5SPaul Beesley   Arm Juno board, select PLAT=juno.
75043f35ef5SPaul Beesley
75143f35ef5SPaul Beesley-  ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image
75243f35ef5SPaul Beesley   instead of the normal boot flow. When defined, it must specify the entry
75343f35ef5SPaul Beesley   point address for the preloaded BL33 image. This option is incompatible with
75443f35ef5SPaul Beesley   ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority
75543f35ef5SPaul Beesley   over ``PRELOADED_BL33_BASE``.
75643f35ef5SPaul Beesley
75743f35ef5SPaul Beesley-  ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset
75843f35ef5SPaul Beesley   vector address can be programmed or is fixed on the platform. It can take
75943f35ef5SPaul Beesley   either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
76043f35ef5SPaul Beesley   programmable reset address, it is expected that a CPU will start executing
76143f35ef5SPaul Beesley   code directly at the right address, both on a cold and warm reset. In this
76243f35ef5SPaul Beesley   case, there is no need to identify the entrypoint on boot and the boot path
76343f35ef5SPaul Beesley   can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface
76443f35ef5SPaul Beesley   does not need to be implemented in this case.
76543f35ef5SPaul Beesley
76643f35ef5SPaul Beesley-  ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats
76743f35ef5SPaul Beesley   possible for the PSCI power-state parameter: original and extended State-ID
76843f35ef5SPaul Beesley   formats. This flag if set to 1, configures the generic PSCI layer to use the
76943f35ef5SPaul Beesley   extended format. The default value of this flag is 0, which means by default
77043f35ef5SPaul Beesley   the original power-state format is used by the PSCI implementation. This flag
77143f35ef5SPaul Beesley   should be specified by the platform makefile and it governs the return value
77243f35ef5SPaul Beesley   of PSCI_FEATURES API for CPU_SUSPEND smc function id. When this option is
77343f35ef5SPaul Beesley   enabled on Arm platforms, the option ``ARM_RECOM_STATE_ID_ENC`` needs to be
77443f35ef5SPaul Beesley   set to 1 as well.
77543f35ef5SPaul Beesley
77664b4710bSWing Li-  ``PSCI_OS_INIT_MODE``: Boolean flag to enable support for optional PSCI
77764b4710bSWing Li   OS-initiated mode. This option defaults to 0.
77864b4710bSWing Li
7799202d519SManish Pandey-  ``ENABLE_FEAT_RAS``: Numeric value to enable Armv8.2 RAS features. RAS features
78043f35ef5SPaul Beesley   are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2
781d9e984ccSJayanth Dodderi Chidanand   or later CPUs. This flag can take the values 0 to 2, to align with the
782d9e984ccSJayanth Dodderi Chidanand   ``FEATURE_DETECTION`` mechanism.
78343f35ef5SPaul Beesley
7849202d519SManish Pandey-  ``RAS_FFH_SUPPORT``: Support to enable Firmware first handling of RAS errors
7859202d519SManish Pandey   originating from NS world. When ``RAS_FFH_SUPPORT`` is set to ``1``,
7869202d519SManish Pandey   ``HANDLE_EA_EL3_FIRST_NS`` and ``ENABLE_FEAT_RAS`` must also be set to ``1``.
78743f35ef5SPaul Beesley
78843f35ef5SPaul Beesley-  ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead
78943f35ef5SPaul Beesley   of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
79043f35ef5SPaul Beesley   entrypoint) or 1 (CPU reset to BL31 entrypoint).
79143f35ef5SPaul Beesley   The default value is 0.
79243f35ef5SPaul Beesley
79343f35ef5SPaul Beesley-  ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided
79443f35ef5SPaul Beesley   in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector
79543f35ef5SPaul Beesley   instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
79643f35ef5SPaul Beesley   entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0.
79743f35ef5SPaul Beesley
79843f35ef5SPaul Beesley-  ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
799a6ffddecSMax Shvetsov   file that contains the ROT private key in PEM format and enforces public key
800a6ffddecSMax Shvetsov   hash generation. If ``SAVE_KEYS=1``, this
80143f35ef5SPaul Beesley   file name will be used to save the key.
80243f35ef5SPaul Beesley
80343f35ef5SPaul Beesley-  ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
80443f35ef5SPaul Beesley   certificate generation tool to save the keys used to establish the Chain of
80543f35ef5SPaul Beesley   Trust. Allowed options are '0' or '1'. Default is '0' (do not save).
80643f35ef5SPaul Beesley
80743f35ef5SPaul Beesley-  ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional.
80843f35ef5SPaul Beesley   If a SCP_BL2 image is present then this option must be passed for the ``fip``
80943f35ef5SPaul Beesley   target.
81043f35ef5SPaul Beesley
81143f35ef5SPaul Beesley-  ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
81243f35ef5SPaul Beesley   file that contains the SCP_BL2 private key in PEM format. If ``SAVE_KEYS=1``,
81343f35ef5SPaul Beesley   this file name will be used to save the key.
81443f35ef5SPaul Beesley
81543f35ef5SPaul Beesley-  ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is
81643f35ef5SPaul Beesley   optional. It is only needed if the platform makefile specifies that it
81743f35ef5SPaul Beesley   is required in order to build the ``fwu_fip`` target.
81843f35ef5SPaul Beesley
81943f35ef5SPaul Beesley-  ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software
82043f35ef5SPaul Beesley   Delegated Exception Interface to BL31 image. This defaults to ``0``.
82143f35ef5SPaul Beesley
82243f35ef5SPaul Beesley   When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be
82343f35ef5SPaul Beesley   set to ``1``.
82443f35ef5SPaul Beesley
82543f35ef5SPaul Beesley-  ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be
82643f35ef5SPaul Beesley   isolated on separate memory pages. This is a trade-off between security and
82743f35ef5SPaul Beesley   memory usage. See "Isolating code and read-only data on separate memory
8284c65b4deSOlivier Deprez   pages" section in :ref:`Firmware Design`. This flag is disabled by default
8294c65b4deSOlivier Deprez   and affects all BL images.
83043f35ef5SPaul Beesley
831f8578e64SSamuel Holland-  ``SEPARATE_NOBITS_REGION``: Setting this option to ``1`` allows the NOBITS
832f8578e64SSamuel Holland   sections of BL31 (.bss, stacks, page tables, and coherent memory) to be
833f8578e64SSamuel Holland   allocated in RAM discontiguous from the loaded firmware image. When set, the
83447147013SDavid Horstmann   platform is expected to provide definitions for ``BL31_NOBITS_BASE`` and
835f8578e64SSamuel Holland   ``BL31_NOBITS_LIMIT``. When the option is ``0`` (the default), NOBITS
836f8578e64SSamuel Holland   sections are placed in RAM immediately following the loaded firmware image.
837f8578e64SSamuel Holland
83896a8ed14SJiafei Pan-  ``SEPARATE_BL2_NOLOAD_REGION``: Setting this option to ``1`` allows the
83996a8ed14SJiafei Pan   NOLOAD sections of BL2 (.bss, stacks, page tables) to be allocated in RAM
84096a8ed14SJiafei Pan   discontiguous from loaded firmware images. When set, the platform need to
84196a8ed14SJiafei Pan   provide definitions of ``BL2_NOLOAD_START`` and ``BL2_NOLOAD_LIMIT``. This
84296a8ed14SJiafei Pan   flag is disabled by default and NOLOAD sections are placed in RAM immediately
84396a8ed14SJiafei Pan   following the loaded firmware image.
84496a8ed14SJiafei Pan
8452d31cb07SJeremy Linton-  ``SMC_PCI_SUPPORT``: This option allows platforms to handle PCI configuration
8462d31cb07SJeremy Linton   access requests via a standard SMCCC defined in `DEN0115`_. When combined with
8472d31cb07SJeremy Linton   UEFI+ACPI this can provide a certain amount of OS forward compatibility
8482d31cb07SJeremy Linton   with newer platforms that aren't ECAM compliant.
8492d31cb07SJeremy Linton
85043f35ef5SPaul Beesley-  ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A.
85143f35ef5SPaul Beesley   This build option is only valid if ``ARCH=aarch64``. The value should be
85243f35ef5SPaul Beesley   the path to the directory containing the SPD source, relative to
85343f35ef5SPaul Beesley   ``services/spd/``; the directory is expected to contain a makefile called
8544c65b4deSOlivier Deprez   ``<spd-value>.mk``. The SPM Dispatcher standard service is located in
8554c65b4deSOlivier Deprez   services/std_svc/spmd and enabled by ``SPD=spmd``. The SPM Dispatcher
8564c65b4deSOlivier Deprez   cannot be enabled when the ``SPM_MM`` option is enabled.
85743f35ef5SPaul Beesley
85843f35ef5SPaul Beesley-  ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can
85943f35ef5SPaul Beesley   take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
86043f35ef5SPaul Beesley   execution in BL1 just before handing over to BL31. At this point, all
86143f35ef5SPaul Beesley   firmware images have been loaded in memory, and the MMU and caches are
86243f35ef5SPaul Beesley   turned off. Refer to the "Debugging options" section for more details.
86343f35ef5SPaul Beesley
8641d63ae4dSMarc Bonnici-  ``SPMC_AT_EL3`` : This boolean option is used jointly with the SPM
8651d63ae4dSMarc Bonnici   Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC
8661d63ae4dSMarc Bonnici   component runs at the EL3 exception level. The default value is ``0`` (
8671d63ae4dSMarc Bonnici   disabled). This configuration supports pre-Armv8.4 platforms (aka not
8681d63ae4dSMarc Bonnici   implementing the ``FEAT_SEL2`` extension). This is an experimental feature.
8691d63ae4dSMarc Bonnici
870bb0e3360SJens Wiklander-  ``SPMC_OPTEE`` : This boolean option is used jointly with the SPM
871bb0e3360SJens Wiklander   Dispatcher option (``SPD=spmd``) and with ``SPMD_SPM_AT_SEL2=0`` to
872bb0e3360SJens Wiklander   indicate that the SPMC at S-EL1 is OP-TEE and an OP-TEE specific loading
873bb0e3360SJens Wiklander   mechanism should be used.
874bb0e3360SJens Wiklander
875d9e984ccSJayanth Dodderi Chidanand-  ``SPMD_SPM_AT_SEL2`` : This boolean option is used jointly with the SPM
8764c65b4deSOlivier Deprez   Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC
8771d63ae4dSMarc Bonnici   component runs at the S-EL2 exception level provided by the ``FEAT_SEL2``
8784c65b4deSOlivier Deprez   extension. This is the default when enabling the SPM Dispatcher. When
8794c65b4deSOlivier Deprez   disabled (0) it indicates the SPMC component runs at the S-EL1 execution
8801d63ae4dSMarc Bonnici   state or at EL3 if ``SPMC_AT_EL3`` is enabled. The latter configurations
8811d63ae4dSMarc Bonnici   support pre-Armv8.4 platforms (aka not implementing the ``FEAT_SEL2``
8821d63ae4dSMarc Bonnici   extension).
8834c65b4deSOlivier Deprez
8843f3c341aSPaul Beesley-  ``SPM_MM`` : Boolean option to enable the Management Mode (MM)-based Secure
8854c65b4deSOlivier Deprez   Partition Manager (SPM) implementation. The default value is ``0``
8864c65b4deSOlivier Deprez   (disabled). This option cannot be enabled (``1``) when SPM Dispatcher is
8874c65b4deSOlivier Deprez   enabled (``SPD=spmd``).
8883f3c341aSPaul Beesley
889ce2b1ec6SManish Pandey-  ``SP_LAYOUT_FILE``: Platform provided path to JSON file containing the
8904c65b4deSOlivier Deprez   description of secure partitions. The build system will parse this file and
8914c65b4deSOlivier Deprez   package all secure partition blobs into the FIP. This file is not
8924c65b4deSOlivier Deprez   necessarily part of TF-A tree. Only available when ``SPD=spmd``.
893ce2b1ec6SManish Pandey
89443f35ef5SPaul Beesley-  ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles
89543f35ef5SPaul Beesley   secure interrupts (caught through the FIQ line). Platforms can enable
89643f35ef5SPaul Beesley   this directive if they need to handle such interruption. When enabled,
89743f35ef5SPaul Beesley   the FIQ are handled in monitor mode and non secure world is not allowed
89843f35ef5SPaul Beesley   to mask these events. Platforms that enable FIQ handling in SP_MIN shall
89943f35ef5SPaul Beesley   implement the api ``sp_min_plat_fiq_handler()``. The default value is 0.
90043f35ef5SPaul Beesley
901bebcf27fSMark Brown-  ``SVE_VECTOR_LEN``: SVE vector length to configure in ZCR_EL3.
902bebcf27fSMark Brown   Platforms can configure this if they need to lower the hardware
903bebcf27fSMark Brown   limit, for example due to asymmetric configuration or limitations of
904bebcf27fSMark Brown   software run at lower ELs. The default is the architectural maximum
905bebcf27fSMark Brown   of 2048 which should be suitable for most configurations, the
906bebcf27fSMark Brown   hardware will limit the effective VL to the maximum physically supported
907bebcf27fSMark Brown   VL.
908bebcf27fSMark Brown
9090b22e591SJayanth Dodderi Chidanand-  ``TRNG_SUPPORT``: Setting this to ``1`` enables support for True
9100b22e591SJayanth Dodderi Chidanand   Random Number Generator Interface to BL31 image. This defaults to ``0``.
9110b22e591SJayanth Dodderi Chidanand
91243f35ef5SPaul Beesley-  ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board
91343f35ef5SPaul Beesley   Boot feature. When set to '1', BL1 and BL2 images include support to load
91443f35ef5SPaul Beesley   and verify the certificates and images in a FIP, and BL1 includes support
91543f35ef5SPaul Beesley   for the Firmware Update. The default value is '0'. Generation and inclusion
91643f35ef5SPaul Beesley   of certificates in the FIP and FWU_FIP depends upon the value of the
91743f35ef5SPaul Beesley   ``GENERATE_COT`` option.
91843f35ef5SPaul Beesley
91943f35ef5SPaul Beesley   .. warning::
92043f35ef5SPaul Beesley      This option depends on ``CREATE_KEYS`` to be enabled. If the keys
92143f35ef5SPaul Beesley      already exist in disk, they will be overwritten without further notice.
92243f35ef5SPaul Beesley
92343f35ef5SPaul Beesley-  ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
92443f35ef5SPaul Beesley   specifies the file that contains the Trusted World private key in PEM
92543f35ef5SPaul Beesley   format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
92643f35ef5SPaul Beesley
92743f35ef5SPaul Beesley-  ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or
92843f35ef5SPaul Beesley   synchronous, (see "Initializing a BL32 Image" section in
92943f35ef5SPaul Beesley   :ref:`Firmware Design`). It can take the value 0 (BL32 is initialized using
93043f35ef5SPaul Beesley   synchronous method) or 1 (BL32 is initialized using asynchronous method).
93143f35ef5SPaul Beesley   Default is 0.
93243f35ef5SPaul Beesley
93343f35ef5SPaul Beesley-  ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt
93443f35ef5SPaul Beesley   routing model which routes non-secure interrupts asynchronously from TSP
93543f35ef5SPaul Beesley   to EL3 causing immediate preemption of TSP. The EL3 is responsible
93643f35ef5SPaul Beesley   for saving and restoring the TSP context in this routing model. The
93743f35ef5SPaul Beesley   default routing model (when the value is 0) is to route non-secure
93843f35ef5SPaul Beesley   interrupts to TSP allowing it to save its context and hand over
93943f35ef5SPaul Beesley   synchronously to EL3 via an SMC.
94043f35ef5SPaul Beesley
94143f35ef5SPaul Beesley   .. note::
94243f35ef5SPaul Beesley      When ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT``
94343f35ef5SPaul Beesley      must also be set to ``1``.
94443f35ef5SPaul Beesley
945781d07a4SJayanth Dodderi Chidanand-  ``TWED_DELAY``: Numeric value to be set in order to delay the trapping of
946781d07a4SJayanth Dodderi Chidanand   WFE instruction. ``ENABLE_FEAT_TWED`` build option must be enabled to set
947781d07a4SJayanth Dodderi Chidanand   this delay. It can take values in the range (0-15). Default value is ``0``
948781d07a4SJayanth Dodderi Chidanand   and based on this value, 2^(TWED_DELAY + 8) cycles will be delayed.
949781d07a4SJayanth Dodderi Chidanand   Platforms need to explicitly update this value based on their requirements.
950781d07a4SJayanth Dodderi Chidanand
95143f35ef5SPaul Beesley-  ``USE_ARM_LINK``: This flag determines whether to enable support for ARM
95243f35ef5SPaul Beesley   linker. When the ``LINKER`` build variable points to the armlink linker,
95343f35ef5SPaul Beesley   this flag is enabled automatically. To enable support for armlink, platforms
95443f35ef5SPaul Beesley   will have to provide a scatter file for the BL image. Currently, Tegra
95543f35ef5SPaul Beesley   platforms use the armlink support to compile BL3-1 images.
95643f35ef5SPaul Beesley
95743f35ef5SPaul Beesley-  ``USE_COHERENT_MEM``: This flag determines whether to include the coherent
95843f35ef5SPaul Beesley   memory region in the BL memory map or not (see "Use of Coherent memory in
95943f35ef5SPaul Beesley   TF-A" section in :ref:`Firmware Design`). It can take the value 1
96043f35ef5SPaul Beesley   (Coherent memory region is included) or 0 (Coherent memory region is
96143f35ef5SPaul Beesley   excluded). Default is 1.
96243f35ef5SPaul Beesley
963992f091bSAmbroise Vincent-  ``USE_DEBUGFS``: When set to 1 this option activates an EXPERIMENTAL feature
964992f091bSAmbroise Vincent   exposing a virtual filesystem interface through BL31 as a SiP SMC function.
965992f091bSAmbroise Vincent   Default is 0.
966992f091bSAmbroise Vincent
967a6de824fSLouis Mayencourt-  ``ARM_IO_IN_DTB``: This flag determines whether to use IO based on the
968a6de824fSLouis Mayencourt   firmware configuration framework. This will move the io_policies into a
9690a6e7e3bSLouis Mayencourt   configuration device tree, instead of static structure in the code base.
9700a6e7e3bSLouis Mayencourt
97184ef9cd8SManish V Badarkhe-  ``COT_DESC_IN_DTB``: This flag determines whether to create COT descriptors
97284ef9cd8SManish V Badarkhe   at runtime using fconf. If this flag is enabled, COT descriptors are
97384ef9cd8SManish V Badarkhe   statically captured in tb_fw_config file in the form of device tree nodes
97484ef9cd8SManish V Badarkhe   and properties. Currently, COT descriptors used by BL2 are moved to the
97584ef9cd8SManish V Badarkhe   device tree and COT descriptors used by BL1 are retained in the code
976700e7685SManish Pandey   base statically.
97784ef9cd8SManish V Badarkhe
978cbf9e84aSBalint Dobszay-  ``SDEI_IN_FCONF``: This flag determines whether to configure SDEI setup in
979cbf9e84aSBalint Dobszay   runtime using firmware configuration framework. The platform specific SDEI
980cbf9e84aSBalint Dobszay   shared and private events configuration is retrieved from device tree rather
981700e7685SManish Pandey   than static C structures at compile time. This is only supported if
982700e7685SManish Pandey   SDEI_SUPPORT build flag is enabled.
9830a6e7e3bSLouis Mayencourt
984452d5e5eSMadhukar Pappireddy-  ``SEC_INT_DESC_IN_FCONF``: This flag determines whether to configure Group 0
985452d5e5eSMadhukar Pappireddy   and Group1 secure interrupts using the firmware configuration framework. The
986452d5e5eSMadhukar Pappireddy   platform specific secure interrupt property descriptor is retrieved from
987452d5e5eSMadhukar Pappireddy   device tree in runtime rather than depending on static C structure at compile
988700e7685SManish Pandey   time.
989452d5e5eSMadhukar Pappireddy
99043f35ef5SPaul Beesley-  ``USE_ROMLIB``: This flag determines whether library at ROM will be used.
99143f35ef5SPaul Beesley   This feature creates a library of functions to be placed in ROM and thus
99243f35ef5SPaul Beesley   reduces SRAM usage. Refer to :ref:`Library at ROM` for further details. Default
99343f35ef5SPaul Beesley   is 0.
99443f35ef5SPaul Beesley
99543f35ef5SPaul Beesley-  ``V``: Verbose build. If assigned anything other than 0, the build commands
99643f35ef5SPaul Beesley   are printed. Default is 0.
99743f35ef5SPaul Beesley
99843f35ef5SPaul Beesley-  ``VERSION_STRING``: String used in the log output for each TF-A image.
99943f35ef5SPaul Beesley   Defaults to a string formed by concatenating the version number, build type
100043f35ef5SPaul Beesley   and build string.
100143f35ef5SPaul Beesley
100243f35ef5SPaul Beesley-  ``W``: Warning level. Some compiler warning options of interest have been
100343f35ef5SPaul Beesley   regrouped and put in the root Makefile. This flag can take the values 0 to 3,
100443f35ef5SPaul Beesley   each level enabling more warning options. Default is 0.
100543f35ef5SPaul Beesley
1006291be198SBoyan Karatotev   This option is closely related to the ``E`` option, which enables
1007291be198SBoyan Karatotev   ``-Werror``.
1008291be198SBoyan Karatotev
1009291be198SBoyan Karatotev   - ``W=0`` (default)
1010291be198SBoyan Karatotev
1011291be198SBoyan Karatotev     Enables a wide assortment of warnings, most notably ``-Wall`` and
1012291be198SBoyan Karatotev     ``-Wextra``, as well as various bad practices and things that are likely to
1013291be198SBoyan Karatotev     result in errors. Includes some compiler specific flags. No warnings are
1014291be198SBoyan Karatotev     expected at this level for any build.
1015291be198SBoyan Karatotev
1016291be198SBoyan Karatotev   - ``W=1``
1017291be198SBoyan Karatotev
1018291be198SBoyan Karatotev     Enables warnings we want the generic build to include but are too time
1019291be198SBoyan Karatotev     consuming to fix at the moment. It re-enables warnings taken out for
1020291be198SBoyan Karatotev     ``W=0`` builds (a few of the ``-Wextra`` additions). This level is expected
1021291be198SBoyan Karatotev     to eventually be merged into ``W=0``. Some warnings are expected on some
1022291be198SBoyan Karatotev     builds, but new contributions should not introduce new ones.
1023291be198SBoyan Karatotev
1024291be198SBoyan Karatotev   - ``W=2`` (recommended)
1025291be198SBoyan Karatotev
1026291be198SBoyan Karatotev    Enables warnings we want the generic build to include but cannot be enabled
1027291be198SBoyan Karatotev    due to external libraries. This level is expected to eventually be merged
1028291be198SBoyan Karatotev    into ``W=0``. Lots of warnings are expected, primarily from external
1029291be198SBoyan Karatotev    libraries like zlib and compiler-rt, but new controbutions should not
1030291be198SBoyan Karatotev    introduce new ones.
1031291be198SBoyan Karatotev
1032291be198SBoyan Karatotev   - ``W=3``
1033291be198SBoyan Karatotev
1034291be198SBoyan Karatotev     Enables warnings that are informative but not necessary and generally too
1035291be198SBoyan Karatotev     verbose and frequently ignored. A very large number of warnings are
1036291be198SBoyan Karatotev     expected.
1037291be198SBoyan Karatotev
1038291be198SBoyan Karatotev   The exact set of warning flags depends on the compiler and TF-A warning
1039291be198SBoyan Karatotev   level, however they are all succinctly set in the top-level Makefile. Please
1040291be198SBoyan Karatotev   refer to the `GCC`_ or `Clang`_ documentation for more information on the
1041291be198SBoyan Karatotev   individual flags.
1042291be198SBoyan Karatotev
104343f35ef5SPaul Beesley-  ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on
104443f35ef5SPaul Beesley   the CPU after warm boot. This is applicable for platforms which do not
104543f35ef5SPaul Beesley   require interconnect programming to enable cache coherency (eg: single
104643f35ef5SPaul Beesley   cluster platforms). If this option is enabled, then warm boot path
104743f35ef5SPaul Beesley   enables D-caches immediately after enabling MMU. This option defaults to 0.
104843f35ef5SPaul Beesley
10497ff088d1SManish V Badarkhe-  ``SUPPORT_STACK_MEMTAG``: This flag determines whether to enable memory
10507ff088d1SManish V Badarkhe   tagging for stack or not. It accepts 2 values: ``yes`` and ``no``. The
10517ff088d1SManish V Badarkhe   default value of this flag is ``no``. Note this option must be enabled only
10527ff088d1SManish V Badarkhe   for ARM architecture greater than Armv8.5-A.
10537ff088d1SManish V Badarkhe
1054e008a29aSManish V Badarkhe-  ``ERRATA_SPECULATIVE_AT``: This flag determines whether to enable ``AT``
1055e008a29aSManish V Badarkhe   speculative errata workaround or not. It accepts 2 values: ``1`` and ``0``.
1056e008a29aSManish V Badarkhe   The default value of this flag is ``0``.
1057e008a29aSManish V Badarkhe
1058e008a29aSManish V Badarkhe   ``AT`` speculative errata workaround disables stage1 page table walk for
1059e008a29aSManish V Badarkhe   lower ELs (EL1 and EL0) in EL3 so that ``AT`` speculative fetch at any point
1060e008a29aSManish V Badarkhe   produces either the correct result or failure without TLB allocation.
106145aecff0SManish V Badarkhe
106245aecff0SManish V Badarkhe   This boolean option enables errata for all below CPUs.
106345aecff0SManish V Badarkhe
1064e008a29aSManish V Badarkhe   +---------+--------------+-------------------------+
1065e008a29aSManish V Badarkhe   | Errata  |      CPU     |     Workaround Define   |
1066e008a29aSManish V Badarkhe   +=========+==============+=========================+
1067e008a29aSManish V Badarkhe   | 1165522 |  Cortex-A76  |  ``ERRATA_A76_1165522`` |
1068e008a29aSManish V Badarkhe   +---------+--------------+-------------------------+
1069e008a29aSManish V Badarkhe   | 1319367 |  Cortex-A72  |  ``ERRATA_A72_1319367`` |
1070e008a29aSManish V Badarkhe   +---------+--------------+-------------------------+
1071e008a29aSManish V Badarkhe   | 1319537 |  Cortex-A57  |  ``ERRATA_A57_1319537`` |
1072e008a29aSManish V Badarkhe   +---------+--------------+-------------------------+
1073e008a29aSManish V Badarkhe   | 1530923 |  Cortex-A55  |  ``ERRATA_A55_1530923`` |
1074e008a29aSManish V Badarkhe   +---------+--------------+-------------------------+
1075e008a29aSManish V Badarkhe   | 1530924 |  Cortex-A53  |  ``ERRATA_A53_1530924`` |
1076e008a29aSManish V Badarkhe   +---------+--------------+-------------------------+
1077e008a29aSManish V Badarkhe
1078e008a29aSManish V Badarkhe   .. note::
1079e008a29aSManish V Badarkhe      This option is enabled by build only if platform sets any of above defines
1080e008a29aSManish V Badarkhe      mentioned in ’Workaround Define' column in the table.
1081e008a29aSManish V Badarkhe      If this option is enabled for the EL3 software then EL2 software also must
1082e008a29aSManish V Badarkhe      implement this workaround due to the behaviour of the errata mentioned
1083e008a29aSManish V Badarkhe      in new SDEN document which will get published soon.
108445aecff0SManish V Badarkhe
108500e8f79cSManish Pandey- ``RAS_TRAP_NS_ERR_REC_ACCESS``: This flag enables/disables the SCR_EL3.TERR
1086fbc44bd1SVarun Wadekar  bit, to trap access to the RAS ERR and RAS ERX registers from lower ELs.
1087fbc44bd1SVarun Wadekar  This flag is disabled by default.
1088fbc44bd1SVarun Wadekar
10898caf10acSJuan Pablo Conde- ``OPENSSL_DIR``: This option is used to provide the path to a directory on the
10908caf10acSJuan Pablo Conde  host machine where a custom installation of OpenSSL is located, which is used
10918caf10acSJuan Pablo Conde  to build the certificate generation, firmware encryption and FIP tools. If
10928caf10acSJuan Pablo Conde  this option is not set, the default OS installation will be used.
1093582e4e7bSManish V Badarkhe
1094fddfb3baSMadhukar Pappireddy- ``USE_SP804_TIMER``: Use the SP804 timer instead of the Generic Timer for
1095fddfb3baSMadhukar Pappireddy  functions that wait for an arbitrary time length (udelay and mdelay). The
1096fddfb3baSMadhukar Pappireddy  default value is 0.
1097fddfb3baSMadhukar Pappireddy
10981298f2f1SJayanth Dodderi Chidanand- ``ENABLE_BRBE_FOR_NS``: Numeric value to enable access to the branch record
10991298f2f1SJayanth Dodderi Chidanand  buffer registers from NS ELs when FEAT_BRBE is implemented. BRBE is an
11001298f2f1SJayanth Dodderi Chidanand  optional architectural feature for AArch64. This flag can take the values
11011298f2f1SJayanth Dodderi Chidanand  0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. The default is 0
11021298f2f1SJayanth Dodderi Chidanand  and it is automatically disabled when the target architecture is AArch32.
1103744ad974Sjohpow01
110447c681b7SJayanth Dodderi Chidanand- ``ENABLE_TRBE_FOR_NS``: Numeric value to enable access of trace buffer
1105813524eaSManish V Badarkhe  control registers from NS ELs, NS-EL2 or NS-EL1(when NS-EL2 is implemented
1106813524eaSManish V Badarkhe  but unused) when FEAT_TRBE is implemented. TRBE is an optional architectural
110747c681b7SJayanth Dodderi Chidanand  feature for AArch64. This flag can take the values  0 to 2, to align with the
110847c681b7SJayanth Dodderi Chidanand  ``FEATURE_DETECTION`` mechanism. The default is 0 and it is automatically
110947c681b7SJayanth Dodderi Chidanand  disabled when the target architecture is AArch32.
1110813524eaSManish V Badarkhe
1111603a0c6fSAndre Przywara- ``ENABLE_SYS_REG_TRACE_FOR_NS``: Numeric value to enable trace system
1112d4582d30SManish V Badarkhe  registers access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented
1113d4582d30SManish V Badarkhe  but unused). This feature is available if trace unit such as ETMv4.x, and
1114603a0c6fSAndre Przywara  ETE(extending ETM feature) is implemented. This flag can take the values
1115603a0c6fSAndre Przywara  0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. The default is 0.
1116d4582d30SManish V Badarkhe
1117d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_TRF_FOR_NS``: Numeric value to enable trace filter control registers
11188fcd3d96SManish V Badarkhe  access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented but unused),
1119d9e984ccSJayanth Dodderi Chidanand  if FEAT_TRF is implemented. This flag can take the values 0 to 2, to align
1120d9e984ccSJayanth Dodderi Chidanand  with the ``FEATURE_DETECTION`` mechanism. This flag is disabled by default.
11218fcd3d96SManish V Badarkhe
11220ce2072dSTamas Ban- ``PLAT_RSS_NOT_SUPPORTED``: Boolean option to enable the usage of the PSA
11230ce2072dSTamas Ban  APIs on platforms that doesn't support RSS (providing Arm CCA HES
11240ce2072dSTamas Ban  functionalities). When enabled (``1``), a mocked version of the APIs are used.
11250ce2072dSTamas Ban  The default value is 0.
11260ce2072dSTamas Ban
112704c7303bSOkash Khawaja- ``CONDITIONAL_CMO``: Boolean option to enable call to platform-defined routine
112804c7303bSOkash Khawaja  ``plat_can_cmo`` which will return zero if cache management operations should
112904c7303bSOkash Khawaja  be skipped and non-zero otherwise. By default, this option is disabled which
113004c7303bSOkash Khawaja  means platform hook won't be checked and CMOs will always be performed when
113104c7303bSOkash Khawaja  related functions are called.
113204c7303bSOkash Khawaja
1133e5d9b6f0SSona Mathew- ``ERRATA_ABI_SUPPORT``: Boolean option to enable support for Errata management
1134e5d9b6f0SSona Mathew  firmware interface for the BL31 image. By default its disabled (``0``).
1135e5d9b6f0SSona Mathew
1136e5d9b6f0SSona Mathew- ``ERRATA_NON_ARM_INTERCONNECT``: Boolean option to enable support for the
1137e5d9b6f0SSona Mathew  errata mitigation for platforms with a non-arm interconnect using the errata
1138e5d9b6f0SSona Mathew  ABI. By default its disabled (``0``).
1139e5d9b6f0SSona Mathew
1140a6ea06f5SAlexei FedorovGICv3 driver options
1141a6ea06f5SAlexei Fedorov--------------------
1142a6ea06f5SAlexei Fedorov
1143a6ea06f5SAlexei FedorovGICv3 driver files are included using directive:
1144a6ea06f5SAlexei Fedorov
1145a6ea06f5SAlexei Fedorov``include drivers/arm/gic/v3/gicv3.mk``
1146a6ea06f5SAlexei Fedorov
1147a6ea06f5SAlexei FedorovThe driver can be configured with the following options set in the platform
1148a6ea06f5SAlexei Fedorovmakefile:
1149a6ea06f5SAlexei Fedorov
1150b4ad365aSAndre Przywara-  ``GICV3_SUPPORT_GIC600``: Add support for the GIC-600 variants of GICv3.
1151b4ad365aSAndre Przywara   Enabling this option will add runtime detection support for the
1152b4ad365aSAndre Przywara   GIC-600, so is safe to select even for a GIC500 implementation.
1153b4ad365aSAndre Przywara   This option defaults to 0.
1154a6ea06f5SAlexei Fedorov
11552c248adeSVarun Wadekar- ``GICV3_SUPPORT_GIC600AE_FMU``: Add support for the Fault Management Unit
11562c248adeSVarun Wadekar   for GIC-600 AE. Enabling this option will introduce support to initialize
11572c248adeSVarun Wadekar   the FMU. Platforms should call the init function during boot to enable the
11582c248adeSVarun Wadekar   FMU and its safety mechanisms. This option defaults to 0.
11592c248adeSVarun Wadekar
1160a6ea06f5SAlexei Fedorov-  ``GICV3_IMPL_GIC600_MULTICHIP``: Selects GIC-600 variant with multichip
1161a6ea06f5SAlexei Fedorov   functionality. This option defaults to 0
1162a6ea06f5SAlexei Fedorov
1163a6ea06f5SAlexei Fedorov-  ``GICV3_OVERRIDE_DISTIF_PWR_OPS``: Allows override of default implementation
1164a6ea06f5SAlexei Fedorov   of ``arm_gicv3_distif_pre_save`` and ``arm_gicv3_distif_post_restore``
1165a6ea06f5SAlexei Fedorov   functions. This is required for FVP platform which need to simulate GIC save
1166a6ea06f5SAlexei Fedorov   and restore during SYSTEM_SUSPEND without powering down GIC. Default is 0.
1167a6ea06f5SAlexei Fedorov
11685875f266SAlexei Fedorov-  ``GIC_ENABLE_V4_EXTN`` : Enables GICv4 related changes in GICv3 driver.
11695875f266SAlexei Fedorov   This option defaults to 0.
11705875f266SAlexei Fedorov
11718f3ad766SAlexei Fedorov-  ``GIC_EXT_INTID``: When set to ``1``, GICv3 driver will support extended
11728f3ad766SAlexei Fedorov   PPI (1056-1119) and SPI (4096-5119) range. This option defaults to 0.
11738f3ad766SAlexei Fedorov
117443f35ef5SPaul BeesleyDebugging options
117543f35ef5SPaul Beesley-----------------
117643f35ef5SPaul Beesley
117743f35ef5SPaul BeesleyTo compile a debug version and make the build more verbose use
117843f35ef5SPaul Beesley
117943f35ef5SPaul Beesley.. code:: shell
118043f35ef5SPaul Beesley
118143f35ef5SPaul Beesley    make PLAT=<platform> DEBUG=1 V=1 all
118243f35ef5SPaul Beesley
11834466cf82SDaniel BoulbyAArch64 GCC 11 uses DWARF version 5 debugging symbols by default. Some tools
11844466cf82SDaniel Boulby(for example Arm-DS) might not support this and may need an older version of
11854466cf82SDaniel BoulbyDWARF symbols to be emitted by GCC. This can be achieved by using the
11864466cf82SDaniel Boulby``-gdwarf-<version>`` flag, with the version being set to 2, 3, 4 or 5. Setting
11874466cf82SDaniel Boulbythe version to 4 is recommended for Arm-DS.
118843f35ef5SPaul Beesley
118943f35ef5SPaul BeesleyWhen debugging logic problems it might also be useful to disable all compiler
119043f35ef5SPaul Beesleyoptimizations by using ``-O0``.
119143f35ef5SPaul Beesley
119243f35ef5SPaul Beesley.. warning::
119343f35ef5SPaul Beesley   Using ``-O0`` could cause output images to be larger and base addresses
119443f35ef5SPaul Beesley   might need to be recalculated (see the **Memory layout on Arm development
119543f35ef5SPaul Beesley   platforms** section in the :ref:`Firmware Design`).
119643f35ef5SPaul Beesley
119743f35ef5SPaul BeesleyExtra debug options can be passed to the build system by setting ``CFLAGS`` or
119843f35ef5SPaul Beesley``LDFLAGS``:
119943f35ef5SPaul Beesley
120043f35ef5SPaul Beesley.. code:: shell
120143f35ef5SPaul Beesley
120243f35ef5SPaul Beesley    CFLAGS='-O0 -gdwarf-2'                                     \
120343f35ef5SPaul Beesley    make PLAT=<platform> DEBUG=1 V=1 all
120443f35ef5SPaul Beesley
120543f35ef5SPaul BeesleyNote that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be
120643f35ef5SPaul Beesleyignored as the linker is called directly.
120743f35ef5SPaul Beesley
120843f35ef5SPaul BeesleyIt is also possible to introduce an infinite loop to help in debugging the
120943f35ef5SPaul Beesleypost-BL2 phase of TF-A. This can be done by rebuilding BL1 with the
121043f35ef5SPaul Beesley``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the :ref:`build_options_common`
121143f35ef5SPaul Beesleysection. In this case, the developer may take control of the target using a
12124466cf82SDaniel Boulbydebugger when indicated by the console output. When using Arm-DS, the following
121343f35ef5SPaul Beesleycommands can be used:
121443f35ef5SPaul Beesley
121543f35ef5SPaul Beesley::
121643f35ef5SPaul Beesley
121743f35ef5SPaul Beesley    # Stop target execution
121843f35ef5SPaul Beesley    interrupt
121943f35ef5SPaul Beesley
122043f35ef5SPaul Beesley    #
122143f35ef5SPaul Beesley    # Prepare your debugging environment, e.g. set breakpoints
122243f35ef5SPaul Beesley    #
122343f35ef5SPaul Beesley
122443f35ef5SPaul Beesley    # Jump over the debug loop
122543f35ef5SPaul Beesley    set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4
122643f35ef5SPaul Beesley
122743f35ef5SPaul Beesley    # Resume execution
122843f35ef5SPaul Beesley    continue
122943f35ef5SPaul Beesley
123034f702d5SManish V BadarkheFirmware update options
123134f702d5SManish V Badarkhe-----------------------
123234f702d5SManish V Badarkhe
123334f702d5SManish V Badarkhe-  ``NR_OF_FW_BANKS``: Define the number of firmware banks. This flag is used
123434f702d5SManish V Badarkhe   in defining the firmware update metadata structure. This flag is by default
123534f702d5SManish V Badarkhe   set to '2'.
123634f702d5SManish V Badarkhe
123734f702d5SManish V Badarkhe-  ``NR_OF_IMAGES_IN_FW_BANK``: Define the number of firmware images in each
123834f702d5SManish V Badarkhe   firmware bank. Each firmware bank must have the same number of images as per
123934f702d5SManish V Badarkhe   the `PSA FW update specification`_.
124034f702d5SManish V Badarkhe   This flag is used in defining the firmware update metadata structure. This
124134f702d5SManish V Badarkhe   flag is by default set to '1'.
124234f702d5SManish V Badarkhe
12430f20e50bSManish V Badarkhe-  ``PSA_FWU_SUPPORT``: Enable the firmware update mechanism as per the
12440f20e50bSManish V Badarkhe   `PSA FW update specification`_. The default value is 0, and this is an
12450f20e50bSManish V Badarkhe   experimental feature.
12460f20e50bSManish V Badarkhe   PSA firmware update implementation has some limitations, such as BL2 is
12470f20e50bSManish V Badarkhe   not part of the protocol-updatable images, if BL2 needs to be updated, then
12480f20e50bSManish V Badarkhe   it should be done through another platform-defined mechanism, and it assumes
12490f20e50bSManish V Badarkhe   that the platform's hardware supports CRC32 instructions.
12500f20e50bSManish V Badarkhe
125143f35ef5SPaul Beesley--------------
125243f35ef5SPaul Beesley
125342d4d3baSArvind Ram Prakash*Copyright (c) 2019-2023, Arm Limited. All rights reserved.*
12542d31cb07SJeremy Linton
12552d31cb07SJeremy Linton.. _DEN0115: https://developer.arm.com/docs/den0115/latest
125634f702d5SManish V Badarkhe.. _PSA FW update specification: https://developer.arm.com/documentation/den0118/a/
1257859eabd4SManish V Badarkhe.. _PSA DRTM specification: https://developer.arm.com/documentation/den0113/a
1258291be198SBoyan Karatotev.. _GCC: https://gcc.gnu.org/onlinedocs/gcc/Warning-Options.html
1259291be198SBoyan Karatotev.. _Clang: https://clang.llvm.org/docs/DiagnosticsReference.html
1260