143f35ef5SPaul BeesleyBuild Options 243f35ef5SPaul Beesley============= 343f35ef5SPaul Beesley 443f35ef5SPaul BeesleyThe TF-A build system supports the following build options. Unless mentioned 543f35ef5SPaul Beesleyotherwise, these options are expected to be specified at the build command 643f35ef5SPaul Beesleyline and are not to be modified in any component makefiles. Note that the 743f35ef5SPaul Beesleybuild system doesn't track dependency for build options. Therefore, if any of 843f35ef5SPaul Beesleythe build options are changed from a previous build, a clean build must be 943f35ef5SPaul Beesleyperformed. 1043f35ef5SPaul Beesley 1143f35ef5SPaul Beesley.. _build_options_common: 1243f35ef5SPaul Beesley 1343f35ef5SPaul BeesleyCommon build options 1443f35ef5SPaul Beesley-------------------- 1543f35ef5SPaul Beesley 1643f35ef5SPaul Beesley- ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the 1743f35ef5SPaul Beesley compiler should use. Valid values are T32 and A32. It defaults to T32 due to 1843f35ef5SPaul Beesley code having a smaller resulting size. 1943f35ef5SPaul Beesley 2043f35ef5SPaul Beesley- ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as 2143f35ef5SPaul Beesley as the BL32 image when ``ARCH=aarch32``. The value should be the path to the 2243f35ef5SPaul Beesley directory containing the SP source, relative to the ``bl32/``; the directory 2343f35ef5SPaul Beesley is expected to contain a makefile called ``<aarch32_sp-value>.mk``. 2443f35ef5SPaul Beesley 25873d4241Sjohpow01- ``AMU_RESTRICT_COUNTERS``: Register reads to the group 1 counters will return 2614c27f82SJuan Pablo Conde zero at all but the highest implemented exception level. External 2714c27f82SJuan Pablo Conde memory-mapped debug accesses are unaffected by this control. 2814c27f82SJuan Pablo Conde The default value is 1 for all platforms. 29873d4241Sjohpow01 3043f35ef5SPaul Beesley- ``ARCH`` : Choose the target build architecture for TF-A. It can take either 3143f35ef5SPaul Beesley ``aarch64`` or ``aarch32`` as values. By default, it is defined to 3243f35ef5SPaul Beesley ``aarch64``. 3343f35ef5SPaul Beesley 34f1821790SAlexei Fedorov- ``ARM_ARCH_FEATURE``: Optional Arm Architecture build option which specifies 35f1821790SAlexei Fedorov one or more feature modifiers. This option has the form ``[no]feature+...`` 36f1821790SAlexei Fedorov and defaults to ``none``. It translates into compiler option 37f1821790SAlexei Fedorov ``-march=armvX[.Y]-a+[no]feature+...``. See compiler's documentation for the 38f1821790SAlexei Fedorov list of supported feature modifiers. 39f1821790SAlexei Fedorov 4043f35ef5SPaul Beesley- ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when 4143f35ef5SPaul Beesley compiling TF-A. Its value must be numeric, and defaults to 8 . See also, 4243f35ef5SPaul Beesley *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in 4343f35ef5SPaul Beesley :ref:`Firmware Design`. 4443f35ef5SPaul Beesley 4543f35ef5SPaul Beesley- ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when 4643f35ef5SPaul Beesley compiling TF-A. Its value must be a numeric, and defaults to 0. See also, 4743f35ef5SPaul Beesley *Armv8 Architecture Extensions* in :ref:`Firmware Design`. 4843f35ef5SPaul Beesley 49acd03f4bSManish V Badarkhe- ``ARM_BL2_SP_LIST_DTS``: Path to DTS file snippet to override the hardcoded 50acd03f4bSManish V Badarkhe SP nodes in tb_fw_config. 51acd03f4bSManish V Badarkhe 52acd03f4bSManish V Badarkhe- ``ARM_SPMC_MANIFEST_DTS`` : path to an alternate manifest file used as the 53acd03f4bSManish V Badarkhe SPMC Core manifest. Valid when ``SPD=spmd`` is selected. 54acd03f4bSManish V Badarkhe 5543f35ef5SPaul Beesley- ``BL2``: This is an optional build option which specifies the path to BL2 5643f35ef5SPaul Beesley image for the ``fip`` target. In this case, the BL2 in the TF-A will not be 5743f35ef5SPaul Beesley built. 5843f35ef5SPaul Beesley 5943f35ef5SPaul Beesley- ``BL2U``: This is an optional build option which specifies the path to 6043f35ef5SPaul Beesley BL2U image. In this case, the BL2U in TF-A will not be built. 6143f35ef5SPaul Beesley 6242d4d3baSArvind Ram Prakash- ``RESET_TO_BL2``: Boolean option to enable BL2 entrypoint as the CPU reset 6342d4d3baSArvind Ram Prakash vector instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1 6442d4d3baSArvind Ram Prakash entrypoint) or 1 (CPU reset to BL2 entrypoint). 6542d4d3baSArvind Ram Prakash The default value is 0. 6642d4d3baSArvind Ram Prakash 6742d4d3baSArvind Ram Prakash- ``BL2_RUNS_AT_EL3``: This is an implicit flag to denote that BL2 runs at EL3. 6842d4d3baSArvind Ram Prakash While it is explicitly set to 1 when RESET_TO_BL2 is set to 1 it can also be 6942d4d3baSArvind Ram Prakash true in a 4-world system where RESET_TO_BL2 is 0. 7043f35ef5SPaul Beesley 7146789a7cSBalint Dobszay- ``BL2_ENABLE_SP_LOAD``: Boolean option to enable loading SP packages from the 7246789a7cSBalint Dobszay FIP. Automatically enabled if ``SP_LAYOUT_FILE`` is provided. 7346789a7cSBalint Dobszay 7443f35ef5SPaul Beesley- ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place 7543f35ef5SPaul Beesley (XIP) memory, like BL1. In these use-cases, it is necessary to initialize 7643f35ef5SPaul Beesley the RW sections in RAM, while leaving the RO sections in place. This option 7742d4d3baSArvind Ram Prakash enable this use-case. For now, this option is only supported 7842d4d3baSArvind Ram Prakash when RESET_TO_BL2 is set to '1'. 7943f35ef5SPaul Beesley 8043f35ef5SPaul Beesley- ``BL31``: This is an optional build option which specifies the path to 8143f35ef5SPaul Beesley BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not 8243f35ef5SPaul Beesley be built. 8343f35ef5SPaul Beesley 84616b3ce2SRobin van der Gracht- ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a 85616b3ce2SRobin van der Gracht file that contains the BL31 private key in PEM format or a PKCS11 URI. If 86616b3ce2SRobin van der Gracht ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key. 8743f35ef5SPaul Beesley 8843f35ef5SPaul Beesley- ``BL32``: This is an optional build option which specifies the path to 8943f35ef5SPaul Beesley BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not 9043f35ef5SPaul Beesley be built. 9143f35ef5SPaul Beesley 9243f35ef5SPaul Beesley- ``BL32_EXTRA1``: This is an optional build option which specifies the path to 9343f35ef5SPaul Beesley Trusted OS Extra1 image for the ``fip`` target. 9443f35ef5SPaul Beesley 9543f35ef5SPaul Beesley- ``BL32_EXTRA2``: This is an optional build option which specifies the path to 9643f35ef5SPaul Beesley Trusted OS Extra2 image for the ``fip`` target. 9743f35ef5SPaul Beesley 98616b3ce2SRobin van der Gracht- ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a 99616b3ce2SRobin van der Gracht file that contains the BL32 private key in PEM format or a PKCS11 URI. If 100616b3ce2SRobin van der Gracht ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key. 10143f35ef5SPaul Beesley 1021b7f51eaSJaylyn Ren- ``RMM``: This is an optional build option used when ``ENABLE_RME`` is set. 1031b7f51eaSJaylyn Ren It specifies the path to RMM binary for the ``fip`` target. If the RMM option 1041b7f51eaSJaylyn Ren is not specified, TF-A builds the TRP to load and run at R-EL2. 1051b7f51eaSJaylyn Ren 10643f35ef5SPaul Beesley- ``BL33``: Path to BL33 image in the host file system. This is mandatory for 10743f35ef5SPaul Beesley ``fip`` target in case TF-A BL2 is used. 10843f35ef5SPaul Beesley 109616b3ce2SRobin van der Gracht- ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a 110616b3ce2SRobin van der Gracht file that contains the BL33 private key in PEM format or a PKCS11 URI. If 111616b3ce2SRobin van der Gracht ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key. 11243f35ef5SPaul Beesley 11343f35ef5SPaul Beesley- ``BRANCH_PROTECTION``: Numeric value to enable ARMv8.3 Pointer Authentication 11443f35ef5SPaul Beesley and ARMv8.5 Branch Target Identification support for TF-A BL images themselves. 11543f35ef5SPaul Beesley If enabled, it is needed to use a compiler that supports the option 1168d9f5f25SBoyan Karatotev ``-mbranch-protection``. The value of the ``-march`` (via ``ARM_ARCH_MINOR`` 1178d9f5f25SBoyan Karatotev and ``ARM_ARCH_MAJOR``) option will control which instructions will be 1188d9f5f25SBoyan Karatotev emitted (HINT space or not). Selects the branch protection features to use: 1198d9f5f25SBoyan Karatotev- 0: Default value turns off all types of branch protection (FEAT_STATE_DISABLED) 12043f35ef5SPaul Beesley- 1: Enables all types of branch protection features 12143f35ef5SPaul Beesley- 2: Return address signing to its standard level 12243f35ef5SPaul Beesley- 3: Extend the signing to include leaf functions 1233768fecfSAlexei Fedorov- 4: Turn on branch target identification mechanism 1248d9f5f25SBoyan Karatotev- 5: Enables all types of branch protection features, only if present in 1258d9f5f25SBoyan Karatotev hardware (FEAT_STATE_CHECK). 12643f35ef5SPaul Beesley 12743f35ef5SPaul Beesley The table below summarizes ``BRANCH_PROTECTION`` values, GCC compilation options 12843f35ef5SPaul Beesley and resulting PAuth/BTI features. 12943f35ef5SPaul Beesley 13043f35ef5SPaul Beesley +-------+--------------+-------+-----+ 13143f35ef5SPaul Beesley | Value | GCC option | PAuth | BTI | 13243f35ef5SPaul Beesley +=======+==============+=======+=====+ 13343f35ef5SPaul Beesley | 0 | none | N | N | 13443f35ef5SPaul Beesley +-------+--------------+-------+-----+ 13543f35ef5SPaul Beesley | 1 | standard | Y | Y | 13643f35ef5SPaul Beesley +-------+--------------+-------+-----+ 13743f35ef5SPaul Beesley | 2 | pac-ret | Y | N | 13843f35ef5SPaul Beesley +-------+--------------+-------+-----+ 13943f35ef5SPaul Beesley | 3 | pac-ret+leaf | Y | N | 14043f35ef5SPaul Beesley +-------+--------------+-------+-----+ 1413768fecfSAlexei Fedorov | 4 | bti | N | Y | 1423768fecfSAlexei Fedorov +-------+--------------+-------+-----+ 1438d9f5f25SBoyan Karatotev | 5 | dynamic | Y | Y | 1448d9f5f25SBoyan Karatotev +-------+--------------+-------+-----+ 14543f35ef5SPaul Beesley 146700e7685SManish Pandey This option defaults to 0. 14743f35ef5SPaul Beesley Note that Pointer Authentication is enabled for Non-secure world 14843f35ef5SPaul Beesley irrespective of the value of this option if the CPU supports it. 14943f35ef5SPaul Beesley 15043f35ef5SPaul Beesley- ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the 15143f35ef5SPaul Beesley compilation of each build. It must be set to a C string (including quotes 15243f35ef5SPaul Beesley where applicable). Defaults to a string that contains the time and date of 15343f35ef5SPaul Beesley the compilation. 15443f35ef5SPaul Beesley 15543f35ef5SPaul Beesley- ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A 15643f35ef5SPaul Beesley build to be uniquely identified. Defaults to the current git commit id. 15743f35ef5SPaul Beesley 15829214e95SGrant Likely- ``BUILD_BASE``: Output directory for the build. Defaults to ``./build`` 15929214e95SGrant Likely 16043f35ef5SPaul Beesley- ``CFLAGS``: Extra user options appended on the compiler's command line in 16143f35ef5SPaul Beesley addition to the options set by the build system. 16243f35ef5SPaul Beesley 16343f35ef5SPaul Beesley- ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may 16443f35ef5SPaul Beesley release several CPUs out of reset. It can take either 0 (several CPUs may be 16543f35ef5SPaul Beesley brought up) or 1 (only one CPU will ever be brought up during cold reset). 16643f35ef5SPaul Beesley Default is 0. If the platform always brings up a single CPU, there is no 16743f35ef5SPaul Beesley need to distinguish between primary and secondary CPUs and the boot path can 16843f35ef5SPaul Beesley be optimised. The ``plat_is_my_cpu_primary()`` and 16943f35ef5SPaul Beesley ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need 17043f35ef5SPaul Beesley to be implemented in this case. 17143f35ef5SPaul Beesley 1723bff910dSSandrine Bailleux- ``COT``: When Trusted Boot is enabled, selects the desired chain of trust. 1733bff910dSSandrine Bailleux Defaults to ``tbbr``. 1743bff910dSSandrine Bailleux 17543f35ef5SPaul Beesley- ``CRASH_REPORTING``: A non-zero value enables a console dump of processor 17643f35ef5SPaul Beesley register state when an unexpected exception occurs during execution of 17743f35ef5SPaul Beesley BL31. This option defaults to the value of ``DEBUG`` - i.e. by default 17843f35ef5SPaul Beesley this is only enabled for a debug build of the firmware. 17943f35ef5SPaul Beesley 18043f35ef5SPaul Beesley- ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the 18143f35ef5SPaul Beesley certificate generation tool to create new keys in case no valid keys are 18243f35ef5SPaul Beesley present or specified. Allowed options are '0' or '1'. Default is '1'. 18343f35ef5SPaul Beesley 18443f35ef5SPaul Beesley- ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause 18543f35ef5SPaul Beesley the AArch32 system registers to be included when saving and restoring the 18643f35ef5SPaul Beesley CPU context. The option must be set to 0 for AArch64-only platforms (that 18743f35ef5SPaul Beesley is on hardware that does not implement AArch32, or at least not at EL1 and 18843f35ef5SPaul Beesley higher ELs). Default value is 1. 18943f35ef5SPaul Beesley 19043f35ef5SPaul Beesley- ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP 19143f35ef5SPaul Beesley registers to be included when saving and restoring the CPU context. Default 19243f35ef5SPaul Beesley is 0. 19343f35ef5SPaul Beesley 1949acff28aSArvind Ram Prakash- ``CTX_INCLUDE_MPAM_REGS``: Boolean option that, when set to 1, will cause the 1959acff28aSArvind Ram Prakash Memory System Resource Partitioning and Monitoring (MPAM) 1969acff28aSArvind Ram Prakash registers to be included when saving and restoring the CPU context. 1979acff28aSArvind Ram Prakash Default is '0'. 1989acff28aSArvind Ram Prakash 199d9e984ccSJayanth Dodderi Chidanand- ``CTX_INCLUDE_NEVE_REGS``: Numeric value, when set will cause the Armv8.4-NV 200d9e984ccSJayanth Dodderi Chidanand registers to be saved/restored when entering/exiting an EL2 execution 201d9e984ccSJayanth Dodderi Chidanand context. This flag can take values 0 to 2, to align with the 202641571c7SAndre Przywara ``ENABLE_FEAT`` mechanism. Default value is 0. 203d9e984ccSJayanth Dodderi Chidanand 204d9e984ccSJayanth Dodderi Chidanand- ``CTX_INCLUDE_PAUTH_REGS``: Numeric value to enable the Pointer 205d9e984ccSJayanth Dodderi Chidanand Authentication for Secure world. This will cause the ARMv8.3-PAuth registers 206d9e984ccSJayanth Dodderi Chidanand to be included when saving and restoring the CPU context as part of world 2078d9f5f25SBoyan Karatotev switch. Automatically enabled when ``BRANCH_PROTECTION`` is enabled. This flag 2088d9f5f25SBoyan Karatotev can take values 0 to 2, to align with ``ENABLE_FEAT`` mechanism. Default value 2098d9f5f25SBoyan Karatotev is 0. 210d9e984ccSJayanth Dodderi Chidanand 21143f35ef5SPaul Beesley Note that Pointer Authentication is enabled for Non-secure world irrespective 2128d9f5f25SBoyan Karatotev of the value of this flag if the CPU supports it. Alternatively, when 2138d9f5f25SBoyan Karatotev ``BRANCH_PROTECTION`` is enabled, this flag is superseded. 21443f35ef5SPaul Beesley 21550fba2dbSMadhukar Pappireddy- ``CTX_INCLUDE_SVE_REGS``: Boolean option that, when set to 1, will cause the 21650fba2dbSMadhukar Pappireddy SVE registers to be included when saving and restoring the CPU context. Note 21750fba2dbSMadhukar Pappireddy that this build option requires ``ENABLE_SVE_FOR_SWD`` to be enabled. In 21850fba2dbSMadhukar Pappireddy general, it is recommended to perform SVE context management in lower ELs 21950fba2dbSMadhukar Pappireddy and skip in EL3 due to the additional cost of maintaining large data 22050fba2dbSMadhukar Pappireddy structures to track the SVE state. Hence, the default value is 0. 22150fba2dbSMadhukar Pappireddy 22243f35ef5SPaul Beesley- ``DEBUG``: Chooses between a debug and release build. It can take either 0 22343f35ef5SPaul Beesley (release) or 1 (debug) as values. 0 is the default. 22443f35ef5SPaul Beesley 2257cda17bbSSumit Garg- ``DECRYPTION_SUPPORT``: This build flag enables the user to select the 2267cda17bbSSumit Garg authenticated decryption algorithm to be used to decrypt firmware/s during 2277cda17bbSSumit Garg boot. It accepts 2 values: ``aes_gcm`` and ``none``. The default value of 2287cda17bbSSumit Garg this flag is ``none`` to disable firmware decryption which is an optional 229700e7685SManish Pandey feature as per TBBR. 2307cda17bbSSumit Garg 23143f35ef5SPaul Beesley- ``DISABLE_BIN_GENERATION``: Boolean option to disable the generation 23243f35ef5SPaul Beesley of the binary image. If set to 1, then only the ELF image is built. 23343f35ef5SPaul Beesley 0 is the default. 23443f35ef5SPaul Beesley 23583a4dae1SBoyan Karatotev- ``DISABLE_MTPMU``: Numeric option to disable ``FEAT_MTPMU`` (Multi Threaded 23683a4dae1SBoyan Karatotev PMU). ``FEAT_MTPMU`` is an optional feature available on Armv8.6 onwards. 237641571c7SAndre Przywara This flag can take values 0 to 2, to align with the ``ENABLE_FEAT`` 23883a4dae1SBoyan Karatotev mechanism. Default is ``0``. 2390063dd17SJavier Almansa Sobrino 24043f35ef5SPaul Beesley- ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted 24143f35ef5SPaul Beesley Board Boot authentication at runtime. This option is meant to be enabled only 24243f35ef5SPaul Beesley for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this 24343f35ef5SPaul Beesley flag has to be enabled. 0 is the default. 24443f35ef5SPaul Beesley 24543f35ef5SPaul Beesley- ``E``: Boolean option to make warnings into errors. Default is 1. 24643f35ef5SPaul Beesley 247291be198SBoyan Karatotev When specifying higher warnings levels (``W=1`` and higher), this option 248291be198SBoyan Karatotev defaults to 0. This is done to encourage contributors to use them, as they 249291be198SBoyan Karatotev are expected to produce warnings that would otherwise fail the build. New 250291be198SBoyan Karatotev contributions are still expected to build with ``W=0`` and ``E=1`` (the 251291be198SBoyan Karatotev default). 252291be198SBoyan Karatotev 253ae770fedSYann Gautier- ``EARLY_CONSOLE``: This option is used to enable early traces before default 254ae770fedSYann Gautier console is properly setup. It introduces EARLY_* traces macros, that will 255ae770fedSYann Gautier use the non-EARLY traces macros if the flag is enabled, or do nothing 256ae770fedSYann Gautier otherwise. To use this feature, platforms will have to create the function 257ae770fedSYann Gautier plat_setup_early_console(). 258ae770fedSYann Gautier Default is 0 (disabled) 259ae770fedSYann Gautier 26043f35ef5SPaul Beesley- ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of 26143f35ef5SPaul Beesley the normal boot flow. It must specify the entry point address of the EL3 26243f35ef5SPaul Beesley payload. Please refer to the "Booting an EL3 payload" section for more 26343f35ef5SPaul Beesley details. 26443f35ef5SPaul Beesley 2651fd685a7SChris Kay- ``ENABLE_AMU_AUXILIARY_COUNTERS``: Enables support for AMU auxiliary counters 2661fd685a7SChris Kay (also known as group 1 counters). These are implementation-defined counters, 2671fd685a7SChris Kay and as such require additional platform configuration. Default is 0. 2681fd685a7SChris Kay 26943f35ef5SPaul Beesley- ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()`` 27043f35ef5SPaul Beesley are compiled out. For debug builds, this option defaults to 1, and calls to 27143f35ef5SPaul Beesley ``assert()`` are left in place. For release builds, this option defaults to 0 27243f35ef5SPaul Beesley and calls to ``assert()`` function are compiled out. This option can be set 27343f35ef5SPaul Beesley independently of ``DEBUG``. It can also be used to hide any auxiliary code 27443f35ef5SPaul Beesley that is only required for the assertion and does not fit in the assertion 27543f35ef5SPaul Beesley itself. 27643f35ef5SPaul Beesley 27768c76088SAlexei Fedorov- ``ENABLE_BACKTRACE``: This option controls whether to enable backtrace 27843f35ef5SPaul Beesley dumps or not. It is supported in both AArch64 and AArch32. However, in 27943f35ef5SPaul Beesley AArch32 the format of the frame records are not defined in the AAPCS and they 28043f35ef5SPaul Beesley are defined by the implementation. This implementation of backtrace only 28143f35ef5SPaul Beesley supports the format used by GCC when T32 interworking is disabled. For this 28243f35ef5SPaul Beesley reason enabling this option in AArch32 will force the compiler to only 28343f35ef5SPaul Beesley generate A32 code. This option is enabled by default only in AArch64 debug 28443f35ef5SPaul Beesley builds, but this behaviour can be overridden in each platform's Makefile or 28543f35ef5SPaul Beesley in the build command line. 28643f35ef5SPaul Beesley 287641571c7SAndre Przywara- ``ENABLE_FEAT`` 288641571c7SAndre Przywara The Arm architecture defines several architecture extension features, 289641571c7SAndre Przywara named FEAT_xxx in the architecure manual. Some of those features require 290641571c7SAndre Przywara setup code in higher exception levels, other features might be used by TF-A 291641571c7SAndre Przywara code itself. 292641571c7SAndre Przywara Most of the feature flags defined in the TF-A build system permit to take 293641571c7SAndre Przywara the values 0, 1 or 2, with the following meaning: 294641571c7SAndre Przywara 295641571c7SAndre Przywara :: 296641571c7SAndre Przywara 297641571c7SAndre Przywara ENABLE_FEAT_* = 0: Feature is disabled statically at compile time. 298641571c7SAndre Przywara ENABLE_FEAT_* = 1: Feature is enabled unconditionally at compile time. 299641571c7SAndre Przywara ENABLE_FEAT_* = 2: Feature is enabled, but checked at runtime. 300641571c7SAndre Przywara 301641571c7SAndre Przywara When setting the flag to 0, the feature is disabled during compilation, 302641571c7SAndre Przywara and the compiler's optimisation stage and the linker will try to remove 303641571c7SAndre Przywara as much of this code as possible. 304641571c7SAndre Przywara If it is defined to 1, the code will use the feature unconditionally, so the 305641571c7SAndre Przywara CPU is expected to support that feature. The FEATURE_DETECTION debug 306641571c7SAndre Przywara feature, if enabled, will verify this. 307641571c7SAndre Przywara If the feature flag is set to 2, support for the feature will be compiled 308641571c7SAndre Przywara in, but its existence will be checked at runtime, so it works on CPUs with 309641571c7SAndre Przywara or without the feature. This is mostly useful for platforms which either 310641571c7SAndre Przywara support multiple different CPUs, or where the CPU is configured at runtime, 311641571c7SAndre Przywara like in emulators. 312641571c7SAndre Przywara 313d23acc9eSAndre Przywara- ``ENABLE_FEAT_AMU``: Numeric value to enable Activity Monitor Unit 314d23acc9eSAndre Przywara extensions. This flag can take the values 0 to 2, to align with the 315641571c7SAndre Przywara ``ENABLE_FEAT`` mechanism. This is an optional architectural feature 316d23acc9eSAndre Przywara available on v8.4 onwards. Some v8.2 implementations also implement an AMU 317d23acc9eSAndre Przywara and this option can be used to enable this feature on those systems as well. 318d23acc9eSAndre Przywara This flag can take the values 0 to 2, the default is 0. 31964017767SJayanth Dodderi Chidanand 320d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_AMUv1p1``: Numeric value to enable the ``FEAT_AMUv1p1`` 321d9e984ccSJayanth Dodderi Chidanand extension. ``FEAT_AMUv1p1`` is an optional feature available on Arm v8.6 322d9e984ccSJayanth Dodderi Chidanand onwards. This flag can take the values 0 to 2, to align with the 323641571c7SAndre Przywara ``ENABLE_FEAT`` mechanism. Default value is ``0``. 324d9e984ccSJayanth Dodderi Chidanand 325d6affea1SGovindraj Raja- ``ENABLE_FEAT_CLRBHB``: Numeric value to enable the CLRBHB instruction. 326d6affea1SGovindraj Raja Clear Branch History clears the branch history for the current context to 327d6affea1SGovindraj Raja the extent that branch history information created before the CLRBHB instruction 328d6affea1SGovindraj Raja cannot be used by code. This is an optional architectural feature available on v8.0 329d6affea1SGovindraj Raja onwards and is a mandatory feature from v8.9 onwards. 330d6affea1SGovindraj Raja This flag can take the values of 0 to 2, to align with the ``ENABLE_FEAT`` mechanism. 331d6affea1SGovindraj Raja Default value is ``0``. 332d6affea1SGovindraj Raja 333a1032bebSJohn Powell- ``ENABLE_FEAT_CPA2``: Numeric value to enable the ``FEAT_CPA2`` extension. 334a1032bebSJohn Powell It enables checked pointer arithmetic in EL3, which will result in address 335a1032bebSJohn Powell faults in the event that a pointer arithmetic overflow error occurs. This is 336a1032bebSJohn Powell an optional feature starting from Arm v9.4 and This flag can take values 0 to 337a1032bebSJohn Powell 2, to align with the ``ENABLE_FEAT`` mechanism. Default value is ``0``. 338a1032bebSJohn Powell 339d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_CSV2_2``: Numeric value to enable the ``FEAT_CSV2_2`` 340d9e984ccSJayanth Dodderi Chidanand extension. It allows access to the SCXTNUM_EL2 (Software Context Number) 341d9e984ccSJayanth Dodderi Chidanand register during EL2 context save/restore operations. ``FEAT_CSV2_2`` is an 342d9e984ccSJayanth Dodderi Chidanand optional feature available on Arm v8.0 onwards. This flag can take values 343641571c7SAndre Przywara 0 to 2, to align with the ``ENABLE_FEAT`` mechanism. 344d9e984ccSJayanth Dodderi Chidanand Default value is ``0``. 345d9e984ccSJayanth Dodderi Chidanand 34630019d86SSona Mathew- ``ENABLE_FEAT_CSV2_3``: Numeric value to enable support for ``FEAT_CSV2_3`` 34730019d86SSona Mathew extension. This feature is supported in AArch64 state only and is an optional 34830019d86SSona Mathew feature available in Arm v8.0 implementations. 34930019d86SSona Mathew ``FEAT_CSV2_3`` implies the implementation of ``FEAT_CSV2_2``. 35030019d86SSona Mathew The flag can take values 0 to 2, to align with the ``ENABLE_FEAT`` 35130019d86SSona Mathew mechanism. Default value is ``0``. 35230019d86SSona Mathew 35383271d5aSArvind Ram Prakash- ``ENABLE_FEAT_DEBUGV8P9``: Numeric value to enable ``FEAT_DEBUGV8P9`` 35483271d5aSArvind Ram Prakash extension which allows the ability to implement more than 16 breakpoints 35583271d5aSArvind Ram Prakash and/or watchpoints. This feature is mandatory from v8.9 and is optional 35683271d5aSArvind Ram Prakash from v8.8. This flag can take the values of 0 to 2, to align with the 35783271d5aSArvind Ram Prakash ``ENABLE_FEAT`` mechanism. Default value is ``0``. 35883271d5aSArvind Ram Prakash 359d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_DIT``: Numeric value to enable ``FEAT_DIT`` (Data Independent 360d9e984ccSJayanth Dodderi Chidanand Timing) extension. It allows setting the ``DIT`` bit of PSTATE in EL3. 361d9e984ccSJayanth Dodderi Chidanand ``FEAT_DIT`` is a mandatory architectural feature and is enabled from v8.4 362d9e984ccSJayanth Dodderi Chidanand and upwards. This flag can take the values 0 to 2, to align with the 363641571c7SAndre Przywara ``ENABLE_FEAT`` mechanism. Default value is ``0``. 364d9e984ccSJayanth Dodderi Chidanand 365d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_ECV``: Numeric value to enable support for the Enhanced Counter 36664017767SJayanth Dodderi Chidanand Virtualization feature, allowing for access to the CNTPOFF_EL2 (Counter-timer 36764017767SJayanth Dodderi Chidanand Physical Offset register) during EL2 to EL3 context save/restore operations. 368d9e984ccSJayanth Dodderi Chidanand Its a mandatory architectural feature and is enabled from v8.6 and upwards. 369641571c7SAndre Przywara This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT`` 370d9e984ccSJayanth Dodderi Chidanand mechanism. Default value is ``0``. 37164017767SJayanth Dodderi Chidanand 372a57e18e4SArvind Ram Prakash- ``ENABLE_FEAT_FPMR``: Numerical value to enable support for Floating Point 373a57e18e4SArvind Ram Prakash Mode Register feature, allowing access to the FPMR register. FPMR register 374a57e18e4SArvind Ram Prakash controls the behaviors of FP8 instructions. It is an optional architectural 375a57e18e4SArvind Ram Prakash feature from v9.2 and upwards. This flag can take value of 0 to 2, to align 376a57e18e4SArvind Ram Prakash with the ``FEATURE_DETECTION`` mechanism. Default value is ``0``. 377a57e18e4SArvind Ram Prakash 378d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_FGT``: Numeric value to enable support for FGT (Fine Grain Traps) 37964017767SJayanth Dodderi Chidanand feature allowing for access to the HDFGRTR_EL2 (Hypervisor Debug Fine-Grained 38064017767SJayanth Dodderi Chidanand Read Trap Register) during EL2 to EL3 context save/restore operations. 381d9e984ccSJayanth Dodderi Chidanand Its a mandatory architectural feature and is enabled from v8.6 and upwards. 382641571c7SAndre Przywara This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT`` 383d9e984ccSJayanth Dodderi Chidanand mechanism. Default value is ``0``. 38464017767SJayanth Dodderi Chidanand 38533e6aaacSArvind Ram Prakash- ``ENABLE_FEAT_FGT2``: Numeric value to enable support for FGT2 38633e6aaacSArvind Ram Prakash (Fine Grain Traps 2) feature allowing for access to Fine-grained trap 2 registers 38733e6aaacSArvind Ram Prakash during EL2 to EL3 context save/restore operations. 38833e6aaacSArvind Ram Prakash Its an optional architectural feature and is available from v8.8 and upwards. 38933e6aaacSArvind Ram Prakash This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT`` 39033e6aaacSArvind Ram Prakash mechanism. Default value is ``0``. 39133e6aaacSArvind Ram Prakash 3924274b526SArvind Ram Prakash- ``ENABLE_FEAT_FGWTE3``: Numeric value to enable support for 3934274b526SArvind Ram Prakash Fine Grained Write Trap EL3 (FEAT_FGWTE3), a feature that allows EL3 to 3944274b526SArvind Ram Prakash restrict overwriting certain EL3 registers after boot. 3954274b526SArvind Ram Prakash This lockdown is established by setting individual trap bits for 3964274b526SArvind Ram Prakash system registers that are not expected to be overwritten after boot. 3974274b526SArvind Ram Prakash This feature is an optional architectural feature and is available from 3984274b526SArvind Ram Prakash Armv9.4 onwards. This flag can take values from 0 to 2, aligning with 3994274b526SArvind Ram Prakash the ``ENABLE_FEAT`` mechanism. The default value is 0. 4004274b526SArvind Ram Prakash 4014274b526SArvind Ram Prakash .. note:: 4024274b526SArvind Ram Prakash This feature currently traps access to all EL3 registers in 4034274b526SArvind Ram Prakash ``FGWTE3_EL3``, except for ``MDCR_EL3``, ``MPAM3_EL3``, 4044274b526SArvind Ram Prakash ``TPIDR_EL3``(when ``CRASH_REPORTING=1``), and 4054274b526SArvind Ram Prakash ``SCTLR_EL3``(when ``HW_ASSISTED_COHERENCY=0``). 4064274b526SArvind Ram Prakash If additional traps need to be disabled for specific platforms, 4074274b526SArvind Ram Prakash please contact the Arm team on `TF-A public mailing list`_. 4084274b526SArvind Ram Prakash 409d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_HCX``: Numeric value to set the bit SCR_EL3.HXEn in EL3 to 410d9e984ccSJayanth Dodderi Chidanand allow access to HCRX_EL2 (extended hypervisor control register) from EL2 as 411d9e984ccSJayanth Dodderi Chidanand well as adding HCRX_EL2 to the EL2 context save/restore operations. Its a 412d9e984ccSJayanth Dodderi Chidanand mandatory architectural feature and is enabled from v8.7 and upwards. This 413641571c7SAndre Przywara flag can take the values 0 to 2, to align with the ``ENABLE_FEAT`` 414d9e984ccSJayanth Dodderi Chidanand mechanism. Default value is ``0``. 415d9e984ccSJayanth Dodderi Chidanand 416*f396aec8SArvind Ram Prakash- ``ENABLE_FEAT_IDTE3``: Numeric value to set SCR_EL3.TID3/TID5 bits which 417*f396aec8SArvind Ram Prakash enables trapping of ID register reads by lower ELs to EL3. This allows EL3 418*f396aec8SArvind Ram Prakash to control the feature visibility to lower ELs by returning a sanitized value 419*f396aec8SArvind Ram Prakash based on current feature enablement status. Hypervisors are expected to 420*f396aec8SArvind Ram Prakash cache ID register during their boot stage. This flag can take the 421*f396aec8SArvind Ram Prakash values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism. 422*f396aec8SArvind Ram Prakash Default value is ``0``. This feature is EXPERIMENTAL. 423*f396aec8SArvind Ram Prakash 424*f396aec8SArvind Ram Prakash .. note:: 425*f396aec8SArvind Ram Prakash This feature traps all lower EL accesses to Group 3 and Group 5 426*f396aec8SArvind Ram Prakash ID registers to EL3. This can incur a performance impact and platforms 427*f396aec8SArvind Ram Prakash should enable them only if they have a specific need. 428*f396aec8SArvind Ram Prakash 4296b8df7b9SArvind Ram Prakash- ``ENABLE_FEAT_MOPS``: Numeric value to enable FEAT_MOPS (Standardization 4306b8df7b9SArvind Ram Prakash of memory operations) when INIT_UNUSED_NS_EL2=1. 4316b8df7b9SArvind Ram Prakash This feature is mandatory from v8.8 and enabling of FEAT_MOPS does not 4326b8df7b9SArvind Ram Prakash require any settings from EL3 as the controls are present in EL2 registers 4336b8df7b9SArvind Ram Prakash (HCRX_EL2.{MSCEn,MCE2} and SCTLR_EL2.MSCEn) and in most configurations 4346b8df7b9SArvind Ram Prakash we expect EL2 to be present. But in case of INIT_UNUSED_NS_EL2=1 , 4356b8df7b9SArvind Ram Prakash EL3 should configure the EL2 registers. This flag 4366b8df7b9SArvind Ram Prakash can take values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism. 4376b8df7b9SArvind Ram Prakash Default value is ``0``. 4386b8df7b9SArvind Ram Prakash 4398e397889SGovindraj Raja- ``ENABLE_FEAT_MTE2``: Numeric value to enable Memory Tagging Extension2 4408e397889SGovindraj Raja if the platform wants to use this feature and MTE2 is enabled at ELX. 4418e397889SGovindraj Raja This flag can take values 0 to 2, to align with the ``ENABLE_FEAT`` 4428e397889SGovindraj Raja mechanism. Default value is ``0``. 4430a33adc0SGovindraj Raja 444d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_PAN``: Numeric value to enable the ``FEAT_PAN`` (Privileged 445d9e984ccSJayanth Dodderi Chidanand Access Never) extension. ``FEAT_PAN`` adds a bit to PSTATE, generating a 446d9e984ccSJayanth Dodderi Chidanand permission fault for any privileged data access from EL1/EL2 to virtual 447d9e984ccSJayanth Dodderi Chidanand memory address, accessible at EL0, provided (HCR_EL2.E2H=1). It is a 448d9e984ccSJayanth Dodderi Chidanand mandatory architectural feature and is enabled from v8.1 and upwards. This 449641571c7SAndre Przywara flag can take values 0 to 2, to align with the ``ENABLE_FEAT`` 450d9e984ccSJayanth Dodderi Chidanand mechanism. Default value is ``0``. 451d9e984ccSJayanth Dodderi Chidanand 452025b1b81SJohn Powell- ``ENABLE_FEAT_PAUTH_LR``: Numeric value to enable the ``FEAT_PAUTH_LR`` 453025b1b81SJohn Powell extension. ``FEAT_PAUTH_LR`` is an optional feature available from Arm v9.4 454025b1b81SJohn Powell onwards. This feature requires PAUTH to be enabled via the 455025b1b81SJohn Powell ``BRANCH_PROTECTION`` flag. This flag can take the values 0 to 2, to align 456025b1b81SJohn Powell with the ``ENABLE_FEAT`` mechanism. Default value is ``0``. 457025b1b81SJohn Powell 458d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_RNG``: Numeric value to enable the ``FEAT_RNG`` extension. 459d9e984ccSJayanth Dodderi Chidanand ``FEAT_RNG`` is an optional feature available on Arm v8.5 onwards. This 460641571c7SAndre Przywara flag can take the values 0 to 2, to align with the ``ENABLE_FEAT`` 461ff86e0b4SJuan Pablo Conde mechanism. Default value is ``0``. 462ff86e0b4SJuan Pablo Conde 463ff86e0b4SJuan Pablo Conde- ``ENABLE_FEAT_RNG_TRAP``: Numeric value to enable the ``FEAT_RNG_TRAP`` 464ff86e0b4SJuan Pablo Conde extension. This feature is only supported in AArch64 state. This flag can 465641571c7SAndre Przywara take values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism. 466ff86e0b4SJuan Pablo Conde Default value is ``0``. ``FEAT_RNG_TRAP`` is an optional feature from 467ff86e0b4SJuan Pablo Conde Armv8.5 onwards. 468d9e984ccSJayanth Dodderi Chidanand 46924077098SAndre Przywara- ``ENABLE_FEAT_SB``: Boolean option to let the TF-A code use the ``FEAT_SB`` 47024077098SAndre Przywara (Speculation Barrier) instruction ``FEAT_SB`` is an optional feature and 47124077098SAndre Przywara defaults to ``0`` for pre-Armv8.5 CPUs, but is mandatory for Armv8.5 or 47224077098SAndre Przywara later CPUs. It is enabled from v8.5 and upwards and if needed can be 47324077098SAndre Przywara overidden from platforms explicitly. 474d9e984ccSJayanth Dodderi Chidanand 475d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_SEL2``: Numeric value to enable the ``FEAT_SEL2`` (Secure EL2) 476d9e984ccSJayanth Dodderi Chidanand extension. ``FEAT_SEL2`` is a mandatory feature available on Arm v8.4. 477641571c7SAndre Przywara This flag can take values 0 to 2, to align with the ``ENABLE_FEAT`` 478d9e984ccSJayanth Dodderi Chidanand mechanism. Default is ``0``. 479d9e984ccSJayanth Dodderi Chidanand 480781d07a4SJayanth Dodderi Chidanand- ``ENABLE_FEAT_TWED``: Numeric value to enable the ``FEAT_TWED`` (Delayed 481781d07a4SJayanth Dodderi Chidanand trapping of WFE Instruction) extension. ``FEAT_TWED`` is a optional feature 482781d07a4SJayanth Dodderi Chidanand available on Arm v8.6. This flag can take values 0 to 2, to align with the 483641571c7SAndre Przywara ``ENABLE_FEAT`` mechanism. Default is ``0``. 484781d07a4SJayanth Dodderi Chidanand 485781d07a4SJayanth Dodderi Chidanand When ``ENABLE_FEAT_TWED`` is set to ``1``, WFE instruction trapping gets 486781d07a4SJayanth Dodderi Chidanand delayed by the amount of value in ``TWED_DELAY``. 487781d07a4SJayanth Dodderi Chidanand 488d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_VHE``: Numeric value to enable the ``FEAT_VHE`` (Virtualization 489d9e984ccSJayanth Dodderi Chidanand Host Extensions) extension. It allows access to CONTEXTIDR_EL2 register 490d9e984ccSJayanth Dodderi Chidanand during EL2 context save/restore operations.``FEAT_VHE`` is a mandatory 491d9e984ccSJayanth Dodderi Chidanand architectural feature and is enabled from v8.1 and upwards. It can take 492641571c7SAndre Przywara values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism. 493d9e984ccSJayanth Dodderi Chidanand Default value is ``0``. 494cb4ec47bSjohpow01 495d3331603SMark Brown- ``ENABLE_FEAT_TCR2``: Numeric value to set the bit SCR_EL3.ENTCR2 in EL3 to 496d3331603SMark Brown allow access to TCR2_EL2 (extended translation control) from EL2 as 497d3331603SMark Brown well as adding TCR2_EL2 to the EL2 context save/restore operations. Its a 498d3331603SMark Brown mandatory architectural feature and is enabled from v8.9 and upwards. This 499641571c7SAndre Przywara flag can take the values 0 to 2, to align with the ``ENABLE_FEAT`` 500d3331603SMark Brown mechanism. Default value is ``0``. 501d3331603SMark Brown 502062b6c6bSMark Brown- ``ENABLE_FEAT_S2PIE``: Numeric value to enable support for FEAT_S2PIE 503062b6c6bSMark Brown at EL2 and below, and context switch relevant registers. This flag 504641571c7SAndre Przywara can take the values 0 to 2, to align with the ``ENABLE_FEAT`` 505062b6c6bSMark Brown mechanism. Default value is ``0``. 506062b6c6bSMark Brown 507062b6c6bSMark Brown- ``ENABLE_FEAT_S1PIE``: Numeric value to enable support for FEAT_S1PIE 508062b6c6bSMark Brown at EL2 and below, and context switch relevant registers. This flag 509641571c7SAndre Przywara can take the values 0 to 2, to align with the ``ENABLE_FEAT`` 510062b6c6bSMark Brown mechanism. Default value is ``0``. 511062b6c6bSMark Brown 512062b6c6bSMark Brown- ``ENABLE_FEAT_S2POE``: Numeric value to enable support for FEAT_S2POE 513062b6c6bSMark Brown at EL2 and below, and context switch relevant registers. This flag 514641571c7SAndre Przywara can take the values 0 to 2, to align with the ``ENABLE_FEAT`` 515062b6c6bSMark Brown mechanism. Default value is ``0``. 516062b6c6bSMark Brown 517062b6c6bSMark Brown- ``ENABLE_FEAT_S1POE``: Numeric value to enable support for FEAT_S1POE 518062b6c6bSMark Brown at EL2 and below, and context switch relevant registers. This flag 519641571c7SAndre Przywara can take the values 0 to 2, to align with the ``ENABLE_FEAT`` 520062b6c6bSMark Brown mechanism. Default value is ``0``. 521062b6c6bSMark Brown 522688ab57bSMark Brown- ``ENABLE_FEAT_GCS``: Numeric value to set the bit SCR_EL3.GCSEn in EL3 to 523688ab57bSMark Brown allow use of Guarded Control Stack from EL2 as well as adding the GCS 524688ab57bSMark Brown registers to the EL2 context save/restore operations. This flag can take 525641571c7SAndre Przywara the values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism. 526688ab57bSMark Brown Default value is ``0``. 527688ab57bSMark Brown 5288cef63d6SBoyan Karatotev - ``ENABLE_FEAT_GCIE``: Boolean value to enable support for the GICv5 CPU 5298cef63d6SBoyan Karatotev interface (see ``USE_GIC_DRIVER`` for the IRI). GICv5 and GICv3 are mutually 5308cef63d6SBoyan Karatotev exclusive, so the ``ENABLE_FEAT`` mechanism is currently not supported. 5318cef63d6SBoyan Karatotev Default value is ``0``. 5328cef63d6SBoyan Karatotev 5336d0433f0SJayanth Dodderi Chidanand- ``ENABLE_FEAT_THE``: Numeric value to enable support for FEAT_THE 5346d0433f0SJayanth Dodderi Chidanand (Translation Hardening Extension) at EL2 and below, setting the bit 5356d0433f0SJayanth Dodderi Chidanand SCR_EL3.RCWMASKEn in EL3 to allow access to RCWMASK_EL1 and RCWSMASK_EL1 5366d0433f0SJayanth Dodderi Chidanand registers and context switch them. 5376d0433f0SJayanth Dodderi Chidanand Its an optional architectural feature and is available from v8.8 and upwards. 5386d0433f0SJayanth Dodderi Chidanand This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT`` 5396d0433f0SJayanth Dodderi Chidanand mechanism. Default value is ``0``. 5406d0433f0SJayanth Dodderi Chidanand 5414ec4e545SJayanth Dodderi Chidanand- ``ENABLE_FEAT_SCTLR2``: Numeric value to enable support for FEAT_SCTLR2 5424ec4e545SJayanth Dodderi Chidanand (Extension to SCTLR_ELx) at EL2 and below, setting the bit 5434ec4e545SJayanth Dodderi Chidanand SCR_EL3.SCTLR2En in EL3 to allow access to SCTLR2_ELx registers and 5444ec4e545SJayanth Dodderi Chidanand context switch them. This feature is OPTIONAL from Armv8.0 implementations 5454ec4e545SJayanth Dodderi Chidanand and mandatory in Armv8.9 implementations. 5464ec4e545SJayanth Dodderi Chidanand This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT`` 5474ec4e545SJayanth Dodderi Chidanand mechanism. Default value is ``0``. 5484ec4e545SJayanth Dodderi Chidanand 54930655136SGovindraj Raja- ``ENABLE_FEAT_D128``: Numeric value to enable support for FEAT_D128 55030655136SGovindraj Raja at EL2 and below, setting the bit SCT_EL3.D128En in EL3 to allow access to 55130655136SGovindraj Raja 128 bit version of system registers like PAR_EL1, TTBR0_EL1, TTBR1_EL1, 55230655136SGovindraj Raja TTBR0_EL2, TTBR1_EL2, TTBR0_EL12, TTBR1_EL12 , VTTBR_EL2, RCWMASK_EL1, and 55330655136SGovindraj Raja RCWSMASK_EL1. Its an optional architectural feature and is available from 55430655136SGovindraj Raja 9.3 and upwards. 55530655136SGovindraj Raja This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT`` 55630655136SGovindraj Raja mechanism. Default value is ``0``. 55730655136SGovindraj Raja 558edbce9aaSzelalem-aweke- ``ENABLE_LTO``: Boolean option to enable Link Time Optimization (LTO) 559ddc918b1SBoyan Karatotev support. This option is currently only supported for AArch64. On GCC it only 560ddc918b1SBoyan Karatotev applies to TF-A proper, and not its libraries. If LTO on libraries (except 561ddc918b1SBoyan Karatotev the libc) is desired a platform can pass `-flto -ffat-lto-objects` as long as 562ddc918b1SBoyan Karatotev GCC >= 14 is in use. Default is 0. 563edbce9aaSzelalem-aweke 564edebefbcSArvind Ram Prakash- ``ENABLE_FEAT_MPAM``: Numeric value to enable lower ELs to use MPAM 56543f35ef5SPaul Beesley feature. MPAM is an optional Armv8.4 extension that enables various memory 56643f35ef5SPaul Beesley system components and resources to define partitions; software running at 56743f35ef5SPaul Beesley various ELs can assign themselves to desired partition to control their 56843f35ef5SPaul Beesley performance aspects. 56943f35ef5SPaul Beesley 570641571c7SAndre Przywara This flag can take values 0 to 2, to align with the ``ENABLE_FEAT`` 571d9e984ccSJayanth Dodderi Chidanand mechanism. When this option is set to ``1`` or ``2``, EL3 allows lower ELs to 572d9e984ccSJayanth Dodderi Chidanand access their own MPAM registers without trapping into EL3. This option 573d9e984ccSJayanth Dodderi Chidanand doesn't make use of partitioning in EL3, however. Platform initialisation 574d9e984ccSJayanth Dodderi Chidanand code should configure and use partitions in EL3 as required. This option 575edebefbcSArvind Ram Prakash defaults to ``2`` since MPAM is enabled by default for NS world only. 576edebefbcSArvind Ram Prakash The flag is automatically disabled when the target 577edebefbcSArvind Ram Prakash architecture is AArch32. 57843f35ef5SPaul Beesley 579c42aefd3SArvind Ram Prakash- ``ENABLE_FEAT_MPAM_PE_BW_CTRL``: This option enables Armv9.3 MPAM 580c42aefd3SArvind Ram Prakash PE-side bandwidth controls and disables traps to EL3/EL2 (when 581c42aefd3SArvind Ram Prakash ``INIT_UNUSED_NS_EL2`` = 1). The flag accepts values from 0 to 2, in 582c42aefd3SArvind Ram Prakash line with the ``ENABLE_FEAT`` mechanism, and defaults to ``0``. 583c42aefd3SArvind Ram Prakash 58419d52a83SAndre Przywara- ``ENABLE_FEAT_LS64_ACCDATA``: Numeric value to enable access and save and 58519d52a83SAndre Przywara restore the ACCDATA_EL1 system register, at EL2 and below. This flag can 58619d52a83SAndre Przywara take the values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism. 58719d52a83SAndre Przywara Default value is ``0``. 58819d52a83SAndre Przywara 589cc2523bbSAndre Przywara- ``ENABLE_FEAT_AIE``: Numeric value to enable access to the (A)MAIR2 system 590cc2523bbSAndre Przywara registers from non-secure world. This flag can take the values 0 to 2, to 591cc2523bbSAndre Przywara align with the ``ENABLE_FEAT`` mechanism. 592cc2523bbSAndre Przywara Default value is ``0``. 593cc2523bbSAndre Przywara 594b3bcfd12SAndre Przywara- ``ENABLE_FEAT_PFAR``: Numeric value to enable access to the PFAR system 595b3bcfd12SAndre Przywara registers from non-secure world. This flag can take the values 0 to 2, to 596b3bcfd12SAndre Przywara align with the ``ENABLE_FEAT`` mechanism. 597b3bcfd12SAndre Przywara Default value is ``0``. 598b3bcfd12SAndre Przywara 59968120783SChris Kay- ``ENABLE_MPMM``: Boolean option to enable support for the Maximum Power 60068120783SChris Kay Mitigation Mechanism supported by certain Arm cores, which allows the SoC 60168120783SChris Kay firmware to detect and limit high activity events to assist in SoC processor 60268120783SChris Kay power domain dynamic power budgeting and limit the triggering of whole-rail 60368120783SChris Kay (i.e. clock chopping) responses to overcurrent conditions. Defaults to ``0``. 60468120783SChris Kay 60543f35ef5SPaul Beesley- ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE) 60643f35ef5SPaul Beesley support within generic code in TF-A. This option is currently only supported 60742d4d3baSArvind Ram Prakash in BL2, BL31, and BL32 (TSP) for AARCH64 binaries, and 60842d4d3baSArvind Ram Prakash in BL32 (SP_min) for AARCH32. Default is 0. 60943f35ef5SPaul Beesley 61043f35ef5SPaul Beesley- ``ENABLE_PMF``: Boolean option to enable support for optional Performance 61143f35ef5SPaul Beesley Measurement Framework(PMF). Default is 0. 61243f35ef5SPaul Beesley 61343f35ef5SPaul Beesley- ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI 61443f35ef5SPaul Beesley functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0. 61543f35ef5SPaul Beesley In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must 61643f35ef5SPaul Beesley be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in 61743f35ef5SPaul Beesley software. 61843f35ef5SPaul Beesley 61943f35ef5SPaul Beesley- ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime 62043f35ef5SPaul Beesley instrumentation which injects timestamp collection points into TF-A to 62143f35ef5SPaul Beesley allow runtime performance to be measured. Currently, only PSCI is 62243f35ef5SPaul Beesley instrumented. Enabling this option enables the ``ENABLE_PMF`` build option 62343f35ef5SPaul Beesley as well. Default is 0. 62443f35ef5SPaul Beesley 6256437a09aSAndre Przywara- ``ENABLE_SPE_FOR_NS`` : Numeric value to enable Statistical Profiling 62643f35ef5SPaul Beesley extensions. This is an optional architectural feature for AArch64. 627641571c7SAndre Przywara This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT`` 6286437a09aSAndre Przywara mechanism. The default is 2 but is automatically disabled when the target 6296437a09aSAndre Przywara architecture is AArch32. 63043f35ef5SPaul Beesley 6312b0bc4e0SJayanth Dodderi Chidanand- ``ENABLE_SVE_FOR_NS``: Numeric value to enable Scalable Vector Extension 63243f35ef5SPaul Beesley (SVE) for the Non-secure world only. SVE is an optional architectural feature 63350fba2dbSMadhukar Pappireddy for AArch64. This flag can take the values 0 to 2, to align with the 63450fba2dbSMadhukar Pappireddy ``ENABLE_FEAT`` mechanism. At this time, this build option cannot be used on 63550fba2dbSMadhukar Pappireddy systems that have SPM_MM enabled. The default value is 2. 63643f35ef5SPaul Beesley 63750fba2dbSMadhukar Pappireddy Note that when SVE is enabled for the Non-secure world, access 63850fba2dbSMadhukar Pappireddy to SVE, SIMD and floating-point functionality from the Secure world is 63950fba2dbSMadhukar Pappireddy independently controlled by build option ``ENABLE_SVE_FOR_SWD``. When enabling 64050fba2dbSMadhukar Pappireddy ``CTX_INCLUDE_FPREGS`` and ``ENABLE_SVE_FOR_NS`` together, it is mandatory to 64150fba2dbSMadhukar Pappireddy enable ``CTX_INCLUDE_SVE_REGS``. This is to avoid corruption of the Non-secure 64250fba2dbSMadhukar Pappireddy world data in the Z-registers which are aliased by the SIMD and FP registers. 64350fba2dbSMadhukar Pappireddy 64450fba2dbSMadhukar Pappireddy- ``ENABLE_SVE_FOR_SWD``: Boolean option to enable SVE and FPU/SIMD functionality 64550fba2dbSMadhukar Pappireddy for the Secure world. SVE is an optional architectural feature for AArch64. 64650fba2dbSMadhukar Pappireddy The default is 0 and it is automatically disabled when the target architecture 64750fba2dbSMadhukar Pappireddy is AArch32. 64850fba2dbSMadhukar Pappireddy 64950fba2dbSMadhukar Pappireddy .. note:: 65050fba2dbSMadhukar Pappireddy This build flag requires ``ENABLE_SVE_FOR_NS`` to be enabled. When enabling 65150fba2dbSMadhukar Pappireddy ``ENABLE_SVE_FOR_SWD``, a developer must carefully consider whether 65250fba2dbSMadhukar Pappireddy ``CTX_INCLUDE_SVE_REGS`` is also needed. 6530c5e7d1cSMax Shvetsov 65443f35ef5SPaul Beesley- ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection 65543f35ef5SPaul Beesley checks in GCC. Allowed values are "all", "strong", "default" and "none". The 65643f35ef5SPaul Beesley default value is set to "none". "strong" is the recommended stack protection 65743f35ef5SPaul Beesley level if this feature is desired. "none" disables the stack protection. For 65843f35ef5SPaul Beesley all values other than "none", the ``plat_get_stack_protector_canary()`` 65943f35ef5SPaul Beesley platform hook needs to be implemented. The value is passed as the last 66043f35ef5SPaul Beesley component of the option ``-fstack-protector-$ENABLE_STACK_PROTECTOR``. 66143f35ef5SPaul Beesley 662593ae354SBoyan Karatotev- ``ENABLE_ERRATA_ALL``: This option is used only for testing purposes, Boolean 663593ae354SBoyan Karatotev option to enable the workarounds for all errata that TF-A implements. Normally 664593ae354SBoyan Karatotev they should be explicitly enabled depending on each platform's needs. Not 665593ae354SBoyan Karatotev recommended for release builds. This option is default set to 0. 666593ae354SBoyan Karatotev 667f97062a5SSumit Garg- ``ENCRYPT_BL31``: Binary flag to enable encryption of BL31 firmware. This 668700e7685SManish Pandey flag depends on ``DECRYPTION_SUPPORT`` build flag. 669f97062a5SSumit Garg 670f97062a5SSumit Garg- ``ENCRYPT_BL32``: Binary flag to enable encryption of Secure BL32 payload. 671700e7685SManish Pandey This flag depends on ``DECRYPTION_SUPPORT`` build flag. 672f97062a5SSumit Garg 673f97062a5SSumit Garg- ``ENC_KEY``: A 32-byte (256-bit) symmetric key in hex string format. It could 674f97062a5SSumit Garg either be SSK or BSSK depending on ``FW_ENC_STATUS`` flag. This value depends 675700e7685SManish Pandey on ``DECRYPTION_SUPPORT`` build flag. 676f97062a5SSumit Garg 677f97062a5SSumit Garg- ``ENC_NONCE``: A 12-byte (96-bit) encryption nonce or Initialization Vector 678f97062a5SSumit Garg (IV) in hex string format. This value depends on ``DECRYPTION_SUPPORT`` 679700e7685SManish Pandey build flag. 680f97062a5SSumit Garg 68143f35ef5SPaul Beesley- ``ERROR_DEPRECATED``: This option decides whether to treat the usage of 68243f35ef5SPaul Beesley deprecated platform APIs, helper functions or drivers within Trusted 68343f35ef5SPaul Beesley Firmware as error. It can take the value 1 (flag the use of deprecated 68443f35ef5SPaul Beesley APIs as error) or 0. The default is 0. 68543f35ef5SPaul Beesley 686ffdf5ea4SRajasekaran Kalidoss- ``ETHOSN_NPU_DRIVER``: boolean option to enable a SiP service that can 687ffdf5ea4SRajasekaran Kalidoss configure an Arm® Ethos™-N NPU. To use this service the target platform's 688ffdf5ea4SRajasekaran Kalidoss ``HW_CONFIG`` must include the device tree nodes for the NPU. Currently, only 689ffdf5ea4SRajasekaran Kalidoss the Arm Juno platform has this included in its ``HW_CONFIG`` and the platform 690ffdf5ea4SRajasekaran Kalidoss only loads the ``HW_CONFIG`` in AArch64 builds. Default is 0. 691ffdf5ea4SRajasekaran Kalidoss 692ffdf5ea4SRajasekaran Kalidoss- ``ETHOSN_NPU_TZMP1``: boolean option to enable TZMP1 support for the 693ffdf5ea4SRajasekaran Kalidoss Arm® Ethos™-N NPU. Requires ``ETHOSN_NPU_DRIVER`` and 694ffdf5ea4SRajasekaran Kalidoss ``TRUSTED_BOARD_BOOT`` to be enabled. 695ffdf5ea4SRajasekaran Kalidoss 696ffdf5ea4SRajasekaran Kalidoss- ``ETHOSN_NPU_FW``: location of the NPU firmware binary 697ffdf5ea4SRajasekaran Kalidoss (```ethosn.bin```). This firmware image will be included in the FIP and 698ffdf5ea4SRajasekaran Kalidoss loaded at runtime. 699ffdf5ea4SRajasekaran Kalidoss 70043f35ef5SPaul Beesley- ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions 70143f35ef5SPaul Beesley targeted at EL3. When set ``0`` (default), no exceptions are expected or 7027c2fe62fSRaghu Krishnamurthy handled at EL3, and a panic will result. The exception to this rule is when 7037c2fe62fSRaghu Krishnamurthy ``SPMD_SPM_AT_SEL2`` is set to ``1``, in which case, only exceptions 7047c2fe62fSRaghu Krishnamurthy occuring during normal world execution, are trapped to EL3. Any exception 7057c2fe62fSRaghu Krishnamurthy trapped during secure world execution are trapped to the SPMC. This is 7067c2fe62fSRaghu Krishnamurthy supported only for AArch64 builds. 70743f35ef5SPaul Beesley 7086ac269d1SJavier Almansa Sobrino- ``EVENT_LOG_LEVEL``: Chooses the log level to use for Measured Boot when 7096ac269d1SJavier Almansa Sobrino ``MEASURED_BOOT`` is enabled. For a list of valid values, see ``LOG_LEVEL``. 7106ac269d1SJavier Almansa Sobrino Default value is 40 (LOG_LEVEL_INFO). 7116ac269d1SJavier Almansa Sobrino 71243f35ef5SPaul Beesley- ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault 71343f35ef5SPaul Beesley injection from lower ELs, and this build option enables lower ELs to use 71443f35ef5SPaul Beesley Error Records accessed via System Registers to inject faults. This is 71543f35ef5SPaul Beesley applicable only to AArch64 builds. 71643f35ef5SPaul Beesley 71743f35ef5SPaul Beesley This feature is intended for testing purposes only, and is advisable to keep 71843f35ef5SPaul Beesley disabled for production images. 71943f35ef5SPaul Beesley 72043f35ef5SPaul Beesley- ``FIP_NAME``: This is an optional build option which specifies the FIP 72143f35ef5SPaul Beesley filename for the ``fip`` target. Default is ``fip.bin``. 72243f35ef5SPaul Beesley 72343f35ef5SPaul Beesley- ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU 72443f35ef5SPaul Beesley FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``. 72543f35ef5SPaul Beesley 726f97062a5SSumit Garg- ``FW_ENC_STATUS``: Top level firmware's encryption numeric flag, values: 727f97062a5SSumit Garg 728f97062a5SSumit Garg :: 729f97062a5SSumit Garg 730f97062a5SSumit Garg 0: Encryption is done with Secret Symmetric Key (SSK) which is common 731f97062a5SSumit Garg for a class of devices. 732f97062a5SSumit Garg 1: Encryption is done with Binding Secret Symmetric Key (BSSK) which is 733f97062a5SSumit Garg unique per device. 734f97062a5SSumit Garg 735700e7685SManish Pandey This flag depends on ``DECRYPTION_SUPPORT`` build flag. 736f97062a5SSumit Garg 73743f35ef5SPaul Beesley- ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create`` 73843f35ef5SPaul Beesley tool to create certificates as per the Chain of Trust described in 73943f35ef5SPaul Beesley :ref:`Trusted Board Boot`. The build system then calls ``fiptool`` to 74043f35ef5SPaul Beesley include the certificates in the FIP and FWU_FIP. Default value is '0'. 74143f35ef5SPaul Beesley 74243f35ef5SPaul Beesley Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support 74343f35ef5SPaul Beesley for the Trusted Board Boot feature in the BL1 and BL2 images, to generate 74443f35ef5SPaul Beesley the corresponding certificates, and to include those certificates in the 74543f35ef5SPaul Beesley FIP and FWU_FIP. 74643f35ef5SPaul Beesley 74743f35ef5SPaul Beesley Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2 74843f35ef5SPaul Beesley images will not include support for Trusted Board Boot. The FIP will still 74943f35ef5SPaul Beesley include the corresponding certificates. This FIP can be used to verify the 75043f35ef5SPaul Beesley Chain of Trust on the host machine through other mechanisms. 75143f35ef5SPaul Beesley 75243f35ef5SPaul Beesley Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2 75343f35ef5SPaul Beesley images will include support for Trusted Board Boot, but the FIP and FWU_FIP 75443f35ef5SPaul Beesley will not include the corresponding certificates, causing a boot failure. 75543f35ef5SPaul Beesley 75643f35ef5SPaul Beesley- ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have 75743f35ef5SPaul Beesley inherent support for specific EL3 type interrupts. Setting this build option 75843f35ef5SPaul Beesley to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both 7596844c347SMadhukar Pappireddy by :ref:`platform abstraction layer<platform Interrupt Controller API>` and 7606844c347SMadhukar Pappireddy :ref:`Interrupt Management Framework<Interrupt Management Framework>`. 76143f35ef5SPaul Beesley This allows GICv2 platforms to enable features requiring EL3 interrupt type. 76243f35ef5SPaul Beesley This also means that all GICv2 Group 0 interrupts are delivered to EL3, and 76343f35ef5SPaul Beesley the Secure Payload interrupts needs to be synchronously handed over to Secure 76443f35ef5SPaul Beesley EL1 for handling. The default value of this option is ``0``, which means the 76543f35ef5SPaul Beesley Group 0 interrupts are assumed to be handled by Secure EL1. 76643f35ef5SPaul Beesley 76746cc41d5SManish Pandey- ``HANDLE_EA_EL3_FIRST_NS``: When set to ``1``, External Aborts and SError 76846cc41d5SManish Pandey Interrupts, resulting from errors in NS world, will be always trapped in 76946cc41d5SManish Pandey EL3 i.e. in BL31 at runtime. When set to ``0`` (default), these exceptions 77046cc41d5SManish Pandey will be trapped in the current exception level (or in EL1 if the current 77146cc41d5SManish Pandey exception level is EL0). 77243f35ef5SPaul Beesley 77343f35ef5SPaul Beesley- ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific 77443f35ef5SPaul Beesley software operations are required for CPUs to enter and exit coherency. 77543f35ef5SPaul Beesley However, newer systems exist where CPUs' entry to and exit from coherency 77643f35ef5SPaul Beesley is managed in hardware. Such systems require software to only initiate these 77743f35ef5SPaul Beesley operations, and the rest is managed in hardware, minimizing active software 77843f35ef5SPaul Beesley management. In such systems, this boolean option enables TF-A to carry out 77943f35ef5SPaul Beesley build and run-time optimizations during boot and power management operations. 78043f35ef5SPaul Beesley This option defaults to 0 and if it is enabled, then it implies 78143f35ef5SPaul Beesley ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled. 78243f35ef5SPaul Beesley 78343f35ef5SPaul Beesley If this flag is disabled while the platform which TF-A is compiled for 78443f35ef5SPaul Beesley includes cores that manage coherency in hardware, then a compilation error is 78543f35ef5SPaul Beesley generated. This is based on the fact that a system cannot have, at the same 78643f35ef5SPaul Beesley time, cores that manage coherency in hardware and cores that don't. In other 78743f35ef5SPaul Beesley words, a platform cannot have, at the same time, cores that require 78843f35ef5SPaul Beesley ``HW_ASSISTED_COHERENCY=1`` and cores that require 78943f35ef5SPaul Beesley ``HW_ASSISTED_COHERENCY=0``. 79043f35ef5SPaul Beesley 79143f35ef5SPaul Beesley Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of 79243f35ef5SPaul Beesley translation library (xlat tables v2) must be used; version 1 of translation 79343f35ef5SPaul Beesley library is not supported. 79443f35ef5SPaul Beesley 7950ed3be6fSVarun Wadekar- ``IMPDEF_SYSREG_TRAP``: Numeric value to enable the handling traps for 7960ed3be6fSVarun Wadekar implementation defined system register accesses from lower ELs. Default 7970ed3be6fSVarun Wadekar value is ``0``. 7980ed3be6fSVarun Wadekar 799b890b36dSLouis Mayencourt- ``INVERTED_MEMMAP``: memmap tool print by default lower addresses at the 80047147013SDavid Horstmann bottom, higher addresses at the top. This build flag can be set to '1' to 801b890b36dSLouis Mayencourt invert this behavior. Lower addresses will be printed at the top and higher 802b890b36dSLouis Mayencourt addresses at the bottom. 803b890b36dSLouis Mayencourt 8044557c0c0SBoyan Karatotev- ``INIT_UNUSED_NS_EL2``: This build flag guards code that disables EL2 8054557c0c0SBoyan Karatotev safely in scenario where NS-EL2 is present but unused. This flag is set to 0 8064557c0c0SBoyan Karatotev by default. Platforms without NS-EL2 in use must enable this flag. 8074557c0c0SBoyan Karatotev 80843f35ef5SPaul Beesley- ``KEY_ALG``: This build flag enables the user to select the algorithm to be 80943f35ef5SPaul Beesley used for generating the PKCS keys and subsequent signing of the certificate. 810e78ba69eSLionel Debieve It accepts 5 values: ``rsa``, ``rsa_1_5``, ``ecdsa``, ``ecdsa-brainpool-regular`` 811e78ba69eSLionel Debieve and ``ecdsa-brainpool-twisted``. The option ``rsa_1_5`` is the legacy PKCS#1 812e78ba69eSLionel Debieve RSA 1.5 algorithm which is not TBBR compliant and is retained only for 813e78ba69eSLionel Debieve compatibility. The default value of this flag is ``rsa`` which is the TBBR 814e78ba69eSLionel Debieve compliant PKCS#1 RSA 2.1 scheme. 81543f35ef5SPaul Beesley 816b8622922SGilad Ben-Yossef- ``KEY_SIZE``: This build flag enables the user to select the key size for 817b8622922SGilad Ben-Yossef the algorithm specified by ``KEY_ALG``. The valid values for ``KEY_SIZE`` 818b8622922SGilad Ben-Yossef depend on the chosen algorithm and the cryptographic module. 819b8622922SGilad Ben-Yossef 820e78ba69eSLionel Debieve +---------------------------+------------------------------------+ 821b8622922SGilad Ben-Yossef | KEY_ALG | Possible key sizes | 822e78ba69eSLionel Debieve +===========================+====================================+ 823b65dfe40SSandrine Bailleux | rsa | 1024 , 2048 (default), 3072, 4096 | 824e78ba69eSLionel Debieve +---------------------------+------------------------------------+ 8256adeeb47Slaurenw-arm | ecdsa | 256 (default), 384 | 826e78ba69eSLionel Debieve +---------------------------+------------------------------------+ 8270da16fe3SMaxime Méré | ecdsa-brainpool-regular | 256 (default) | 828e78ba69eSLionel Debieve +---------------------------+------------------------------------+ 8290da16fe3SMaxime Méré | ecdsa-brainpool-twisted | 256 (default) | 830e78ba69eSLionel Debieve +---------------------------+------------------------------------+ 831e78ba69eSLionel Debieve 83243f35ef5SPaul Beesley- ``HASH_ALG``: This build flag enables the user to select the secure hash 83343f35ef5SPaul Beesley algorithm. It accepts 3 values: ``sha256``, ``sha384`` and ``sha512``. 83443f35ef5SPaul Beesley The default value of this flag is ``sha256``. 83543f35ef5SPaul Beesley 8362f5fd826SHarrison Mutai- ``HW_CONFIG_BASE``: This option specifies the location in memory where the DTB 8372f5fd826SHarrison Mutai should either be loaded by BL2 or can be found by later stages. 8382f5fd826SHarrison Mutai 83943f35ef5SPaul Beesley- ``LDFLAGS``: Extra user options appended to the linkers' command line in 84043f35ef5SPaul Beesley addition to the one set by the build system. 84143f35ef5SPaul Beesley 84243f35ef5SPaul Beesley- ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log 84343f35ef5SPaul Beesley output compiled into the build. This should be one of the following: 84443f35ef5SPaul Beesley 84543f35ef5SPaul Beesley :: 84643f35ef5SPaul Beesley 84743f35ef5SPaul Beesley 0 (LOG_LEVEL_NONE) 84843f35ef5SPaul Beesley 10 (LOG_LEVEL_ERROR) 84943f35ef5SPaul Beesley 20 (LOG_LEVEL_NOTICE) 85043f35ef5SPaul Beesley 30 (LOG_LEVEL_WARNING) 85143f35ef5SPaul Beesley 40 (LOG_LEVEL_INFO) 85243f35ef5SPaul Beesley 50 (LOG_LEVEL_VERBOSE) 85343f35ef5SPaul Beesley 85443f35ef5SPaul Beesley All log output up to and including the selected log level is compiled into 85543f35ef5SPaul Beesley the build. The default value is 40 in debug builds and 20 in release builds. 85643f35ef5SPaul Beesley 8578c105290SAlexei Fedorov- ``MEASURED_BOOT``: Boolean flag to include support for the Measured Boot 8580aa0b3afSManish V Badarkhe feature. This flag can be enabled with ``TRUSTED_BOARD_BOOT`` in order to 8590aa0b3afSManish V Badarkhe provide trust that the code taking the measurements and recording them has 8600aa0b3afSManish V Badarkhe not been tampered with. 861cc255b9fSSandrine Bailleux 862700e7685SManish Pandey This option defaults to 0. 8638c105290SAlexei Fedorov 864a2dd13caSAbhi Singh- ``DISCRETE_TPM``: Boolean flag to include support for a Discrete TPM. 865a2dd13caSAbhi Singh 866a2dd13caSAbhi Singh This option defaults to 0. 867a2dd13caSAbhi Singh 868a2dd13caSAbhi Singh- ``TPM_INTERFACE``: When ``DISCRETE_TPM=1``, this is a required flag to 869a2dd13caSAbhi Singh select the TPM interface. Currently only one interface is supported: 870a2dd13caSAbhi Singh 871a2dd13caSAbhi Singh :: 872a2dd13caSAbhi Singh 873a2dd13caSAbhi Singh FIFO_SPI 874a2dd13caSAbhi Singh 875a2dd13caSAbhi Singh- ``MBOOT_TPM_HASH_ALG``: Build flag to select the TPM hash algorithm used during 876a2dd13caSAbhi Singh Measured Boot. Currently only accepts ``sha256`` as a valid algorithm. 877a2dd13caSAbhi Singh 878019311e7SGovindraj Raja- ``MARCH_DIRECTIVE``: used to pass a -march option from the platform build 879019311e7SGovindraj Raja options to the compiler. An example usage: 880019311e7SGovindraj Raja 881019311e7SGovindraj Raja .. code:: make 882019311e7SGovindraj Raja 883019311e7SGovindraj Raja MARCH_DIRECTIVE := -march=armv8.5-a 884019311e7SGovindraj Raja 885538516f5SBipin Ravi- ``HARDEN_SLS``: used to pass -mharden-sls=all from the TF-A build 886538516f5SBipin Ravi options to the compiler currently supporting only of the options. 887538516f5SBipin Ravi GCC documentation: 888538516f5SBipin Ravi https://gcc.gnu.org/onlinedocs/gcc/AArch64-Options.html#index-mharden-sls 889538516f5SBipin Ravi 890538516f5SBipin Ravi An example usage: 891538516f5SBipin Ravi 892538516f5SBipin Ravi .. code:: make 893538516f5SBipin Ravi 894538516f5SBipin Ravi HARDEN_SLS := 1 895538516f5SBipin Ravi 896538516f5SBipin Ravi This option defaults to 0. 897538516f5SBipin Ravi 89843f35ef5SPaul Beesley- ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It 899616b3ce2SRobin van der Gracht specifies a file that contains the Non-Trusted World private key in PEM 900616b3ce2SRobin van der Gracht format or a PKCS11 URI. If ``SAVE_KEYS=1``, only a file is accepted and it 901616b3ce2SRobin van der Gracht will be used to save the key. 90243f35ef5SPaul Beesley 90343f35ef5SPaul Beesley- ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is 90443f35ef5SPaul Beesley optional. It is only needed if the platform makefile specifies that it 90543f35ef5SPaul Beesley is required in order to build the ``fwu_fip`` target. 90643f35ef5SPaul Beesley 907ccf67965SSumit Garg- ``NS_TIMER_SWITCH``: (deprecated) Enable save and restore for non-secure 908ccf67965SSumit Garg timer register contents upon world switch. It can take either 0 (don't save 909ccf67965SSumit Garg and restore) or 1 (do save and restore). 0 is the default. An SPD may set 910ccf67965SSumit Garg this to 1 if it wants the timer registers to be saved and restored. This 911ccf67965SSumit Garg option has been deprecated since it breaks Linux preemption model. 91243f35ef5SPaul Beesley 91343f35ef5SPaul Beesley- ``OVERRIDE_LIBC``: This option allows platforms to override the default libc 91443f35ef5SPaul Beesley for the BL image. It can be either 0 (include) or 1 (remove). The default 91543f35ef5SPaul Beesley value is 0. 91643f35ef5SPaul Beesley 91743f35ef5SPaul Beesley- ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that 91843f35ef5SPaul Beesley the underlying hardware is not a full PL011 UART but a minimally compliant 91943f35ef5SPaul Beesley generic UART, which is a subset of the PL011. The driver will not access 92043f35ef5SPaul Beesley any register that is not part of the SBSA generic UART specification. 92143f35ef5SPaul Beesley Default value is 0 (a full PL011 compliant UART is present). 92243f35ef5SPaul Beesley 92343f35ef5SPaul Beesley- ``PLAT``: Choose a platform to build TF-A for. The chosen platform name 92443f35ef5SPaul Beesley must be subdirectory of any depth under ``plat/``, and must contain a 92543f35ef5SPaul Beesley platform makefile named ``platform.mk``. For example, to build TF-A for the 92643f35ef5SPaul Beesley Arm Juno board, select PLAT=juno. 92743f35ef5SPaul Beesley 928bfef8b90SJuan Pablo Conde- ``PLATFORM_REPORT_CTX_MEM_USE``: Reports the context memory allocated for 929bfef8b90SJuan Pablo Conde each core as well as the global context. The data includes the memory used 930bfef8b90SJuan Pablo Conde by each world and each privileged exception level. This build option is 931bfef8b90SJuan Pablo Conde applicable only for ``ARCH=aarch64`` builds. The default value is 0. 932bfef8b90SJuan Pablo Conde 9335be66449SBoyan Karatotev- ``PLAT_EXTRA_LD_SCRIPT``: Allows the platform to include a custom LD script 9345be66449SBoyan Karatotev snippet for any custom sections that cannot be expressed otherwise. Defaults 9355be66449SBoyan Karatotev to 0. 9365be66449SBoyan Karatotev 93743f35ef5SPaul Beesley- ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image 93843f35ef5SPaul Beesley instead of the normal boot flow. When defined, it must specify the entry 93943f35ef5SPaul Beesley point address for the preloaded BL33 image. This option is incompatible with 94043f35ef5SPaul Beesley ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority 94143f35ef5SPaul Beesley over ``PRELOADED_BL33_BASE``. 94243f35ef5SPaul Beesley 943f99a69c3SArvind Ram Prakash- ``PRESERVE_DSU_PMU_REGS``: This options when enabled allows the platform to 944f99a69c3SArvind Ram Prakash save/restore the DynamIQ Shared Unit's(DSU) Performance Monitoring Unit(PMU) 945f99a69c3SArvind Ram Prakash registers when the cluster goes through a power cycle. This is disabled by 946f99a69c3SArvind Ram Prakash default and platforms that require this feature have to enable them. 947f99a69c3SArvind Ram Prakash 94843f35ef5SPaul Beesley- ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset 94943f35ef5SPaul Beesley vector address can be programmed or is fixed on the platform. It can take 95043f35ef5SPaul Beesley either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a 95143f35ef5SPaul Beesley programmable reset address, it is expected that a CPU will start executing 95243f35ef5SPaul Beesley code directly at the right address, both on a cold and warm reset. In this 95343f35ef5SPaul Beesley case, there is no need to identify the entrypoint on boot and the boot path 95443f35ef5SPaul Beesley can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface 95543f35ef5SPaul Beesley does not need to be implemented in this case. 95643f35ef5SPaul Beesley 95743f35ef5SPaul Beesley- ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats 95843f35ef5SPaul Beesley possible for the PSCI power-state parameter: original and extended State-ID 95943f35ef5SPaul Beesley formats. This flag if set to 1, configures the generic PSCI layer to use the 96043f35ef5SPaul Beesley extended format. The default value of this flag is 0, which means by default 96143f35ef5SPaul Beesley the original power-state format is used by the PSCI implementation. This flag 96243f35ef5SPaul Beesley should be specified by the platform makefile and it governs the return value 96343f35ef5SPaul Beesley of PSCI_FEATURES API for CPU_SUSPEND smc function id. When this option is 96443f35ef5SPaul Beesley enabled on Arm platforms, the option ``ARM_RECOM_STATE_ID_ENC`` needs to be 96543f35ef5SPaul Beesley set to 1 as well. 96643f35ef5SPaul Beesley 96764b4710bSWing Li- ``PSCI_OS_INIT_MODE``: Boolean flag to enable support for optional PSCI 96864b4710bSWing Li OS-initiated mode. This option defaults to 0. 96964b4710bSWing Li 9708db17052SBoyan Karatotev- ``ARCH_FEATURE_AVAILABILITY``: Boolean flag to enable support for the 9718db17052SBoyan Karatotev optional SMCCC_ARCH_FEATURE_AVAILABILITY call. This option implicitly 9728db17052SBoyan Karatotev interacts with IMPDEF_SYSREG_TRAP and software emulation. This option 9738db17052SBoyan Karatotev defaults to 0. 9748db17052SBoyan Karatotev 975f87e54f7SManish Pandey- ``ENABLE_FEAT_RAS``: Boolean flag to enable Armv8.2 RAS features. RAS features 97643f35ef5SPaul Beesley are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2 977970a4a8dSManish Pandey or later CPUs. This flag can take the values 0 or 1. The default value is 0. 978970a4a8dSManish Pandey NOTE: This flag enables use of IESB capability to reduce entry latency into 979970a4a8dSManish Pandey EL3 even when RAS error handling is not performed on the platform. Hence this 980970a4a8dSManish Pandey flag is recommended to be turned on Armv8.2 and later CPUs. 98143f35ef5SPaul Beesley 98243f35ef5SPaul Beesley- ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead 98343f35ef5SPaul Beesley of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1 98443f35ef5SPaul Beesley entrypoint) or 1 (CPU reset to BL31 entrypoint). 98543f35ef5SPaul Beesley The default value is 0. 98643f35ef5SPaul Beesley 98743f35ef5SPaul Beesley- ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided 98843f35ef5SPaul Beesley in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector 98943f35ef5SPaul Beesley instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1 99043f35ef5SPaul Beesley entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0. 99143f35ef5SPaul Beesley 992d766084fSAlexeiFedorov- ``RME_GPT_BITLOCK_BLOCK``: This defines the block size (in number of 512MB 993d766084fSAlexeiFedorov- blocks) covered by a single bit of the bitlock structure during RME GPT 994d766084fSAlexeiFedorov- operations. The lower the block size, the better opportunity for 995d766084fSAlexeiFedorov- parallelising GPT operations but at the cost of more bits being needed 996d766084fSAlexeiFedorov- for the bitlock structure. This numeric parameter can take the values 997d766084fSAlexeiFedorov- from 0 to 512 and must be a power of 2. The value of 0 is special and 998d766084fSAlexeiFedorov- and it chooses a single spinlock for all GPT L1 table entries. Default 999d766084fSAlexeiFedorov- value is 1 which corresponds to block size of 512MB per bit of bitlock 1000d766084fSAlexeiFedorov- structure. 1001d766084fSAlexeiFedorov 1002d766084fSAlexeiFedorov- ``RME_GPT_MAX_BLOCK``: Numeric value in MB to define the maximum size of 1003ec0088bbSAlexeiFedorov supported contiguous blocks in GPT Library. This parameter can take the 1004ec0088bbSAlexeiFedorov values 0, 2, 32 and 512. Setting this value to 0 disables use of Contigious 100501faa994SSoby Mathew descriptors. Default value is 512. 1006ec0088bbSAlexeiFedorov 1007616b3ce2SRobin van der Gracht- ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a 1008616b3ce2SRobin van der Gracht file that contains the ROT private key in PEM format or a PKCS11 URI and 1009616b3ce2SRobin van der Gracht enforces public key hash generation. If ``SAVE_KEYS=1``, only a file is 1010616b3ce2SRobin van der Gracht accepted and it will be used to save the key. 101143f35ef5SPaul Beesley 101243f35ef5SPaul Beesley- ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the 101343f35ef5SPaul Beesley certificate generation tool to save the keys used to establish the Chain of 101443f35ef5SPaul Beesley Trust. Allowed options are '0' or '1'. Default is '0' (do not save). 101543f35ef5SPaul Beesley 101643f35ef5SPaul Beesley- ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional. 101743f35ef5SPaul Beesley If a SCP_BL2 image is present then this option must be passed for the ``fip`` 101843f35ef5SPaul Beesley target. 101943f35ef5SPaul Beesley 1020616b3ce2SRobin van der Gracht- ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a 1021616b3ce2SRobin van der Gracht file that contains the SCP_BL2 private key in PEM format or a PKCS11 URI. 1022616b3ce2SRobin van der Gracht If ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key. 102343f35ef5SPaul Beesley 102443f35ef5SPaul Beesley- ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is 102543f35ef5SPaul Beesley optional. It is only needed if the platform makefile specifies that it 102643f35ef5SPaul Beesley is required in order to build the ``fwu_fip`` target. 102743f35ef5SPaul Beesley 102843f35ef5SPaul Beesley- ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software 102943f35ef5SPaul Beesley Delegated Exception Interface to BL31 image. This defaults to ``0``. 103043f35ef5SPaul Beesley 103143f35ef5SPaul Beesley When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be 103243f35ef5SPaul Beesley set to ``1``. 103343f35ef5SPaul Beesley 103443f35ef5SPaul Beesley- ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be 103543f35ef5SPaul Beesley isolated on separate memory pages. This is a trade-off between security and 103643f35ef5SPaul Beesley memory usage. See "Isolating code and read-only data on separate memory 10374c65b4deSOlivier Deprez pages" section in :ref:`Firmware Design`. This flag is disabled by default 10384c65b4deSOlivier Deprez and affects all BL images. 103943f35ef5SPaul Beesley 1040f8578e64SSamuel Holland- ``SEPARATE_NOBITS_REGION``: Setting this option to ``1`` allows the NOBITS 1041f8578e64SSamuel Holland sections of BL31 (.bss, stacks, page tables, and coherent memory) to be 1042f8578e64SSamuel Holland allocated in RAM discontiguous from the loaded firmware image. When set, the 104347147013SDavid Horstmann platform is expected to provide definitions for ``BL31_NOBITS_BASE`` and 1044f8578e64SSamuel Holland ``BL31_NOBITS_LIMIT``. When the option is ``0`` (the default), NOBITS 1045f8578e64SSamuel Holland sections are placed in RAM immediately following the loaded firmware image. 1046f8578e64SSamuel Holland 104796a8ed14SJiafei Pan- ``SEPARATE_BL2_NOLOAD_REGION``: Setting this option to ``1`` allows the 104896a8ed14SJiafei Pan NOLOAD sections of BL2 (.bss, stacks, page tables) to be allocated in RAM 104996a8ed14SJiafei Pan discontiguous from loaded firmware images. When set, the platform need to 105096a8ed14SJiafei Pan provide definitions of ``BL2_NOLOAD_START`` and ``BL2_NOLOAD_LIMIT``. This 105196a8ed14SJiafei Pan flag is disabled by default and NOLOAD sections are placed in RAM immediately 105296a8ed14SJiafei Pan following the loaded firmware image. 105396a8ed14SJiafei Pan 1054cb0a4e9dSXialin Liu- ``SEPARATE_BL2_FIP``: This option enables the separation of the BL2 FIP image 1055cb0a4e9dSXialin Liu from the main FIP image. When this option is enabled, the BL2 FIP image is built 1056cb0a4e9dSXialin Liu as a separate FIP image. The default value is 0. 1057cb0a4e9dSXialin Liu 105850fba2dbSMadhukar Pappireddy- ``SEPARATE_SIMD_SECTION``: Setting this option to ``1`` allows the SIMD context 105950fba2dbSMadhukar Pappireddy data structures to be put in a dedicated memory region as decided by platform 106050fba2dbSMadhukar Pappireddy integrator. Default value is ``0`` which means the SIMD context is put in BSS 106150fba2dbSMadhukar Pappireddy section of EL3 firmware. 106250fba2dbSMadhukar Pappireddy 10632d31cb07SJeremy Linton- ``SMC_PCI_SUPPORT``: This option allows platforms to handle PCI configuration 10642d31cb07SJeremy Linton access requests via a standard SMCCC defined in `DEN0115`_. When combined with 10652d31cb07SJeremy Linton UEFI+ACPI this can provide a certain amount of OS forward compatibility 10662d31cb07SJeremy Linton with newer platforms that aren't ECAM compliant. 10672d31cb07SJeremy Linton 106843f35ef5SPaul Beesley- ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A. 106943f35ef5SPaul Beesley This build option is only valid if ``ARCH=aarch64``. The value should be 107043f35ef5SPaul Beesley the path to the directory containing the SPD source, relative to 107143f35ef5SPaul Beesley ``services/spd/``; the directory is expected to contain a makefile called 10724c65b4deSOlivier Deprez ``<spd-value>.mk``. The SPM Dispatcher standard service is located in 10734c65b4deSOlivier Deprez services/std_svc/spmd and enabled by ``SPD=spmd``. The SPM Dispatcher 10744c65b4deSOlivier Deprez cannot be enabled when the ``SPM_MM`` option is enabled. 107543f35ef5SPaul Beesley 107643f35ef5SPaul Beesley- ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can 107743f35ef5SPaul Beesley take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops 107843f35ef5SPaul Beesley execution in BL1 just before handing over to BL31. At this point, all 107943f35ef5SPaul Beesley firmware images have been loaded in memory, and the MMU and caches are 108043f35ef5SPaul Beesley turned off. Refer to the "Debugging options" section for more details. 108143f35ef5SPaul Beesley 10821d63ae4dSMarc Bonnici- ``SPMC_AT_EL3`` : This boolean option is used jointly with the SPM 10831d63ae4dSMarc Bonnici Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC 10841d63ae4dSMarc Bonnici component runs at the EL3 exception level. The default value is ``0`` ( 10851d63ae4dSMarc Bonnici disabled). This configuration supports pre-Armv8.4 platforms (aka not 108648856003SOlivier Deprez implementing the ``FEAT_SEL2`` extension). 10871d63ae4dSMarc Bonnici 1088801cd3c8SNishant Sharma- ``SPMC_AT_EL3_SEL0_SP`` : Boolean option to enable SEL0 SP load support when 1089801cd3c8SNishant Sharma ``SPMC_AT_EL3`` is enabled. The default value if ``0`` (disabled). This 1090801cd3c8SNishant Sharma option cannot be enabled (``1``) when (``SPMC_AT_EL3``) is disabled. 1091801cd3c8SNishant Sharma 1092bb0e3360SJens Wiklander- ``SPMC_OPTEE`` : This boolean option is used jointly with the SPM 1093bb0e3360SJens Wiklander Dispatcher option (``SPD=spmd``) and with ``SPMD_SPM_AT_SEL2=0`` to 1094bb0e3360SJens Wiklander indicate that the SPMC at S-EL1 is OP-TEE and an OP-TEE specific loading 1095bb0e3360SJens Wiklander mechanism should be used. 1096bb0e3360SJens Wiklander 1097d9e984ccSJayanth Dodderi Chidanand- ``SPMD_SPM_AT_SEL2`` : This boolean option is used jointly with the SPM 10984c65b4deSOlivier Deprez Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC 10991d63ae4dSMarc Bonnici component runs at the S-EL2 exception level provided by the ``FEAT_SEL2`` 11004c65b4deSOlivier Deprez extension. This is the default when enabling the SPM Dispatcher. When 11014c65b4deSOlivier Deprez disabled (0) it indicates the SPMC component runs at the S-EL1 execution 11021d63ae4dSMarc Bonnici state or at EL3 if ``SPMC_AT_EL3`` is enabled. The latter configurations 11031d63ae4dSMarc Bonnici support pre-Armv8.4 platforms (aka not implementing the ``FEAT_SEL2`` 11041d63ae4dSMarc Bonnici extension). 11054c65b4deSOlivier Deprez 11063f3c341aSPaul Beesley- ``SPM_MM`` : Boolean option to enable the Management Mode (MM)-based Secure 11074c65b4deSOlivier Deprez Partition Manager (SPM) implementation. The default value is ``0`` 11084c65b4deSOlivier Deprez (disabled). This option cannot be enabled (``1``) when SPM Dispatcher is 11094c65b4deSOlivier Deprez enabled (``SPD=spmd``). 11103f3c341aSPaul Beesley 1111ce2b1ec6SManish Pandey- ``SP_LAYOUT_FILE``: Platform provided path to JSON file containing the 11124c65b4deSOlivier Deprez description of secure partitions. The build system will parse this file and 11134c65b4deSOlivier Deprez package all secure partition blobs into the FIP. This file is not 11144c65b4deSOlivier Deprez necessarily part of TF-A tree. Only available when ``SPD=spmd``. 1115ce2b1ec6SManish Pandey 111643f35ef5SPaul Beesley- ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles 111743f35ef5SPaul Beesley secure interrupts (caught through the FIQ line). Platforms can enable 111843f35ef5SPaul Beesley this directive if they need to handle such interruption. When enabled, 111943f35ef5SPaul Beesley the FIQ are handled in monitor mode and non secure world is not allowed 112043f35ef5SPaul Beesley to mask these events. Platforms that enable FIQ handling in SP_MIN shall 112143f35ef5SPaul Beesley implement the api ``sp_min_plat_fiq_handler()``. The default value is 0. 112243f35ef5SPaul Beesley 1123bebcf27fSMark Brown- ``SVE_VECTOR_LEN``: SVE vector length to configure in ZCR_EL3. 1124bebcf27fSMark Brown Platforms can configure this if they need to lower the hardware 1125bebcf27fSMark Brown limit, for example due to asymmetric configuration or limitations of 1126bebcf27fSMark Brown software run at lower ELs. The default is the architectural maximum 1127bebcf27fSMark Brown of 2048 which should be suitable for most configurations, the 1128bebcf27fSMark Brown hardware will limit the effective VL to the maximum physically supported 1129bebcf27fSMark Brown VL. 1130bebcf27fSMark Brown 11310b22e591SJayanth Dodderi Chidanand- ``TRNG_SUPPORT``: Setting this to ``1`` enables support for True 11320b22e591SJayanth Dodderi Chidanand Random Number Generator Interface to BL31 image. This defaults to ``0``. 11330b22e591SJayanth Dodderi Chidanand 113443f35ef5SPaul Beesley- ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board 113543f35ef5SPaul Beesley Boot feature. When set to '1', BL1 and BL2 images include support to load 113643f35ef5SPaul Beesley and verify the certificates and images in a FIP, and BL1 includes support 113743f35ef5SPaul Beesley for the Firmware Update. The default value is '0'. Generation and inclusion 113843f35ef5SPaul Beesley of certificates in the FIP and FWU_FIP depends upon the value of the 113943f35ef5SPaul Beesley ``GENERATE_COT`` option. 114043f35ef5SPaul Beesley 114143f35ef5SPaul Beesley .. warning:: 114243f35ef5SPaul Beesley This option depends on ``CREATE_KEYS`` to be enabled. If the keys 114343f35ef5SPaul Beesley already exist in disk, they will be overwritten without further notice. 114443f35ef5SPaul Beesley 114543f35ef5SPaul Beesley- ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It 1146616b3ce2SRobin van der Gracht specifies a file that contains the Trusted World private key in PEM 1147616b3ce2SRobin van der Gracht format or a PKCS11 URI. If ``SAVE_KEYS=1``, only a file is accepted and 1148616b3ce2SRobin van der Gracht it will be used to save the key. 114943f35ef5SPaul Beesley 115043f35ef5SPaul Beesley- ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or 115143f35ef5SPaul Beesley synchronous, (see "Initializing a BL32 Image" section in 115243f35ef5SPaul Beesley :ref:`Firmware Design`). It can take the value 0 (BL32 is initialized using 115343f35ef5SPaul Beesley synchronous method) or 1 (BL32 is initialized using asynchronous method). 115443f35ef5SPaul Beesley Default is 0. 115543f35ef5SPaul Beesley 115643f35ef5SPaul Beesley- ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt 115743f35ef5SPaul Beesley routing model which routes non-secure interrupts asynchronously from TSP 115843f35ef5SPaul Beesley to EL3 causing immediate preemption of TSP. The EL3 is responsible 115943f35ef5SPaul Beesley for saving and restoring the TSP context in this routing model. The 116043f35ef5SPaul Beesley default routing model (when the value is 0) is to route non-secure 116143f35ef5SPaul Beesley interrupts to TSP allowing it to save its context and hand over 116243f35ef5SPaul Beesley synchronously to EL3 via an SMC. 116343f35ef5SPaul Beesley 116443f35ef5SPaul Beesley .. note:: 116543f35ef5SPaul Beesley When ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT`` 116643f35ef5SPaul Beesley must also be set to ``1``. 116743f35ef5SPaul Beesley 1168acd03f4bSManish V Badarkhe- ``TS_SP_FW_CONFIG``: DTC build flag to include Trusted Services (Crypto and 1169acd03f4bSManish V Badarkhe internal-trusted-storage) as SP in tb_fw_config device tree. 1170acd03f4bSManish V Badarkhe 1171781d07a4SJayanth Dodderi Chidanand- ``TWED_DELAY``: Numeric value to be set in order to delay the trapping of 1172781d07a4SJayanth Dodderi Chidanand WFE instruction. ``ENABLE_FEAT_TWED`` build option must be enabled to set 1173781d07a4SJayanth Dodderi Chidanand this delay. It can take values in the range (0-15). Default value is ``0`` 1174781d07a4SJayanth Dodderi Chidanand and based on this value, 2^(TWED_DELAY + 8) cycles will be delayed. 1175781d07a4SJayanth Dodderi Chidanand Platforms need to explicitly update this value based on their requirements. 1176781d07a4SJayanth Dodderi Chidanand 117743f35ef5SPaul Beesley- ``USE_ARM_LINK``: This flag determines whether to enable support for ARM 117843f35ef5SPaul Beesley linker. When the ``LINKER`` build variable points to the armlink linker, 117943f35ef5SPaul Beesley this flag is enabled automatically. To enable support for armlink, platforms 118043f35ef5SPaul Beesley will have to provide a scatter file for the BL image. Currently, Tegra 118143f35ef5SPaul Beesley platforms use the armlink support to compile BL3-1 images. 118243f35ef5SPaul Beesley 118343f35ef5SPaul Beesley- ``USE_COHERENT_MEM``: This flag determines whether to include the coherent 118443f35ef5SPaul Beesley memory region in the BL memory map or not (see "Use of Coherent memory in 118543f35ef5SPaul Beesley TF-A" section in :ref:`Firmware Design`). It can take the value 1 118643f35ef5SPaul Beesley (Coherent memory region is included) or 0 (Coherent memory region is 118743f35ef5SPaul Beesley excluded). Default is 1. 118843f35ef5SPaul Beesley 1189291e493dSHarrison Mutai- ``USE_KERNEL_DT_CONVENTION``: When this option is enabled, the hardware 1190291e493dSHarrison Mutai device tree is passed to BL33 using register x0, aligning with the expectations 1191291e493dSHarrison Mutai of the Linux kernel on Arm platforms. If this option is disabled, a different 1192291e493dSHarrison Mutai register, typically x1, may be used instead. This build option is 1193291e493dSHarrison Mutai not necessary when firmware handoff is active (that is, when TRANSFER_LIST=1 1194291e493dSHarrison Mutai is set), and it will be removed once all platforms have transitioned to that 1195291e493dSHarrison Mutai convention. 1196291e493dSHarrison Mutai 1197d52ff2b3SArvind Ram Prakash- ``USE_DSU_DRIVER``: This flag enables DSU (DynamIQ Shared Unit) driver. 1198d52ff2b3SArvind Ram Prakash The DSU driver allows save/restore of DSU PMU registers through 11991f866fc9SAmr Mohamed ``PRESERVE_DSU_PMU_REGS`` build option, provides access to PMU registers at 12001f866fc9SAmr Mohamed EL1 and allows platforms to configure powerdown and power settings of DSU. 1201d52ff2b3SArvind Ram Prakash 1202a6de824fSLouis Mayencourt- ``ARM_IO_IN_DTB``: This flag determines whether to use IO based on the 1203a6de824fSLouis Mayencourt firmware configuration framework. This will move the io_policies into a 12040a6e7e3bSLouis Mayencourt configuration device tree, instead of static structure in the code base. 12050a6e7e3bSLouis Mayencourt 120684ef9cd8SManish V Badarkhe- ``COT_DESC_IN_DTB``: This flag determines whether to create COT descriptors 120784ef9cd8SManish V Badarkhe at runtime using fconf. If this flag is enabled, COT descriptors are 120884ef9cd8SManish V Badarkhe statically captured in tb_fw_config file in the form of device tree nodes 120984ef9cd8SManish V Badarkhe and properties. Currently, COT descriptors used by BL2 are moved to the 121084ef9cd8SManish V Badarkhe device tree and COT descriptors used by BL1 are retained in the code 1211700e7685SManish Pandey base statically. 121284ef9cd8SManish V Badarkhe 1213cbf9e84aSBalint Dobszay- ``SDEI_IN_FCONF``: This flag determines whether to configure SDEI setup in 1214cbf9e84aSBalint Dobszay runtime using firmware configuration framework. The platform specific SDEI 1215cbf9e84aSBalint Dobszay shared and private events configuration is retrieved from device tree rather 1216700e7685SManish Pandey than static C structures at compile time. This is only supported if 1217700e7685SManish Pandey SDEI_SUPPORT build flag is enabled. 12180a6e7e3bSLouis Mayencourt 1219452d5e5eSMadhukar Pappireddy- ``SEC_INT_DESC_IN_FCONF``: This flag determines whether to configure Group 0 1220452d5e5eSMadhukar Pappireddy and Group1 secure interrupts using the firmware configuration framework. The 1221452d5e5eSMadhukar Pappireddy platform specific secure interrupt property descriptor is retrieved from 1222452d5e5eSMadhukar Pappireddy device tree in runtime rather than depending on static C structure at compile 1223700e7685SManish Pandey time. 1224452d5e5eSMadhukar Pappireddy 122543f35ef5SPaul Beesley- ``USE_ROMLIB``: This flag determines whether library at ROM will be used. 122643f35ef5SPaul Beesley This feature creates a library of functions to be placed in ROM and thus 122743f35ef5SPaul Beesley reduces SRAM usage. Refer to :ref:`Library at ROM` for further details. Default 122843f35ef5SPaul Beesley is 0. 122943f35ef5SPaul Beesley 123043f35ef5SPaul Beesley- ``V``: Verbose build. If assigned anything other than 0, the build commands 123143f35ef5SPaul Beesley are printed. Default is 0. 123243f35ef5SPaul Beesley 123343f35ef5SPaul Beesley- ``VERSION_STRING``: String used in the log output for each TF-A image. 123443f35ef5SPaul Beesley Defaults to a string formed by concatenating the version number, build type 123543f35ef5SPaul Beesley and build string. 123643f35ef5SPaul Beesley 123743f35ef5SPaul Beesley- ``W``: Warning level. Some compiler warning options of interest have been 123843f35ef5SPaul Beesley regrouped and put in the root Makefile. This flag can take the values 0 to 3, 123943f35ef5SPaul Beesley each level enabling more warning options. Default is 0. 124043f35ef5SPaul Beesley 1241291be198SBoyan Karatotev This option is closely related to the ``E`` option, which enables 1242291be198SBoyan Karatotev ``-Werror``. 1243291be198SBoyan Karatotev 1244291be198SBoyan Karatotev - ``W=0`` (default) 1245291be198SBoyan Karatotev 1246291be198SBoyan Karatotev Enables a wide assortment of warnings, most notably ``-Wall`` and 1247291be198SBoyan Karatotev ``-Wextra``, as well as various bad practices and things that are likely to 1248291be198SBoyan Karatotev result in errors. Includes some compiler specific flags. No warnings are 1249291be198SBoyan Karatotev expected at this level for any build. 1250291be198SBoyan Karatotev 1251291be198SBoyan Karatotev - ``W=1`` 1252291be198SBoyan Karatotev 1253291be198SBoyan Karatotev Enables warnings we want the generic build to include but are too time 1254291be198SBoyan Karatotev consuming to fix at the moment. It re-enables warnings taken out for 1255291be198SBoyan Karatotev ``W=0`` builds (a few of the ``-Wextra`` additions). This level is expected 1256291be198SBoyan Karatotev to eventually be merged into ``W=0``. Some warnings are expected on some 1257291be198SBoyan Karatotev builds, but new contributions should not introduce new ones. 1258291be198SBoyan Karatotev 1259291be198SBoyan Karatotev - ``W=2`` (recommended) 1260291be198SBoyan Karatotev 1261291be198SBoyan Karatotev Enables warnings we want the generic build to include but cannot be enabled 1262291be198SBoyan Karatotev due to external libraries. This level is expected to eventually be merged 1263291be198SBoyan Karatotev into ``W=0``. Lots of warnings are expected, primarily from external 1264291be198SBoyan Karatotev libraries like zlib and compiler-rt, but new controbutions should not 1265291be198SBoyan Karatotev introduce new ones. 1266291be198SBoyan Karatotev 1267291be198SBoyan Karatotev - ``W=3`` 1268291be198SBoyan Karatotev 1269291be198SBoyan Karatotev Enables warnings that are informative but not necessary and generally too 1270291be198SBoyan Karatotev verbose and frequently ignored. A very large number of warnings are 1271291be198SBoyan Karatotev expected. 1272291be198SBoyan Karatotev 1273291be198SBoyan Karatotev The exact set of warning flags depends on the compiler and TF-A warning 1274291be198SBoyan Karatotev level, however they are all succinctly set in the top-level Makefile. Please 1275291be198SBoyan Karatotev refer to the `GCC`_ or `Clang`_ documentation for more information on the 1276291be198SBoyan Karatotev individual flags. 1277291be198SBoyan Karatotev 127843f35ef5SPaul Beesley- ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on 127943f35ef5SPaul Beesley the CPU after warm boot. This is applicable for platforms which do not 128043f35ef5SPaul Beesley require interconnect programming to enable cache coherency (eg: single 128143f35ef5SPaul Beesley cluster platforms). If this option is enabled, then warm boot path 128243f35ef5SPaul Beesley enables D-caches immediately after enabling MMU. This option defaults to 0. 128343f35ef5SPaul Beesley 1284e008a29aSManish V Badarkhe- ``ERRATA_SPECULATIVE_AT``: This flag determines whether to enable ``AT`` 1285e008a29aSManish V Badarkhe speculative errata workaround or not. It accepts 2 values: ``1`` and ``0``. 1286e008a29aSManish V Badarkhe The default value of this flag is ``0``. 1287e008a29aSManish V Badarkhe 1288e008a29aSManish V Badarkhe ``AT`` speculative errata workaround disables stage1 page table walk for 1289e008a29aSManish V Badarkhe lower ELs (EL1 and EL0) in EL3 so that ``AT`` speculative fetch at any point 1290e008a29aSManish V Badarkhe produces either the correct result or failure without TLB allocation. 129145aecff0SManish V Badarkhe 129245aecff0SManish V Badarkhe This boolean option enables errata for all below CPUs. 129345aecff0SManish V Badarkhe 1294e008a29aSManish V Badarkhe +---------+--------------+-------------------------+ 1295e008a29aSManish V Badarkhe | Errata | CPU | Workaround Define | 1296e008a29aSManish V Badarkhe +=========+==============+=========================+ 1297e008a29aSManish V Badarkhe | 1165522 | Cortex-A76 | ``ERRATA_A76_1165522`` | 1298e008a29aSManish V Badarkhe +---------+--------------+-------------------------+ 1299e008a29aSManish V Badarkhe | 1319367 | Cortex-A72 | ``ERRATA_A72_1319367`` | 1300e008a29aSManish V Badarkhe +---------+--------------+-------------------------+ 1301e008a29aSManish V Badarkhe | 1319537 | Cortex-A57 | ``ERRATA_A57_1319537`` | 1302e008a29aSManish V Badarkhe +---------+--------------+-------------------------+ 1303e008a29aSManish V Badarkhe | 1530923 | Cortex-A55 | ``ERRATA_A55_1530923`` | 1304e008a29aSManish V Badarkhe +---------+--------------+-------------------------+ 1305e008a29aSManish V Badarkhe | 1530924 | Cortex-A53 | ``ERRATA_A53_1530924`` | 1306e008a29aSManish V Badarkhe +---------+--------------+-------------------------+ 1307e008a29aSManish V Badarkhe 1308e008a29aSManish V Badarkhe .. note:: 1309e008a29aSManish V Badarkhe This option is enabled by build only if platform sets any of above defines 1310e008a29aSManish V Badarkhe mentioned in ’Workaround Define' column in the table. 1311e008a29aSManish V Badarkhe If this option is enabled for the EL3 software then EL2 software also must 1312e008a29aSManish V Badarkhe implement this workaround due to the behaviour of the errata mentioned 1313e008a29aSManish V Badarkhe in new SDEN document which will get published soon. 131445aecff0SManish V Badarkhe 131545c7328cSBoyan Karatotev- ``ERRATA_SME_POWER_DOWN``: Boolean option to disable SME (PSTATE.{ZA,SM}=0) 131645c7328cSBoyan Karatotev before power down and downgrade a suspend to power down request to a normal 131745c7328cSBoyan Karatotev suspend request. This is necessary when software running at lower ELs requests 131845c7328cSBoyan Karatotev power down without first clearing these bits. On affected cores, the CME 131945c7328cSBoyan Karatotev connected to it will reject its power down request. The default value is 0. 132045c7328cSBoyan Karatotev 132100e8f79cSManish Pandey- ``RAS_TRAP_NS_ERR_REC_ACCESS``: This flag enables/disables the SCR_EL3.TERR 1322fbc44bd1SVarun Wadekar bit, to trap access to the RAS ERR and RAS ERX registers from lower ELs. 1323fbc44bd1SVarun Wadekar This flag is disabled by default. 1324fbc44bd1SVarun Wadekar 13258caf10acSJuan Pablo Conde- ``OPENSSL_DIR``: This option is used to provide the path to a directory on the 13268caf10acSJuan Pablo Conde host machine where a custom installation of OpenSSL is located, which is used 13278caf10acSJuan Pablo Conde to build the certificate generation, firmware encryption and FIP tools. If 13288caf10acSJuan Pablo Conde this option is not set, the default OS installation will be used. 1329582e4e7bSManish V Badarkhe 1330fddfb3baSMadhukar Pappireddy- ``USE_SP804_TIMER``: Use the SP804 timer instead of the Generic Timer for 1331fddfb3baSMadhukar Pappireddy functions that wait for an arbitrary time length (udelay and mdelay). The 1332fddfb3baSMadhukar Pappireddy default value is 0. 1333fddfb3baSMadhukar Pappireddy 13341298f2f1SJayanth Dodderi Chidanand- ``ENABLE_BRBE_FOR_NS``: Numeric value to enable access to the branch record 13351298f2f1SJayanth Dodderi Chidanand buffer registers from NS ELs when FEAT_BRBE is implemented. BRBE is an 13361298f2f1SJayanth Dodderi Chidanand optional architectural feature for AArch64. This flag can take the values 1337641571c7SAndre Przywara 0 to 2, to align with the ``ENABLE_FEAT`` mechanism. The default is 0 13381298f2f1SJayanth Dodderi Chidanand and it is automatically disabled when the target architecture is AArch32. 1339744ad974Sjohpow01 134047c681b7SJayanth Dodderi Chidanand- ``ENABLE_TRBE_FOR_NS``: Numeric value to enable access of trace buffer 1341813524eaSManish V Badarkhe control registers from NS ELs, NS-EL2 or NS-EL1(when NS-EL2 is implemented 1342813524eaSManish V Badarkhe but unused) when FEAT_TRBE is implemented. TRBE is an optional architectural 134347c681b7SJayanth Dodderi Chidanand feature for AArch64. This flag can take the values 0 to 2, to align with the 1344641571c7SAndre Przywara ``ENABLE_FEAT`` mechanism. The default is 0 and it is automatically 134547c681b7SJayanth Dodderi Chidanand disabled when the target architecture is AArch32. 1346813524eaSManish V Badarkhe 1347603a0c6fSAndre Przywara- ``ENABLE_SYS_REG_TRACE_FOR_NS``: Numeric value to enable trace system 1348d4582d30SManish V Badarkhe registers access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented 1349d4582d30SManish V Badarkhe but unused). This feature is available if trace unit such as ETMv4.x, and 1350603a0c6fSAndre Przywara ETE(extending ETM feature) is implemented. This flag can take the values 1351641571c7SAndre Przywara 0 to 2, to align with the ``ENABLE_FEAT`` mechanism. The default is 0. 1352d4582d30SManish V Badarkhe 1353d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_TRF_FOR_NS``: Numeric value to enable trace filter control registers 13548fcd3d96SManish V Badarkhe access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented but unused), 1355d9e984ccSJayanth Dodderi Chidanand if FEAT_TRF is implemented. This flag can take the values 0 to 2, to align 1356641571c7SAndre Przywara with the ``ENABLE_FEAT`` mechanism. This flag is disabled by default. 13578fcd3d96SManish V Badarkhe 135804c7303bSOkash Khawaja- ``CONDITIONAL_CMO``: Boolean option to enable call to platform-defined routine 135904c7303bSOkash Khawaja ``plat_can_cmo`` which will return zero if cache management operations should 136004c7303bSOkash Khawaja be skipped and non-zero otherwise. By default, this option is disabled which 136104c7303bSOkash Khawaja means platform hook won't be checked and CMOs will always be performed when 136204c7303bSOkash Khawaja related functions are called. 136304c7303bSOkash Khawaja 1364e5d9b6f0SSona Mathew- ``ERRATA_ABI_SUPPORT``: Boolean option to enable support for Errata management 1365e5d9b6f0SSona Mathew firmware interface for the BL31 image. By default its disabled (``0``). 1366e5d9b6f0SSona Mathew 1367e5d9b6f0SSona Mathew- ``ERRATA_NON_ARM_INTERCONNECT``: Boolean option to enable support for the 1368e5d9b6f0SSona Mathew errata mitigation for platforms with a non-arm interconnect using the errata 1369e5d9b6f0SSona Mathew ABI. By default its disabled (``0``). 1370e5d9b6f0SSona Mathew 137185bebe18SSandrine Bailleux- ``ENABLE_CONSOLE_GETC``: Boolean option to enable `getc()` feature in console 137285bebe18SSandrine Bailleux driver(s). By default it is disabled (``0``) because it constitutes an attack 137385bebe18SSandrine Bailleux vector into TF-A by potentially allowing an attacker to inject arbitrary data. 137485bebe18SSandrine Bailleux This option should only be enabled on a need basis if there is a use case for 137585bebe18SSandrine Bailleux reading characters from the console. 137685bebe18SSandrine Bailleux 13775d893410SBoyan KaratotevGIC driver options 1378a6ea06f5SAlexei Fedorov-------------------- 1379a6ea06f5SAlexei Fedorov 13805d893410SBoyan KaratotevThe generic GIC driver can be included with the ``USE_GIC_DRIVER`` option. It is 13815d893410SBoyan Karatoteva numeric option that can take the following values: 1382a6ea06f5SAlexei Fedorov 13835d893410SBoyan Karatotev - ``0``: generic GIC driver not enabled. Any support is entirely in platform 13845d893410SBoyan Karatotev code. Strongly discouraged for GIC based interrupt controllers. 13855d893410SBoyan Karatotev 13865d893410SBoyan Karatotev - ``1``: enable the use of the generic GIC driver but do not include any files 13875d893410SBoyan Karatotev or function definitions. It is then the platform's responsibility to provide 13885d893410SBoyan Karatotev these. This is useful if the platform either has a custom GIC implementation 13895d893410SBoyan Karatotev or an alternative interrupt controller design. Use of this option is strongly 13905d893410SBoyan Karatotev discouraged for standard GIC implementations. 13915d893410SBoyan Karatotev 13925d893410SBoyan Karatotev - ``2``: use the GICv2 driver 13935d893410SBoyan Karatotev 13945d893410SBoyan Karatotev - ``3``: use the GICv3 driver. See the next section on how to further configure 139575170704SBoyan Karatotev it. Use this option for GICv4 implementations. Requires calling 139675170704SBoyan Karatotev ``gic_set_gicr_frames()``. 139775170704SBoyan Karatotev 13988cef63d6SBoyan Karatotev - ``5``: use the EXPERIMENTAL GICv5 driver. Requires ``ENABLE_FEAT_GCIE=1``. 13995d893410SBoyan Karatotev 14005d893410SBoyan Karatotev For GIC driver versions other than ``1``, deciding when to save and restore GIC 14015d893410SBoyan Karatotev context on a power domain state transition, as well as any GIC actions outside 14025d893410SBoyan Karatotev of the PSCI library's visibility are the platform's responsibility. The driver 14035d893410SBoyan Karatotev provides implementations of all necessary subroutines, they only need to be 14045d893410SBoyan Karatotev called as appropriate. 14055d893410SBoyan Karatotev 14065d893410SBoyan KaratotevGICv3 driver options 14075d893410SBoyan Karatotev~~~~~~~~~~~~~~~~~~~~ 14085d893410SBoyan Karatotev 14095d893410SBoyan Karatotev``USE_GIC_DRIVER=3`` is the preferred way of including GICv3 driver files. The 14105d893410SBoyan Karatotevold (deprecated) way of included them is using the directive: 1411a6ea06f5SAlexei Fedorov``include drivers/arm/gic/v3/gicv3.mk`` 1412a6ea06f5SAlexei Fedorov 1413a6ea06f5SAlexei FedorovThe driver can be configured with the following options set in the platform 1414a6ea06f5SAlexei Fedorovmakefile: 1415a6ea06f5SAlexei Fedorov 1416b4ad365aSAndre Przywara- ``GICV3_SUPPORT_GIC600``: Add support for the GIC-600 variants of GICv3. 1417b4ad365aSAndre Przywara Enabling this option will add runtime detection support for the 1418b4ad365aSAndre Przywara GIC-600, so is safe to select even for a GIC500 implementation. 1419b4ad365aSAndre Przywara This option defaults to 0. 1420a6ea06f5SAlexei Fedorov 14212c248adeSVarun Wadekar- ``GICV3_SUPPORT_GIC600AE_FMU``: Add support for the Fault Management Unit 14222c248adeSVarun Wadekar for GIC-600 AE. Enabling this option will introduce support to initialize 14232c248adeSVarun Wadekar the FMU. Platforms should call the init function during boot to enable the 14242c248adeSVarun Wadekar FMU and its safety mechanisms. This option defaults to 0. 14252c248adeSVarun Wadekar 1426a6ea06f5SAlexei Fedorov- ``GICV3_IMPL_GIC600_MULTICHIP``: Selects GIC-600 variant with multichip 1427a6ea06f5SAlexei Fedorov functionality. This option defaults to 0 1428a6ea06f5SAlexei Fedorov 1429a6ea06f5SAlexei Fedorov- ``GICV3_OVERRIDE_DISTIF_PWR_OPS``: Allows override of default implementation 1430a6ea06f5SAlexei Fedorov of ``arm_gicv3_distif_pre_save`` and ``arm_gicv3_distif_post_restore`` 1431a6ea06f5SAlexei Fedorov functions. This is required for FVP platform which need to simulate GIC save 1432a6ea06f5SAlexei Fedorov and restore during SYSTEM_SUSPEND without powering down GIC. Default is 0. 1433a6ea06f5SAlexei Fedorov 14345875f266SAlexei Fedorov- ``GIC_ENABLE_V4_EXTN`` : Enables GICv4 related changes in GICv3 driver. 14355875f266SAlexei Fedorov This option defaults to 0. 14365875f266SAlexei Fedorov 14378f3ad766SAlexei Fedorov- ``GIC_EXT_INTID``: When set to ``1``, GICv3 driver will support extended 14388f3ad766SAlexei Fedorov PPI (1056-1119) and SPI (4096-5119) range. This option defaults to 0. 14398f3ad766SAlexei Fedorov 144043f35ef5SPaul BeesleyDebugging options 144143f35ef5SPaul Beesley----------------- 144243f35ef5SPaul Beesley 144343f35ef5SPaul BeesleyTo compile a debug version and make the build more verbose use 144443f35ef5SPaul Beesley 144543f35ef5SPaul Beesley.. code:: shell 144643f35ef5SPaul Beesley 144743f35ef5SPaul Beesley make PLAT=<platform> DEBUG=1 V=1 all 144843f35ef5SPaul Beesley 14494466cf82SDaniel BoulbyAArch64 GCC 11 uses DWARF version 5 debugging symbols by default. Some tools 14504466cf82SDaniel Boulby(for example Arm-DS) might not support this and may need an older version of 14514466cf82SDaniel BoulbyDWARF symbols to be emitted by GCC. This can be achieved by using the 14524466cf82SDaniel Boulby``-gdwarf-<version>`` flag, with the version being set to 2, 3, 4 or 5. Setting 14534466cf82SDaniel Boulbythe version to 4 is recommended for Arm-DS. 145443f35ef5SPaul Beesley 145543f35ef5SPaul BeesleyWhen debugging logic problems it might also be useful to disable all compiler 145643f35ef5SPaul Beesleyoptimizations by using ``-O0``. 145743f35ef5SPaul Beesley 145843f35ef5SPaul Beesley.. warning:: 145943f35ef5SPaul Beesley Using ``-O0`` could cause output images to be larger and base addresses 146043f35ef5SPaul Beesley might need to be recalculated (see the **Memory layout on Arm development 146143f35ef5SPaul Beesley platforms** section in the :ref:`Firmware Design`). 146243f35ef5SPaul Beesley 146343f35ef5SPaul BeesleyExtra debug options can be passed to the build system by setting ``CFLAGS`` or 146443f35ef5SPaul Beesley``LDFLAGS``: 146543f35ef5SPaul Beesley 146643f35ef5SPaul Beesley.. code:: shell 146743f35ef5SPaul Beesley 146843f35ef5SPaul Beesley CFLAGS='-O0 -gdwarf-2' \ 146943f35ef5SPaul Beesley make PLAT=<platform> DEBUG=1 V=1 all 147043f35ef5SPaul Beesley 147143f35ef5SPaul BeesleyNote that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be 147243f35ef5SPaul Beesleyignored as the linker is called directly. 147343f35ef5SPaul Beesley 147443f35ef5SPaul BeesleyIt is also possible to introduce an infinite loop to help in debugging the 147543f35ef5SPaul Beesleypost-BL2 phase of TF-A. This can be done by rebuilding BL1 with the 147643f35ef5SPaul Beesley``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the :ref:`build_options_common` 147743f35ef5SPaul Beesleysection. In this case, the developer may take control of the target using a 14784466cf82SDaniel Boulbydebugger when indicated by the console output. When using Arm-DS, the following 147943f35ef5SPaul Beesleycommands can be used: 148043f35ef5SPaul Beesley 148143f35ef5SPaul Beesley:: 148243f35ef5SPaul Beesley 148343f35ef5SPaul Beesley # Stop target execution 148443f35ef5SPaul Beesley interrupt 148543f35ef5SPaul Beesley 148643f35ef5SPaul Beesley # 148743f35ef5SPaul Beesley # Prepare your debugging environment, e.g. set breakpoints 148843f35ef5SPaul Beesley # 148943f35ef5SPaul Beesley 149043f35ef5SPaul Beesley # Jump over the debug loop 149143f35ef5SPaul Beesley set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4 149243f35ef5SPaul Beesley 149343f35ef5SPaul Beesley # Resume execution 149443f35ef5SPaul Beesley continue 149543f35ef5SPaul Beesley 149648856003SOlivier Deprez.. _build_options_experimental: 149748856003SOlivier Deprez 149848856003SOlivier DeprezExperimental build options 149948856003SOlivier Deprez--------------------------- 150048856003SOlivier Deprez 150148856003SOlivier DeprezCommon build options 150248856003SOlivier Deprez~~~~~~~~~~~~~~~~~~~~ 150348856003SOlivier Deprez 1504b5ead359SManish V Badarkhe- ``DICE_PROTECTION_ENVIRONMENT``: Boolean flag to specify the measured boot 1505b5ead359SManish V Badarkhe backend when ``MEASURED_BOOT`` is enabled. The default value is ``0``. When 1506b5ead359SManish V Badarkhe set to ``1`` then measurements and additional metadata collected during the 1507b5ead359SManish V Badarkhe measured boot process are sent to the DICE Protection Environment for storage 1508b5ead359SManish V Badarkhe and processing. A certificate chain, which represents the boot state of the 1509b5ead359SManish V Badarkhe device, can be queried from the DPE. 1510b5ead359SManish V Badarkhe 151148856003SOlivier Deprez- ``DRTM_SUPPORT``: Boolean flag to enable support for Dynamic Root of Trust 151248856003SOlivier Deprez for Measurement (DRTM). This feature has trust dependency on BL31 for taking 151348856003SOlivier Deprez the measurements and recording them as per `PSA DRTM specification`_. For 151448856003SOlivier Deprez platforms which use BL2 to load/authenticate BL31 ``TRUSTED_BOARD_BOOT`` can 151548856003SOlivier Deprez be used and for the platforms which use ``RESET_TO_BL31`` platform owners 151648856003SOlivier Deprez should have mechanism to authenticate BL31. This option defaults to 0. 151748856003SOlivier Deprez 151848856003SOlivier Deprez- ``ENABLE_RME``: Numeric value to enable support for the ARMv9 Realm 151948856003SOlivier Deprez Management Extension. This flag can take the values 0 to 2, to align with 1520641571c7SAndre Przywara the ``ENABLE_FEAT`` mechanism. Default value is 0. 152148856003SOlivier Deprez 15227e84f3cfSTushar Khandelwal- ``ENABLE_FEAT_MEC``: Numeric value to enable support for the ARMv9.2 Memory 15237e84f3cfSTushar Khandelwal Encryption Contexts (MEC). This flag can take the values 0 to 2, to align 15247e84f3cfSTushar Khandelwal with the ``ENABLE_FEAT`` mechanism. MEC supports multiple encryption 15257e84f3cfSTushar Khandelwal contexts for Realm security state and only one encryption context for the 15267e84f3cfSTushar Khandelwal rest of the security states. Default value is 0. 15277e84f3cfSTushar Khandelwal 1528b226357bSRaghu Krishnamurthy- ``RMMD_ENABLE_EL3_TOKEN_SIGN``: Numeric value to enable support for singing 1529b226357bSRaghu Krishnamurthy realm attestation token signing requests in EL3. This flag can take the 1530b226357bSRaghu Krishnamurthy values 0 and 1. The default value is ``0``. When set to ``1``, this option 1531b226357bSRaghu Krishnamurthy enables additional RMMD SMCs to push and pop requests for signing to 1532b226357bSRaghu Krishnamurthy EL3 along with platform hooks that must be implemented to service those 1533b226357bSRaghu Krishnamurthy requests and responses. 1534b226357bSRaghu Krishnamurthy 153548856003SOlivier Deprez- ``ENABLE_SME_FOR_NS``: Numeric value to enable Scalable Matrix Extension 153648856003SOlivier Deprez (SME), SVE, and FPU/SIMD for the non-secure world only. These features share 153748856003SOlivier Deprez registers so are enabled together. Using this option without 153848856003SOlivier Deprez ENABLE_SME_FOR_SWD=1 will cause SME, SVE, and FPU/SIMD instructions in secure 153948856003SOlivier Deprez world to trap to EL3. Requires ``ENABLE_SVE_FOR_NS`` to be set as SME is a 154048856003SOlivier Deprez superset of SVE. SME is an optional architectural feature for AArch64. 154148856003SOlivier Deprez At this time, this build option cannot be used on systems that have 154248856003SOlivier Deprez SPD=spmd/SPM_MM and atempting to build with this option will fail. 1543641571c7SAndre Przywara This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT`` 154448856003SOlivier Deprez mechanism. Default is 0. 154548856003SOlivier Deprez 154648856003SOlivier Deprez- ``ENABLE_SME2_FOR_NS``: Numeric value to enable Scalable Matrix Extension 154748856003SOlivier Deprez version 2 (SME2) for the non-secure world only. SME2 is an optional 154848856003SOlivier Deprez architectural feature for AArch64. 154948856003SOlivier Deprez This should be set along with ENABLE_SME_FOR_NS=1, if not, the default SME 155048856003SOlivier Deprez accesses will still be trapped. This flag can take the values 0 to 2, to 1551641571c7SAndre Przywara align with the ``ENABLE_FEAT`` mechanism. Default is 0. 155248856003SOlivier Deprez 155348856003SOlivier Deprez- ``ENABLE_SME_FOR_SWD``: Boolean option to enable the Scalable Matrix 155448856003SOlivier Deprez Extension for secure world. Used along with SVE and FPU/SIMD. 155548856003SOlivier Deprez ENABLE_SME_FOR_NS and ENABLE_SVE_FOR_SWD must also be set to use this. 155648856003SOlivier Deprez Default is 0. 155748856003SOlivier Deprez 155848856003SOlivier Deprez- ``ENABLE_SPMD_LP`` : This boolean option is used jointly with the SPM 155948856003SOlivier Deprez Dispatcher option (``SPD=spmd``). When enabled (1) it indicates support 156048856003SOlivier Deprez for logical partitions in EL3, managed by the SPMD as defined in the 156148856003SOlivier Deprez FF-A v1.2 specification. This flag is disabled by default. This flag 156248856003SOlivier Deprez must not be used if ``SPMC_AT_EL3`` is enabled. 156348856003SOlivier Deprez 156448856003SOlivier Deprez- ``FEATURE_DETECTION``: Boolean option to enable the architectural features 1565641571c7SAndre Przywara verification mechanism. This is a debug feature that compares the 1566641571c7SAndre Przywara architectural features enabled through the feature specific build flags 1567641571c7SAndre Przywara (ENABLE_FEAT_xxx) with the features actually available on the CPU running, 1568641571c7SAndre Przywara and reports any discrepancies. 1569641571c7SAndre Przywara This flag will also enable errata ordering checking for ``DEBUG`` builds. 157048856003SOlivier Deprez 1571641571c7SAndre Przywara It is expected that this feature is only used for flexible platforms like 1572641571c7SAndre Przywara software emulators, or for hardware platforms at bringup time, to verify 1573641571c7SAndre Przywara that the configured feature set matches the CPU. 1574641571c7SAndre Przywara The ``FEATURE_DETECTION`` macro is disabled by default. 157548856003SOlivier Deprez 157648856003SOlivier Deprez- ``PSA_CRYPTO``: Boolean option for enabling MbedTLS PSA crypto APIs support. 157748856003SOlivier Deprez The platform will use PSA compliant Crypto APIs during authentication and 157848856003SOlivier Deprez image measurement process by enabling this option. It uses APIs defined as 157948856003SOlivier Deprez per the `PSA Crypto API specification`_. This feature is only supported if 158048856003SOlivier Deprez using MbedTLS 3.x version. It is disabled (``0``) by default. 158148856003SOlivier Deprez 1582cf48f49fSManish V Badarkhe- ``LFA_SUPPORT``: Boolean flag to enable support for Live Firmware 1583cf48f49fSManish V Badarkhe activation as per the specification. This option defaults to 0. 1584cf48f49fSManish V Badarkhe 158548856003SOlivier Deprez- ``TRANSFER_LIST``: Setting this to ``1`` enables support for Firmware 158648856003SOlivier Deprez Handoff using Transfer List defined in `Firmware Handoff specification`_. 158748856003SOlivier Deprez This defaults to ``0``. Current implementation follows the Firmware Handoff 158848856003SOlivier Deprez specification v0.9. 158948856003SOlivier Deprez 159048856003SOlivier Deprez- ``USE_DEBUGFS``: When set to 1 this option exposes a virtual filesystem 159148856003SOlivier Deprez interface through BL31 as a SiP SMC function. 159248856003SOlivier Deprez Default is disabled (0). 159348856003SOlivier Deprez 15948953568aSLevi Yun- ``HOB_LIST``: Setting this to ``1`` enables support for passing boot 15958953568aSLevi Yun information using HOB defined in `Platform Initialization specification`_. 15968953568aSLevi Yun This defaults to ``0``. 15978953568aSLevi Yun 1598f69f5512SNandan J- ``ENABLE_ACS_SMC``: When set to ``1``, this enables support for ACS SMC 1599f69f5512SNandan J handler code to handle SMC calls from the Architecture Compliance Suite. The 1600f69f5512SNandan J handler is intentionally empty to reserve the SMC section and allow 1601f69f5512SNandan J project-specific implementations in future ACS use cases. 1602f69f5512SNandan J 160334f702d5SManish V BadarkheFirmware update options 160448856003SOlivier Deprez~~~~~~~~~~~~~~~~~~~~~~~ 160548856003SOlivier Deprez 160648856003SOlivier Deprez- ``PSA_FWU_SUPPORT``: Enable the firmware update mechanism as per the 160748856003SOlivier Deprez `PSA FW update specification`_. The default value is 0. 160848856003SOlivier Deprez PSA firmware update implementation has few limitations, such as: 160948856003SOlivier Deprez 161048856003SOlivier Deprez - BL2 is not part of the protocol-updatable images. If BL2 needs to 161148856003SOlivier Deprez be updated, then it should be done through another platform-defined 161248856003SOlivier Deprez mechanism. 161348856003SOlivier Deprez 161448856003SOlivier Deprez - It assumes the platform's hardware supports CRC32 instructions. 161534f702d5SManish V Badarkhe 161634f702d5SManish V Badarkhe- ``NR_OF_FW_BANKS``: Define the number of firmware banks. This flag is used 161734f702d5SManish V Badarkhe in defining the firmware update metadata structure. This flag is by default 161834f702d5SManish V Badarkhe set to '2'. 161934f702d5SManish V Badarkhe 162034f702d5SManish V Badarkhe- ``NR_OF_IMAGES_IN_FW_BANK``: Define the number of firmware images in each 162134f702d5SManish V Badarkhe firmware bank. Each firmware bank must have the same number of images as per 162234f702d5SManish V Badarkhe the `PSA FW update specification`_. 162334f702d5SManish V Badarkhe This flag is used in defining the firmware update metadata structure. This 162434f702d5SManish V Badarkhe flag is by default set to '1'. 162534f702d5SManish V Badarkhe 16267ae16196SSughosh Ganu- ``PSA_FWU_METADATA_FW_STORE_DESC``: To be enabled when the FWU 16277ae16196SSughosh Ganu metadata contains image description. The default value is 1. 16287ae16196SSughosh Ganu 16297ae16196SSughosh Ganu The version 2 of the FWU metadata allows for an opaque metadata 16307ae16196SSughosh Ganu structure where a platform can choose to not include the firmware 16317ae16196SSughosh Ganu store description in the metadata structure. This option indicates 16327ae16196SSughosh Ganu if the firmware store description, which provides information on 16337ae16196SSughosh Ganu the updatable images is part of the structure. 16347ae16196SSughosh Ganu 163543f35ef5SPaul Beesley-------------- 163643f35ef5SPaul Beesley 1637593ae354SBoyan Karatotev*Copyright (c) 2019-2025, Arm Limited. All rights reserved.* 16382d31cb07SJeremy Linton 16392d31cb07SJeremy Linton.. _DEN0115: https://developer.arm.com/docs/den0115/latest 1640e106a78eSSughosh Ganu.. _PSA FW update specification: https://developer.arm.com/documentation/den0118/latest/ 1641859eabd4SManish V Badarkhe.. _PSA DRTM specification: https://developer.arm.com/documentation/den0113/a 1642291be198SBoyan Karatotev.. _GCC: https://gcc.gnu.org/onlinedocs/gcc/Warning-Options.html 1643291be198SBoyan Karatotev.. _Clang: https://clang.llvm.org/docs/DiagnosticsReference.html 16443ba2c151SRaymond Mao.. _Firmware Handoff specification: https://github.com/FirmwareHandoff/firmware_handoff/releases/tag/v0.9 16455782b890SManish V Badarkhe.. _PSA Crypto API specification: https://armmbed.github.io/mbed-crypto/html/ 16468953568aSLevi Yun.. _Platform Initialization specification: https://uefi.org/specs/PI/1.8/index.html 16474274b526SArvind Ram Prakash.. _TF-A public mailing list: https://lists.trustedfirmware.org/mailman3/lists/tf-a.lists.trustedfirmware.org/ 1648