143f35ef5SPaul BeesleyBuild Options 243f35ef5SPaul Beesley============= 343f35ef5SPaul Beesley 443f35ef5SPaul BeesleyThe TF-A build system supports the following build options. Unless mentioned 543f35ef5SPaul Beesleyotherwise, these options are expected to be specified at the build command 643f35ef5SPaul Beesleyline and are not to be modified in any component makefiles. Note that the 743f35ef5SPaul Beesleybuild system doesn't track dependency for build options. Therefore, if any of 843f35ef5SPaul Beesleythe build options are changed from a previous build, a clean build must be 943f35ef5SPaul Beesleyperformed. 1043f35ef5SPaul Beesley 1143f35ef5SPaul Beesley.. _build_options_common: 1243f35ef5SPaul Beesley 1343f35ef5SPaul BeesleyCommon build options 1443f35ef5SPaul Beesley-------------------- 1543f35ef5SPaul Beesley 1643f35ef5SPaul Beesley- ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the 1743f35ef5SPaul Beesley compiler should use. Valid values are T32 and A32. It defaults to T32 due to 1843f35ef5SPaul Beesley code having a smaller resulting size. 1943f35ef5SPaul Beesley 2043f35ef5SPaul Beesley- ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as 2143f35ef5SPaul Beesley as the BL32 image when ``ARCH=aarch32``. The value should be the path to the 2243f35ef5SPaul Beesley directory containing the SP source, relative to the ``bl32/``; the directory 2343f35ef5SPaul Beesley is expected to contain a makefile called ``<aarch32_sp-value>.mk``. 2443f35ef5SPaul Beesley 25873d4241Sjohpow01- ``AMU_RESTRICT_COUNTERS``: Register reads to the group 1 counters will return 26873d4241Sjohpow01 zero at all but the highest implemented exception level. Reads from the 27873d4241Sjohpow01 memory mapped view are unaffected by this control. 28873d4241Sjohpow01 2943f35ef5SPaul Beesley- ``ARCH`` : Choose the target build architecture for TF-A. It can take either 3043f35ef5SPaul Beesley ``aarch64`` or ``aarch32`` as values. By default, it is defined to 3143f35ef5SPaul Beesley ``aarch64``. 3243f35ef5SPaul Beesley 33f1821790SAlexei Fedorov- ``ARM_ARCH_FEATURE``: Optional Arm Architecture build option which specifies 34f1821790SAlexei Fedorov one or more feature modifiers. This option has the form ``[no]feature+...`` 35f1821790SAlexei Fedorov and defaults to ``none``. It translates into compiler option 36f1821790SAlexei Fedorov ``-march=armvX[.Y]-a+[no]feature+...``. See compiler's documentation for the 37f1821790SAlexei Fedorov list of supported feature modifiers. 38f1821790SAlexei Fedorov 3943f35ef5SPaul Beesley- ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when 4043f35ef5SPaul Beesley compiling TF-A. Its value must be numeric, and defaults to 8 . See also, 4143f35ef5SPaul Beesley *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in 4243f35ef5SPaul Beesley :ref:`Firmware Design`. 4343f35ef5SPaul Beesley 4443f35ef5SPaul Beesley- ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when 4543f35ef5SPaul Beesley compiling TF-A. Its value must be a numeric, and defaults to 0. See also, 4643f35ef5SPaul Beesley *Armv8 Architecture Extensions* in :ref:`Firmware Design`. 4743f35ef5SPaul Beesley 4843f35ef5SPaul Beesley- ``BL2``: This is an optional build option which specifies the path to BL2 4943f35ef5SPaul Beesley image for the ``fip`` target. In this case, the BL2 in the TF-A will not be 5043f35ef5SPaul Beesley built. 5143f35ef5SPaul Beesley 5243f35ef5SPaul Beesley- ``BL2U``: This is an optional build option which specifies the path to 5343f35ef5SPaul Beesley BL2U image. In this case, the BL2U in TF-A will not be built. 5443f35ef5SPaul Beesley 5543f35ef5SPaul Beesley- ``BL2_AT_EL3``: This is an optional build option that enables the use of 5643f35ef5SPaul Beesley BL2 at EL3 execution level. 5743f35ef5SPaul Beesley 5846789a7cSBalint Dobszay- ``BL2_ENABLE_SP_LOAD``: Boolean option to enable loading SP packages from the 5946789a7cSBalint Dobszay FIP. Automatically enabled if ``SP_LAYOUT_FILE`` is provided. 6046789a7cSBalint Dobszay 6143f35ef5SPaul Beesley- ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place 6243f35ef5SPaul Beesley (XIP) memory, like BL1. In these use-cases, it is necessary to initialize 6343f35ef5SPaul Beesley the RW sections in RAM, while leaving the RO sections in place. This option 6443f35ef5SPaul Beesley enable this use-case. For now, this option is only supported when BL2_AT_EL3 6543f35ef5SPaul Beesley is set to '1'. 6643f35ef5SPaul Beesley 6743f35ef5SPaul Beesley- ``BL31``: This is an optional build option which specifies the path to 6843f35ef5SPaul Beesley BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not 6943f35ef5SPaul Beesley be built. 7043f35ef5SPaul Beesley 7143f35ef5SPaul Beesley- ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the 7243f35ef5SPaul Beesley file that contains the BL31 private key in PEM format. If ``SAVE_KEYS=1``, 7343f35ef5SPaul Beesley this file name will be used to save the key. 7443f35ef5SPaul Beesley 7543f35ef5SPaul Beesley- ``BL32``: This is an optional build option which specifies the path to 7643f35ef5SPaul Beesley BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not 7743f35ef5SPaul Beesley be built. 7843f35ef5SPaul Beesley 7943f35ef5SPaul Beesley- ``BL32_EXTRA1``: This is an optional build option which specifies the path to 8043f35ef5SPaul Beesley Trusted OS Extra1 image for the ``fip`` target. 8143f35ef5SPaul Beesley 8243f35ef5SPaul Beesley- ``BL32_EXTRA2``: This is an optional build option which specifies the path to 8343f35ef5SPaul Beesley Trusted OS Extra2 image for the ``fip`` target. 8443f35ef5SPaul Beesley 8543f35ef5SPaul Beesley- ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the 8643f35ef5SPaul Beesley file that contains the BL32 private key in PEM format. If ``SAVE_KEYS=1``, 8743f35ef5SPaul Beesley this file name will be used to save the key. 8843f35ef5SPaul Beesley 8943f35ef5SPaul Beesley- ``BL33``: Path to BL33 image in the host file system. This is mandatory for 9043f35ef5SPaul Beesley ``fip`` target in case TF-A BL2 is used. 9143f35ef5SPaul Beesley 9243f35ef5SPaul Beesley- ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the 9343f35ef5SPaul Beesley file that contains the BL33 private key in PEM format. If ``SAVE_KEYS=1``, 9443f35ef5SPaul Beesley this file name will be used to save the key. 9543f35ef5SPaul Beesley 9643f35ef5SPaul Beesley- ``BRANCH_PROTECTION``: Numeric value to enable ARMv8.3 Pointer Authentication 9743f35ef5SPaul Beesley and ARMv8.5 Branch Target Identification support for TF-A BL images themselves. 9843f35ef5SPaul Beesley If enabled, it is needed to use a compiler that supports the option 9943f35ef5SPaul Beesley ``-mbranch-protection``. Selects the branch protection features to use: 10043f35ef5SPaul Beesley- 0: Default value turns off all types of branch protection 10143f35ef5SPaul Beesley- 1: Enables all types of branch protection features 10243f35ef5SPaul Beesley- 2: Return address signing to its standard level 10343f35ef5SPaul Beesley- 3: Extend the signing to include leaf functions 1043768fecfSAlexei Fedorov- 4: Turn on branch target identification mechanism 10543f35ef5SPaul Beesley 10643f35ef5SPaul Beesley The table below summarizes ``BRANCH_PROTECTION`` values, GCC compilation options 10743f35ef5SPaul Beesley and resulting PAuth/BTI features. 10843f35ef5SPaul Beesley 10943f35ef5SPaul Beesley +-------+--------------+-------+-----+ 11043f35ef5SPaul Beesley | Value | GCC option | PAuth | BTI | 11143f35ef5SPaul Beesley +=======+==============+=======+=====+ 11243f35ef5SPaul Beesley | 0 | none | N | N | 11343f35ef5SPaul Beesley +-------+--------------+-------+-----+ 11443f35ef5SPaul Beesley | 1 | standard | Y | Y | 11543f35ef5SPaul Beesley +-------+--------------+-------+-----+ 11643f35ef5SPaul Beesley | 2 | pac-ret | Y | N | 11743f35ef5SPaul Beesley +-------+--------------+-------+-----+ 11843f35ef5SPaul Beesley | 3 | pac-ret+leaf | Y | N | 11943f35ef5SPaul Beesley +-------+--------------+-------+-----+ 1203768fecfSAlexei Fedorov | 4 | bti | N | Y | 1213768fecfSAlexei Fedorov +-------+--------------+-------+-----+ 12243f35ef5SPaul Beesley 123700e7685SManish Pandey This option defaults to 0. 12443f35ef5SPaul Beesley Note that Pointer Authentication is enabled for Non-secure world 12543f35ef5SPaul Beesley irrespective of the value of this option if the CPU supports it. 12643f35ef5SPaul Beesley 12743f35ef5SPaul Beesley- ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the 12843f35ef5SPaul Beesley compilation of each build. It must be set to a C string (including quotes 12943f35ef5SPaul Beesley where applicable). Defaults to a string that contains the time and date of 13043f35ef5SPaul Beesley the compilation. 13143f35ef5SPaul Beesley 13243f35ef5SPaul Beesley- ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A 13343f35ef5SPaul Beesley build to be uniquely identified. Defaults to the current git commit id. 13443f35ef5SPaul Beesley 13529214e95SGrant Likely- ``BUILD_BASE``: Output directory for the build. Defaults to ``./build`` 13629214e95SGrant Likely 13743f35ef5SPaul Beesley- ``CFLAGS``: Extra user options appended on the compiler's command line in 13843f35ef5SPaul Beesley addition to the options set by the build system. 13943f35ef5SPaul Beesley 14043f35ef5SPaul Beesley- ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may 14143f35ef5SPaul Beesley release several CPUs out of reset. It can take either 0 (several CPUs may be 14243f35ef5SPaul Beesley brought up) or 1 (only one CPU will ever be brought up during cold reset). 14343f35ef5SPaul Beesley Default is 0. If the platform always brings up a single CPU, there is no 14443f35ef5SPaul Beesley need to distinguish between primary and secondary CPUs and the boot path can 14543f35ef5SPaul Beesley be optimised. The ``plat_is_my_cpu_primary()`` and 14643f35ef5SPaul Beesley ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need 14743f35ef5SPaul Beesley to be implemented in this case. 14843f35ef5SPaul Beesley 1493bff910dSSandrine Bailleux- ``COT``: When Trusted Boot is enabled, selects the desired chain of trust. 1503bff910dSSandrine Bailleux Defaults to ``tbbr``. 1513bff910dSSandrine Bailleux 15243f35ef5SPaul Beesley- ``CRASH_REPORTING``: A non-zero value enables a console dump of processor 15343f35ef5SPaul Beesley register state when an unexpected exception occurs during execution of 15443f35ef5SPaul Beesley BL31. This option defaults to the value of ``DEBUG`` - i.e. by default 15543f35ef5SPaul Beesley this is only enabled for a debug build of the firmware. 15643f35ef5SPaul Beesley 15743f35ef5SPaul Beesley- ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the 15843f35ef5SPaul Beesley certificate generation tool to create new keys in case no valid keys are 15943f35ef5SPaul Beesley present or specified. Allowed options are '0' or '1'. Default is '1'. 16043f35ef5SPaul Beesley 16143f35ef5SPaul Beesley- ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause 16243f35ef5SPaul Beesley the AArch32 system registers to be included when saving and restoring the 16343f35ef5SPaul Beesley CPU context. The option must be set to 0 for AArch64-only platforms (that 16443f35ef5SPaul Beesley is on hardware that does not implement AArch32, or at least not at EL1 and 16543f35ef5SPaul Beesley higher ELs). Default value is 1. 16643f35ef5SPaul Beesley 1674c65b4deSOlivier Deprez- ``CTX_INCLUDE_EL2_REGS`` : This boolean option provides context save/restore 1684c65b4deSOlivier Deprez operations when entering/exiting an EL2 execution context. This is of primary 1694c65b4deSOlivier Deprez interest when Armv8.4-SecEL2 extension is implemented. Default is 0 (disabled). 1704c65b4deSOlivier Deprez This option must be equal to 1 (enabled) when ``SPD=spmd`` and 1714c65b4deSOlivier Deprez ``SPMD_SPM_AT_SEL2`` is set. 1724c65b4deSOlivier Deprez 17343f35ef5SPaul Beesley- ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP 17443f35ef5SPaul Beesley registers to be included when saving and restoring the CPU context. Default 17543f35ef5SPaul Beesley is 0. 17643f35ef5SPaul Beesley 177d9e984ccSJayanth Dodderi Chidanand- ``CTX_INCLUDE_MTE_REGS``: Numeric value to include Memory Tagging Extension 178d9e984ccSJayanth Dodderi Chidanand registers in cpu context. This must be enabled, if the platform wants to use 179d9e984ccSJayanth Dodderi Chidanand this feature in the Secure world and MTE is enabled at ELX. This flag can 180d9e984ccSJayanth Dodderi Chidanand take values 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. 181d9e984ccSJayanth Dodderi Chidanand Default value is 0. 182062f8aafSArunachalam Ganapathy 183d9e984ccSJayanth Dodderi Chidanand- ``CTX_INCLUDE_NEVE_REGS``: Numeric value, when set will cause the Armv8.4-NV 184d9e984ccSJayanth Dodderi Chidanand registers to be saved/restored when entering/exiting an EL2 execution 185d9e984ccSJayanth Dodderi Chidanand context. This flag can take values 0 to 2, to align with the 186d9e984ccSJayanth Dodderi Chidanand ``FEATURE_DETECTION`` mechanism. Default value is 0. 187d9e984ccSJayanth Dodderi Chidanand 188d9e984ccSJayanth Dodderi Chidanand- ``CTX_INCLUDE_PAUTH_REGS``: Numeric value to enable the Pointer 189d9e984ccSJayanth Dodderi Chidanand Authentication for Secure world. This will cause the ARMv8.3-PAuth registers 190d9e984ccSJayanth Dodderi Chidanand to be included when saving and restoring the CPU context as part of world 191d9e984ccSJayanth Dodderi Chidanand switch. This flag can take values 0 to 2, to align with ``FEATURE_DETECTION`` 192d9e984ccSJayanth Dodderi Chidanand mechanism. Default value is 0. 193d9e984ccSJayanth Dodderi Chidanand 19443f35ef5SPaul Beesley Note that Pointer Authentication is enabled for Non-secure world irrespective 19543f35ef5SPaul Beesley of the value of this flag if the CPU supports it. 19643f35ef5SPaul Beesley 19743f35ef5SPaul Beesley- ``DEBUG``: Chooses between a debug and release build. It can take either 0 19843f35ef5SPaul Beesley (release) or 1 (debug) as values. 0 is the default. 19943f35ef5SPaul Beesley 2007cda17bbSSumit Garg- ``DECRYPTION_SUPPORT``: This build flag enables the user to select the 2017cda17bbSSumit Garg authenticated decryption algorithm to be used to decrypt firmware/s during 2027cda17bbSSumit Garg boot. It accepts 2 values: ``aes_gcm`` and ``none``. The default value of 2037cda17bbSSumit Garg this flag is ``none`` to disable firmware decryption which is an optional 204700e7685SManish Pandey feature as per TBBR. 2057cda17bbSSumit Garg 20643f35ef5SPaul Beesley- ``DISABLE_BIN_GENERATION``: Boolean option to disable the generation 20743f35ef5SPaul Beesley of the binary image. If set to 1, then only the ELF image is built. 20843f35ef5SPaul Beesley 0 is the default. 20943f35ef5SPaul Beesley 2100063dd17SJavier Almansa Sobrino- ``DISABLE_MTPMU``: Boolean option to disable FEAT_MTPMU if implemented 2110063dd17SJavier Almansa Sobrino (Armv8.6 onwards). Its default value is 0 to keep consistency with platforms 2120063dd17SJavier Almansa Sobrino that do not implement FEAT_MTPMU. For more information on FEAT_MTPMU, 2130063dd17SJavier Almansa Sobrino check the latest Arm ARM. 2140063dd17SJavier Almansa Sobrino 21543f35ef5SPaul Beesley- ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted 21643f35ef5SPaul Beesley Board Boot authentication at runtime. This option is meant to be enabled only 21743f35ef5SPaul Beesley for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this 21843f35ef5SPaul Beesley flag has to be enabled. 0 is the default. 21943f35ef5SPaul Beesley 22043f35ef5SPaul Beesley- ``E``: Boolean option to make warnings into errors. Default is 1. 22143f35ef5SPaul Beesley 22243f35ef5SPaul Beesley- ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of 22343f35ef5SPaul Beesley the normal boot flow. It must specify the entry point address of the EL3 22443f35ef5SPaul Beesley payload. Please refer to the "Booting an EL3 payload" section for more 22543f35ef5SPaul Beesley details. 22643f35ef5SPaul Beesley 22743f35ef5SPaul Beesley- ``ENABLE_AMU``: Boolean option to enable Activity Monitor Unit extensions. 22843f35ef5SPaul Beesley This is an optional architectural feature available on v8.4 onwards. Some 22943f35ef5SPaul Beesley v8.2 implementations also implement an AMU and this option can be used to 23043f35ef5SPaul Beesley enable this feature on those systems as well. Default is 0. 23143f35ef5SPaul Beesley 2321fd685a7SChris Kay- ``ENABLE_AMU_AUXILIARY_COUNTERS``: Enables support for AMU auxiliary counters 2331fd685a7SChris Kay (also known as group 1 counters). These are implementation-defined counters, 2341fd685a7SChris Kay and as such require additional platform configuration. Default is 0. 2351fd685a7SChris Kay 236742ca230SChris Kay- ``ENABLE_AMU_FCONF``: Enables configuration of the AMU through FCONF, which 237742ca230SChris Kay allows platforms with auxiliary counters to describe them via the 238742ca230SChris Kay ``HW_CONFIG`` device tree blob. Default is 0. 239742ca230SChris Kay 24043f35ef5SPaul Beesley- ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()`` 24143f35ef5SPaul Beesley are compiled out. For debug builds, this option defaults to 1, and calls to 24243f35ef5SPaul Beesley ``assert()`` are left in place. For release builds, this option defaults to 0 24343f35ef5SPaul Beesley and calls to ``assert()`` function are compiled out. This option can be set 24443f35ef5SPaul Beesley independently of ``DEBUG``. It can also be used to hide any auxiliary code 24543f35ef5SPaul Beesley that is only required for the assertion and does not fit in the assertion 24643f35ef5SPaul Beesley itself. 24743f35ef5SPaul Beesley 24868c76088SAlexei Fedorov- ``ENABLE_BACKTRACE``: This option controls whether to enable backtrace 24943f35ef5SPaul Beesley dumps or not. It is supported in both AArch64 and AArch32. However, in 25043f35ef5SPaul Beesley AArch32 the format of the frame records are not defined in the AAPCS and they 25143f35ef5SPaul Beesley are defined by the implementation. This implementation of backtrace only 25243f35ef5SPaul Beesley supports the format used by GCC when T32 interworking is disabled. For this 25343f35ef5SPaul Beesley reason enabling this option in AArch32 will force the compiler to only 25443f35ef5SPaul Beesley generate A32 code. This option is enabled by default only in AArch64 debug 25543f35ef5SPaul Beesley builds, but this behaviour can be overridden in each platform's Makefile or 25643f35ef5SPaul Beesley in the build command line. 25743f35ef5SPaul Beesley 258d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_AMUv1``: Numeric value to enable access to the HAFGRTR_EL2 25964017767SJayanth Dodderi Chidanand (Hypervisor Activity Monitors Fine-Grained Read Trap Register) during EL2 260d9e984ccSJayanth Dodderi Chidanand to EL3 context save/restore operations. This flag can take the values 0 to 2, 261d9e984ccSJayanth Dodderi Chidanand to align with the ``FEATURE_DETECTION`` mechanism. It is an optional feature 262d9e984ccSJayanth Dodderi Chidanand available on v8.4 and onwards and must be set to either 1 or 2 alongside 263d9e984ccSJayanth Dodderi Chidanand ``ENABLE_FEAT_FGT``, to access the HAFGRTR_EL2 register. 264d9e984ccSJayanth Dodderi Chidanand Default value is ``0``. 26564017767SJayanth Dodderi Chidanand 266d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_AMUv1p1``: Numeric value to enable the ``FEAT_AMUv1p1`` 267d9e984ccSJayanth Dodderi Chidanand extension. ``FEAT_AMUv1p1`` is an optional feature available on Arm v8.6 268d9e984ccSJayanth Dodderi Chidanand onwards. This flag can take the values 0 to 2, to align with the 269d9e984ccSJayanth Dodderi Chidanand ``FEATURE_DETECTION`` mechanism. Default value is ``0``. 270d9e984ccSJayanth Dodderi Chidanand 271d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_CSV2_2``: Numeric value to enable the ``FEAT_CSV2_2`` 272d9e984ccSJayanth Dodderi Chidanand extension. It allows access to the SCXTNUM_EL2 (Software Context Number) 273d9e984ccSJayanth Dodderi Chidanand register during EL2 context save/restore operations. ``FEAT_CSV2_2`` is an 274d9e984ccSJayanth Dodderi Chidanand optional feature available on Arm v8.0 onwards. This flag can take values 275d9e984ccSJayanth Dodderi Chidanand 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. 276d9e984ccSJayanth Dodderi Chidanand Default value is ``0``. 277d9e984ccSJayanth Dodderi Chidanand 278d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_DIT``: Numeric value to enable ``FEAT_DIT`` (Data Independent 279d9e984ccSJayanth Dodderi Chidanand Timing) extension. It allows setting the ``DIT`` bit of PSTATE in EL3. 280d9e984ccSJayanth Dodderi Chidanand ``FEAT_DIT`` is a mandatory architectural feature and is enabled from v8.4 281d9e984ccSJayanth Dodderi Chidanand and upwards. This flag can take the values 0 to 2, to align with the 282d9e984ccSJayanth Dodderi Chidanand ``FEATURE_DETECTION`` mechanism. Default value is ``0``. 283d9e984ccSJayanth Dodderi Chidanand 284d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_ECV``: Numeric value to enable support for the Enhanced Counter 28564017767SJayanth Dodderi Chidanand Virtualization feature, allowing for access to the CNTPOFF_EL2 (Counter-timer 28664017767SJayanth Dodderi Chidanand Physical Offset register) during EL2 to EL3 context save/restore operations. 287d9e984ccSJayanth Dodderi Chidanand Its a mandatory architectural feature and is enabled from v8.6 and upwards. 288d9e984ccSJayanth Dodderi Chidanand This flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 289d9e984ccSJayanth Dodderi Chidanand mechanism. Default value is ``0``. 29064017767SJayanth Dodderi Chidanand 291d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_FGT``: Numeric value to enable support for FGT (Fine Grain Traps) 29264017767SJayanth Dodderi Chidanand feature allowing for access to the HDFGRTR_EL2 (Hypervisor Debug Fine-Grained 29364017767SJayanth Dodderi Chidanand Read Trap Register) during EL2 to EL3 context save/restore operations. 294d9e984ccSJayanth Dodderi Chidanand Its a mandatory architectural feature and is enabled from v8.6 and upwards. 295d9e984ccSJayanth Dodderi Chidanand This flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 296d9e984ccSJayanth Dodderi Chidanand mechanism. Default value is ``0``. 29764017767SJayanth Dodderi Chidanand 298d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_HCX``: Numeric value to set the bit SCR_EL3.HXEn in EL3 to 299d9e984ccSJayanth Dodderi Chidanand allow access to HCRX_EL2 (extended hypervisor control register) from EL2 as 300d9e984ccSJayanth Dodderi Chidanand well as adding HCRX_EL2 to the EL2 context save/restore operations. Its a 301d9e984ccSJayanth Dodderi Chidanand mandatory architectural feature and is enabled from v8.7 and upwards. This 302d9e984ccSJayanth Dodderi Chidanand flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 303d9e984ccSJayanth Dodderi Chidanand mechanism. Default value is ``0``. 304d9e984ccSJayanth Dodderi Chidanand 305d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_PAN``: Numeric value to enable the ``FEAT_PAN`` (Privileged 306d9e984ccSJayanth Dodderi Chidanand Access Never) extension. ``FEAT_PAN`` adds a bit to PSTATE, generating a 307d9e984ccSJayanth Dodderi Chidanand permission fault for any privileged data access from EL1/EL2 to virtual 308d9e984ccSJayanth Dodderi Chidanand memory address, accessible at EL0, provided (HCR_EL2.E2H=1). It is a 309d9e984ccSJayanth Dodderi Chidanand mandatory architectural feature and is enabled from v8.1 and upwards. This 310d9e984ccSJayanth Dodderi Chidanand flag can take values 0 to 2, to align with the ``FEATURE_DETECTION`` 311d9e984ccSJayanth Dodderi Chidanand mechanism. Default value is ``0``. 312d9e984ccSJayanth Dodderi Chidanand 313d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_RNG``: Numeric value to enable the ``FEAT_RNG`` extension. 314d9e984ccSJayanth Dodderi Chidanand ``FEAT_RNG`` is an optional feature available on Arm v8.5 onwards. This 315d9e984ccSJayanth Dodderi Chidanand flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 316d9e984ccSJayanth Dodderi Chidanand mechanism. Default is ``0``. 317d9e984ccSJayanth Dodderi Chidanand 318d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_SB``: Numeric value to enable the ``FEAT_SB`` (Speculation 319d9e984ccSJayanth Dodderi Chidanand Barrier) extension allowing access to ``sb`` instruction. ``FEAT_SB`` is an 320d9e984ccSJayanth Dodderi Chidanand optional feature and defaults to ``0`` for pre-Armv8.5 CPUs but are mandatory 321d9e984ccSJayanth Dodderi Chidanand for Armv8.5 or later CPUs. This flag can take values 0 to 2, to align with 322d9e984ccSJayanth Dodderi Chidanand ``FEATURE_DETECTION`` mechanism. It is enabled from v8.5 and upwards and if 323d9e984ccSJayanth Dodderi Chidanand needed could be overidden from platforms explicitly. Default value is ``0``. 324d9e984ccSJayanth Dodderi Chidanand 325d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_SEL2``: Numeric value to enable the ``FEAT_SEL2`` (Secure EL2) 326d9e984ccSJayanth Dodderi Chidanand extension. ``FEAT_SEL2`` is a mandatory feature available on Arm v8.4. 327d9e984ccSJayanth Dodderi Chidanand This flag can take values 0 to 2, to align with the ``FEATURE_DETECTION`` 328d9e984ccSJayanth Dodderi Chidanand mechanism. Default is ``0``. 329d9e984ccSJayanth Dodderi Chidanand 330d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_VHE``: Numeric value to enable the ``FEAT_VHE`` (Virtualization 331d9e984ccSJayanth Dodderi Chidanand Host Extensions) extension. It allows access to CONTEXTIDR_EL2 register 332d9e984ccSJayanth Dodderi Chidanand during EL2 context save/restore operations.``FEAT_VHE`` is a mandatory 333d9e984ccSJayanth Dodderi Chidanand architectural feature and is enabled from v8.1 and upwards. It can take 334d9e984ccSJayanth Dodderi Chidanand values 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. 335d9e984ccSJayanth Dodderi Chidanand Default value is ``0``. 336cb4ec47bSjohpow01 337edbce9aaSzelalem-aweke- ``ENABLE_LTO``: Boolean option to enable Link Time Optimization (LTO) 338edbce9aaSzelalem-aweke support in GCC for TF-A. This option is currently only supported for 339edbce9aaSzelalem-aweke AArch64. Default is 0. 340edbce9aaSzelalem-aweke 341d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_MPAM_FOR_LOWER_ELS``: Numeric value to enable lower ELs to use MPAM 34243f35ef5SPaul Beesley feature. MPAM is an optional Armv8.4 extension that enables various memory 34343f35ef5SPaul Beesley system components and resources to define partitions; software running at 34443f35ef5SPaul Beesley various ELs can assign themselves to desired partition to control their 34543f35ef5SPaul Beesley performance aspects. 34643f35ef5SPaul Beesley 347d9e984ccSJayanth Dodderi Chidanand This flag can take values 0 to 2, to align with the ``FEATURE_DETECTION`` 348d9e984ccSJayanth Dodderi Chidanand mechanism. When this option is set to ``1`` or ``2``, EL3 allows lower ELs to 349d9e984ccSJayanth Dodderi Chidanand access their own MPAM registers without trapping into EL3. This option 350d9e984ccSJayanth Dodderi Chidanand doesn't make use of partitioning in EL3, however. Platform initialisation 351d9e984ccSJayanth Dodderi Chidanand code should configure and use partitions in EL3 as required. This option 352d9e984ccSJayanth Dodderi Chidanand defaults to ``0``. 35343f35ef5SPaul Beesley 35468120783SChris Kay- ``ENABLE_MPMM``: Boolean option to enable support for the Maximum Power 35568120783SChris Kay Mitigation Mechanism supported by certain Arm cores, which allows the SoC 35668120783SChris Kay firmware to detect and limit high activity events to assist in SoC processor 35768120783SChris Kay power domain dynamic power budgeting and limit the triggering of whole-rail 35868120783SChris Kay (i.e. clock chopping) responses to overcurrent conditions. Defaults to ``0``. 35968120783SChris Kay 36068120783SChris Kay- ``ENABLE_MPMM_FCONF``: Enables configuration of MPMM through FCONF, which 36168120783SChris Kay allows platforms with cores supporting MPMM to describe them via the 36268120783SChris Kay ``HW_CONFIG`` device tree blob. Default is 0. 36368120783SChris Kay 36443f35ef5SPaul Beesley- ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE) 36543f35ef5SPaul Beesley support within generic code in TF-A. This option is currently only supported 3664324a14bSYann Gautier in BL2_AT_EL3, BL31, and BL32 (TSP) for AARCH64 binaries, and in BL32 3674324a14bSYann Gautier (SP_min) for AARCH32. Default is 0. 36843f35ef5SPaul Beesley 36943f35ef5SPaul Beesley- ``ENABLE_PMF``: Boolean option to enable support for optional Performance 37043f35ef5SPaul Beesley Measurement Framework(PMF). Default is 0. 37143f35ef5SPaul Beesley 37243f35ef5SPaul Beesley- ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI 37343f35ef5SPaul Beesley functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0. 37443f35ef5SPaul Beesley In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must 37543f35ef5SPaul Beesley be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in 37643f35ef5SPaul Beesley software. 37743f35ef5SPaul Beesley 378d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_RME``: Numeric value to enable support for the ARMv9 Realm 379d9e984ccSJayanth Dodderi Chidanand Management Extension. This flag can take the values 0 to 2, to align with 380d9e984ccSJayanth Dodderi Chidanand the ``FEATURE_DETECTION`` mechanism. Default value is 0. This is currently 381d9e984ccSJayanth Dodderi Chidanand an experimental feature. 3825b18de09SZelalem Aweke 38343f35ef5SPaul Beesley- ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime 38443f35ef5SPaul Beesley instrumentation which injects timestamp collection points into TF-A to 38543f35ef5SPaul Beesley allow runtime performance to be measured. Currently, only PSCI is 38643f35ef5SPaul Beesley instrumented. Enabling this option enables the ``ENABLE_PMF`` build option 38743f35ef5SPaul Beesley as well. Default is 0. 38843f35ef5SPaul Beesley 389dc78e62dSjohpow01- ``ENABLE_SME_FOR_NS``: Boolean option to enable Scalable Matrix Extension 390dc78e62dSjohpow01 (SME), SVE, and FPU/SIMD for the non-secure world only. These features share 391dc78e62dSjohpow01 registers so are enabled together. Using this option without 392dc78e62dSjohpow01 ENABLE_SME_FOR_SWD=1 will cause SME, SVE, and FPU/SIMD instructions in secure 393dc78e62dSjohpow01 world to trap to EL3. SME is an optional architectural feature for AArch64 394dc78e62dSjohpow01 and TF-A support is experimental. At this time, this build option cannot be 3954333f95bSManish Pandey used on systems that have SPD=spmd/SPM_MM or ENABLE_RME, and attempting to 3964333f95bSManish Pandey build with these options will fail. Default is 0. 397dc78e62dSjohpow01 398dc78e62dSjohpow01- ``ENABLE_SME_FOR_SWD``: Boolean option to enable the Scalable Matrix 399dc78e62dSjohpow01 Extension for secure world use along with SVE and FPU/SIMD, ENABLE_SME_FOR_NS 400dc78e62dSjohpow01 must also be set to use this. If enabling this, the secure world MUST 401dc78e62dSjohpow01 handle context switching for SME, SVE, and FPU/SIMD registers to ensure that 402dc78e62dSjohpow01 no data is leaked to non-secure world. This is experimental. Default is 0. 403dc78e62dSjohpow01 40443f35ef5SPaul Beesley- ``ENABLE_SPE_FOR_LOWER_ELS`` : Boolean option to enable Statistical Profiling 40543f35ef5SPaul Beesley extensions. This is an optional architectural feature for AArch64. 40643f35ef5SPaul Beesley The default is 1 but is automatically disabled when the target architecture 40743f35ef5SPaul Beesley is AArch32. 40843f35ef5SPaul Beesley 40943f35ef5SPaul Beesley- ``ENABLE_SVE_FOR_NS``: Boolean option to enable Scalable Vector Extension 41043f35ef5SPaul Beesley (SVE) for the Non-secure world only. SVE is an optional architectural feature 41143f35ef5SPaul Beesley for AArch64. Note that when SVE is enabled for the Non-secure world, access 4120c5e7d1cSMax Shvetsov to SIMD and floating-point functionality from the Secure world is disabled by 4130c5e7d1cSMax Shvetsov default and controlled with ENABLE_SVE_FOR_SWD. 41443f35ef5SPaul Beesley This is to avoid corruption of the Non-secure world data in the Z-registers 41543f35ef5SPaul Beesley which are aliased by the SIMD and FP registers. The build option is not 41643f35ef5SPaul Beesley compatible with the ``CTX_INCLUDE_FPREGS`` build option, and will raise an 41743f35ef5SPaul Beesley assert on platforms where SVE is implemented and ``ENABLE_SVE_FOR_NS`` set to 418dc78e62dSjohpow01 1. The default is 1 but is automatically disabled when ENABLE_SME_FOR_NS=1 4194333f95bSManish Pandey since SME encompasses SVE. At this time, this build option cannot be used on 4204333f95bSManish Pandey systems that have SPM_MM enabled. 42143f35ef5SPaul Beesley 4220c5e7d1cSMax Shvetsov- ``ENABLE_SVE_FOR_SWD``: Boolean option to enable SVE for the Secure world. 4230c5e7d1cSMax Shvetsov SVE is an optional architectural feature for AArch64. Note that this option 424d9e984ccSJayanth Dodderi Chidanand requires ENABLE_SVE_FOR_NS to be enabled. The default is 0 and it 425d9e984ccSJayanth Dodderi Chidanand is automatically disabled when the target architecture is AArch32. 4260c5e7d1cSMax Shvetsov 42743f35ef5SPaul Beesley- ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection 42843f35ef5SPaul Beesley checks in GCC. Allowed values are "all", "strong", "default" and "none". The 42943f35ef5SPaul Beesley default value is set to "none". "strong" is the recommended stack protection 43043f35ef5SPaul Beesley level if this feature is desired. "none" disables the stack protection. For 43143f35ef5SPaul Beesley all values other than "none", the ``plat_get_stack_protector_canary()`` 43243f35ef5SPaul Beesley platform hook needs to be implemented. The value is passed as the last 43343f35ef5SPaul Beesley component of the option ``-fstack-protector-$ENABLE_STACK_PROTECTOR``. 43443f35ef5SPaul Beesley 435f97062a5SSumit Garg- ``ENCRYPT_BL31``: Binary flag to enable encryption of BL31 firmware. This 436700e7685SManish Pandey flag depends on ``DECRYPTION_SUPPORT`` build flag. 437f97062a5SSumit Garg 438f97062a5SSumit Garg- ``ENCRYPT_BL32``: Binary flag to enable encryption of Secure BL32 payload. 439700e7685SManish Pandey This flag depends on ``DECRYPTION_SUPPORT`` build flag. 440f97062a5SSumit Garg 441f97062a5SSumit Garg- ``ENC_KEY``: A 32-byte (256-bit) symmetric key in hex string format. It could 442f97062a5SSumit Garg either be SSK or BSSK depending on ``FW_ENC_STATUS`` flag. This value depends 443700e7685SManish Pandey on ``DECRYPTION_SUPPORT`` build flag. 444f97062a5SSumit Garg 445f97062a5SSumit Garg- ``ENC_NONCE``: A 12-byte (96-bit) encryption nonce or Initialization Vector 446f97062a5SSumit Garg (IV) in hex string format. This value depends on ``DECRYPTION_SUPPORT`` 447700e7685SManish Pandey build flag. 448f97062a5SSumit Garg 44943f35ef5SPaul Beesley- ``ERROR_DEPRECATED``: This option decides whether to treat the usage of 45043f35ef5SPaul Beesley deprecated platform APIs, helper functions or drivers within Trusted 45143f35ef5SPaul Beesley Firmware as error. It can take the value 1 (flag the use of deprecated 45243f35ef5SPaul Beesley APIs as error) or 0. The default is 0. 45343f35ef5SPaul Beesley 45443f35ef5SPaul Beesley- ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions 45543f35ef5SPaul Beesley targeted at EL3. When set ``0`` (default), no exceptions are expected or 45643f35ef5SPaul Beesley handled at EL3, and a panic will result. This is supported only for AArch64 45743f35ef5SPaul Beesley builds. 45843f35ef5SPaul Beesley 4596ac269d1SJavier Almansa Sobrino- ``EVENT_LOG_LEVEL``: Chooses the log level to use for Measured Boot when 4606ac269d1SJavier Almansa Sobrino ``MEASURED_BOOT`` is enabled. For a list of valid values, see ``LOG_LEVEL``. 4616ac269d1SJavier Almansa Sobrino Default value is 40 (LOG_LEVEL_INFO). 4626ac269d1SJavier Almansa Sobrino 46343f35ef5SPaul Beesley- ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault 46443f35ef5SPaul Beesley injection from lower ELs, and this build option enables lower ELs to use 46543f35ef5SPaul Beesley Error Records accessed via System Registers to inject faults. This is 46643f35ef5SPaul Beesley applicable only to AArch64 builds. 46743f35ef5SPaul Beesley 46843f35ef5SPaul Beesley This feature is intended for testing purposes only, and is advisable to keep 46943f35ef5SPaul Beesley disabled for production images. 47043f35ef5SPaul Beesley 471d9e984ccSJayanth Dodderi Chidanand- ``FEATURE_DETECTION``: Boolean option to enable the architectural features 472d9e984ccSJayanth Dodderi Chidanand detection mechanism. It detects whether the Architectural features enabled 473d9e984ccSJayanth Dodderi Chidanand through feature specific build flags are supported by the PE or not by 474d9e984ccSJayanth Dodderi Chidanand validating them either at boot phase or at runtime based on the value 475d9e984ccSJayanth Dodderi Chidanand possessed by the feature flag (0 to 2) and report error messages at an early 476d9e984ccSJayanth Dodderi Chidanand stage. 477d9e984ccSJayanth Dodderi Chidanand 478d9e984ccSJayanth Dodderi Chidanand This prevents and benefits us from EL3 runtime exceptions during context save 479d9e984ccSJayanth Dodderi Chidanand and restore routines guarded by these build flags. Henceforth validating them 480d9e984ccSJayanth Dodderi Chidanand before their usage provides more control on the actions taken under them. 481d9e984ccSJayanth Dodderi Chidanand 482d9e984ccSJayanth Dodderi Chidanand The mechanism permits the build flags to take values 0, 1 or 2 and 483d9e984ccSJayanth Dodderi Chidanand evaluates them accordingly. 484d9e984ccSJayanth Dodderi Chidanand 485d9e984ccSJayanth Dodderi Chidanand Lets consider ``ENABLE_FEAT_HCX``, build flag for ``FEAT_HCX`` as an example: 486d9e984ccSJayanth Dodderi Chidanand 487d9e984ccSJayanth Dodderi Chidanand :: 488d9e984ccSJayanth Dodderi Chidanand 489d9e984ccSJayanth Dodderi Chidanand ENABLE_FEAT_HCX = 0: Feature disabled statically at compile time. 490d9e984ccSJayanth Dodderi Chidanand ENABLE_FEAT_HCX = 1: Feature Enabled and the flag is validated at boottime. 491d9e984ccSJayanth Dodderi Chidanand ENABLE_FEAT_HCX = 2: Feature Enabled and the flag is validated at runtime. 492d9e984ccSJayanth Dodderi Chidanand 493d9e984ccSJayanth Dodderi Chidanand In the above example, if the feature build flag, ``ENABLE_FEAT_HCX`` set to 494d9e984ccSJayanth Dodderi Chidanand 0, feature is disabled statically during compilation. If it is defined as 1, 495d9e984ccSJayanth Dodderi Chidanand feature is validated, wherein FEAT_HCX is detected at boot time. In case not 496d9e984ccSJayanth Dodderi Chidanand implemented by the PE, a hard panic is generated. Finally, if the flag is set 497d9e984ccSJayanth Dodderi Chidanand to 2, feature is validated at runtime. 498d9e984ccSJayanth Dodderi Chidanand 499d9e984ccSJayanth Dodderi Chidanand Note that the entire implementation is divided into two phases, wherein as 500d9e984ccSJayanth Dodderi Chidanand as part of phase-1 we are supporting the values 0,1. Value 2 is currently not 501d9e984ccSJayanth Dodderi Chidanand supported and is planned to be handled explicilty in phase-2 implementation. 502d9e984ccSJayanth Dodderi Chidanand 503d9e984ccSJayanth Dodderi Chidanand FEATURE_DETECTION macro is disabled by default, and is currently an 504d9e984ccSJayanth Dodderi Chidanand experimental procedure. Platforms can explicitly make use of this by 505d9e984ccSJayanth Dodderi Chidanand mechanism, by enabling it to validate whether they have set their build flags 506d9e984ccSJayanth Dodderi Chidanand properly at an early phase. 507d9e984ccSJayanth Dodderi Chidanand 50843f35ef5SPaul Beesley- ``FIP_NAME``: This is an optional build option which specifies the FIP 50943f35ef5SPaul Beesley filename for the ``fip`` target. Default is ``fip.bin``. 51043f35ef5SPaul Beesley 51143f35ef5SPaul Beesley- ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU 51243f35ef5SPaul Beesley FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``. 51343f35ef5SPaul Beesley 514f97062a5SSumit Garg- ``FW_ENC_STATUS``: Top level firmware's encryption numeric flag, values: 515f97062a5SSumit Garg 516f97062a5SSumit Garg :: 517f97062a5SSumit Garg 518f97062a5SSumit Garg 0: Encryption is done with Secret Symmetric Key (SSK) which is common 519f97062a5SSumit Garg for a class of devices. 520f97062a5SSumit Garg 1: Encryption is done with Binding Secret Symmetric Key (BSSK) which is 521f97062a5SSumit Garg unique per device. 522f97062a5SSumit Garg 523700e7685SManish Pandey This flag depends on ``DECRYPTION_SUPPORT`` build flag. 524f97062a5SSumit Garg 52543f35ef5SPaul Beesley- ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create`` 52643f35ef5SPaul Beesley tool to create certificates as per the Chain of Trust described in 52743f35ef5SPaul Beesley :ref:`Trusted Board Boot`. The build system then calls ``fiptool`` to 52843f35ef5SPaul Beesley include the certificates in the FIP and FWU_FIP. Default value is '0'. 52943f35ef5SPaul Beesley 53043f35ef5SPaul Beesley Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support 53143f35ef5SPaul Beesley for the Trusted Board Boot feature in the BL1 and BL2 images, to generate 53243f35ef5SPaul Beesley the corresponding certificates, and to include those certificates in the 53343f35ef5SPaul Beesley FIP and FWU_FIP. 53443f35ef5SPaul Beesley 53543f35ef5SPaul Beesley Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2 53643f35ef5SPaul Beesley images will not include support for Trusted Board Boot. The FIP will still 53743f35ef5SPaul Beesley include the corresponding certificates. This FIP can be used to verify the 53843f35ef5SPaul Beesley Chain of Trust on the host machine through other mechanisms. 53943f35ef5SPaul Beesley 54043f35ef5SPaul Beesley Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2 54143f35ef5SPaul Beesley images will include support for Trusted Board Boot, but the FIP and FWU_FIP 54243f35ef5SPaul Beesley will not include the corresponding certificates, causing a boot failure. 54343f35ef5SPaul Beesley 54443f35ef5SPaul Beesley- ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have 54543f35ef5SPaul Beesley inherent support for specific EL3 type interrupts. Setting this build option 54643f35ef5SPaul Beesley to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both 5476844c347SMadhukar Pappireddy by :ref:`platform abstraction layer<platform Interrupt Controller API>` and 5486844c347SMadhukar Pappireddy :ref:`Interrupt Management Framework<Interrupt Management Framework>`. 54943f35ef5SPaul Beesley This allows GICv2 platforms to enable features requiring EL3 interrupt type. 55043f35ef5SPaul Beesley This also means that all GICv2 Group 0 interrupts are delivered to EL3, and 55143f35ef5SPaul Beesley the Secure Payload interrupts needs to be synchronously handed over to Secure 55243f35ef5SPaul Beesley EL1 for handling. The default value of this option is ``0``, which means the 55343f35ef5SPaul Beesley Group 0 interrupts are assumed to be handled by Secure EL1. 55443f35ef5SPaul Beesley 55543f35ef5SPaul Beesley- ``HANDLE_EA_EL3_FIRST``: When set to ``1``, External Aborts and SError 55643f35ef5SPaul Beesley Interrupts will be always trapped in EL3 i.e. in BL31 at runtime. When set to 55743f35ef5SPaul Beesley ``0`` (default), these exceptions will be trapped in the current exception 55843f35ef5SPaul Beesley level (or in EL1 if the current exception level is EL0). 55943f35ef5SPaul Beesley 56043f35ef5SPaul Beesley- ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific 56143f35ef5SPaul Beesley software operations are required for CPUs to enter and exit coherency. 56243f35ef5SPaul Beesley However, newer systems exist where CPUs' entry to and exit from coherency 56343f35ef5SPaul Beesley is managed in hardware. Such systems require software to only initiate these 56443f35ef5SPaul Beesley operations, and the rest is managed in hardware, minimizing active software 56543f35ef5SPaul Beesley management. In such systems, this boolean option enables TF-A to carry out 56643f35ef5SPaul Beesley build and run-time optimizations during boot and power management operations. 56743f35ef5SPaul Beesley This option defaults to 0 and if it is enabled, then it implies 56843f35ef5SPaul Beesley ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled. 56943f35ef5SPaul Beesley 57043f35ef5SPaul Beesley If this flag is disabled while the platform which TF-A is compiled for 57143f35ef5SPaul Beesley includes cores that manage coherency in hardware, then a compilation error is 57243f35ef5SPaul Beesley generated. This is based on the fact that a system cannot have, at the same 57343f35ef5SPaul Beesley time, cores that manage coherency in hardware and cores that don't. In other 57443f35ef5SPaul Beesley words, a platform cannot have, at the same time, cores that require 57543f35ef5SPaul Beesley ``HW_ASSISTED_COHERENCY=1`` and cores that require 57643f35ef5SPaul Beesley ``HW_ASSISTED_COHERENCY=0``. 57743f35ef5SPaul Beesley 57843f35ef5SPaul Beesley Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of 57943f35ef5SPaul Beesley translation library (xlat tables v2) must be used; version 1 of translation 58043f35ef5SPaul Beesley library is not supported. 58143f35ef5SPaul Beesley 582b890b36dSLouis Mayencourt- ``INVERTED_MEMMAP``: memmap tool print by default lower addresses at the 58347147013SDavid Horstmann bottom, higher addresses at the top. This build flag can be set to '1' to 584b890b36dSLouis Mayencourt invert this behavior. Lower addresses will be printed at the top and higher 585b890b36dSLouis Mayencourt addresses at the bottom. 586b890b36dSLouis Mayencourt 58743f35ef5SPaul Beesley- ``JUNO_AARCH32_EL3_RUNTIME``: This build flag enables you to execute EL3 58843f35ef5SPaul Beesley runtime software in AArch32 mode, which is required to run AArch32 on Juno. 58943f35ef5SPaul Beesley By default this flag is set to '0'. Enabling this flag builds BL1 and BL2 in 59043f35ef5SPaul Beesley AArch64 and facilitates the loading of ``SP_MIN`` and BL33 as AArch32 executable 59143f35ef5SPaul Beesley images. 59243f35ef5SPaul Beesley 59343f35ef5SPaul Beesley- ``KEY_ALG``: This build flag enables the user to select the algorithm to be 59443f35ef5SPaul Beesley used for generating the PKCS keys and subsequent signing of the certificate. 59543f35ef5SPaul Beesley It accepts 3 values: ``rsa``, ``rsa_1_5`` and ``ecdsa``. The option 59643f35ef5SPaul Beesley ``rsa_1_5`` is the legacy PKCS#1 RSA 1.5 algorithm which is not TBBR 59743f35ef5SPaul Beesley compliant and is retained only for compatibility. The default value of this 59843f35ef5SPaul Beesley flag is ``rsa`` which is the TBBR compliant PKCS#1 RSA 2.1 scheme. 59943f35ef5SPaul Beesley 600b8622922SGilad Ben-Yossef- ``KEY_SIZE``: This build flag enables the user to select the key size for 601b8622922SGilad Ben-Yossef the algorithm specified by ``KEY_ALG``. The valid values for ``KEY_SIZE`` 602b8622922SGilad Ben-Yossef depend on the chosen algorithm and the cryptographic module. 603b8622922SGilad Ben-Yossef 604b8622922SGilad Ben-Yossef +-----------+------------------------------------+ 605b8622922SGilad Ben-Yossef | KEY_ALG | Possible key sizes | 606b8622922SGilad Ben-Yossef +===========+====================================+ 607b8622922SGilad Ben-Yossef | rsa | 1024 , 2048 (default), 3072, 4096* | 608b8622922SGilad Ben-Yossef +-----------+------------------------------------+ 609b8622922SGilad Ben-Yossef | ecdsa | unavailable | 610b8622922SGilad Ben-Yossef +-----------+------------------------------------+ 611b8622922SGilad Ben-Yossef 612b8622922SGilad Ben-Yossef * Only 2048 bits size is available with CryptoCell 712 SBROM release 1. 613b8622922SGilad Ben-Yossef Only 3072 bits size is available with CryptoCell 712 SBROM release 2. 614b8622922SGilad Ben-Yossef 61543f35ef5SPaul Beesley- ``HASH_ALG``: This build flag enables the user to select the secure hash 61643f35ef5SPaul Beesley algorithm. It accepts 3 values: ``sha256``, ``sha384`` and ``sha512``. 61743f35ef5SPaul Beesley The default value of this flag is ``sha256``. 61843f35ef5SPaul Beesley 61943f35ef5SPaul Beesley- ``LDFLAGS``: Extra user options appended to the linkers' command line in 62043f35ef5SPaul Beesley addition to the one set by the build system. 62143f35ef5SPaul Beesley 62243f35ef5SPaul Beesley- ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log 62343f35ef5SPaul Beesley output compiled into the build. This should be one of the following: 62443f35ef5SPaul Beesley 62543f35ef5SPaul Beesley :: 62643f35ef5SPaul Beesley 62743f35ef5SPaul Beesley 0 (LOG_LEVEL_NONE) 62843f35ef5SPaul Beesley 10 (LOG_LEVEL_ERROR) 62943f35ef5SPaul Beesley 20 (LOG_LEVEL_NOTICE) 63043f35ef5SPaul Beesley 30 (LOG_LEVEL_WARNING) 63143f35ef5SPaul Beesley 40 (LOG_LEVEL_INFO) 63243f35ef5SPaul Beesley 50 (LOG_LEVEL_VERBOSE) 63343f35ef5SPaul Beesley 63443f35ef5SPaul Beesley All log output up to and including the selected log level is compiled into 63543f35ef5SPaul Beesley the build. The default value is 40 in debug builds and 20 in release builds. 63643f35ef5SPaul Beesley 6378c105290SAlexei Fedorov- ``MEASURED_BOOT``: Boolean flag to include support for the Measured Boot 6380aa0b3afSManish V Badarkhe feature. This flag can be enabled with ``TRUSTED_BOARD_BOOT`` in order to 6390aa0b3afSManish V Badarkhe provide trust that the code taking the measurements and recording them has 6400aa0b3afSManish V Badarkhe not been tampered with. 641cc255b9fSSandrine Bailleux 642700e7685SManish Pandey This option defaults to 0. 6438c105290SAlexei Fedorov 64443f35ef5SPaul Beesley- ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It 64543f35ef5SPaul Beesley specifies the file that contains the Non-Trusted World private key in PEM 64643f35ef5SPaul Beesley format. If ``SAVE_KEYS=1``, this file name will be used to save the key. 64743f35ef5SPaul Beesley 64843f35ef5SPaul Beesley- ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is 64943f35ef5SPaul Beesley optional. It is only needed if the platform makefile specifies that it 65043f35ef5SPaul Beesley is required in order to build the ``fwu_fip`` target. 65143f35ef5SPaul Beesley 65243f35ef5SPaul Beesley- ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register 65343f35ef5SPaul Beesley contents upon world switch. It can take either 0 (don't save and restore) or 65443f35ef5SPaul Beesley 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it 65543f35ef5SPaul Beesley wants the timer registers to be saved and restored. 65643f35ef5SPaul Beesley 65743f35ef5SPaul Beesley- ``OVERRIDE_LIBC``: This option allows platforms to override the default libc 65843f35ef5SPaul Beesley for the BL image. It can be either 0 (include) or 1 (remove). The default 65943f35ef5SPaul Beesley value is 0. 66043f35ef5SPaul Beesley 66143f35ef5SPaul Beesley- ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that 66243f35ef5SPaul Beesley the underlying hardware is not a full PL011 UART but a minimally compliant 66343f35ef5SPaul Beesley generic UART, which is a subset of the PL011. The driver will not access 66443f35ef5SPaul Beesley any register that is not part of the SBSA generic UART specification. 66543f35ef5SPaul Beesley Default value is 0 (a full PL011 compliant UART is present). 66643f35ef5SPaul Beesley 66743f35ef5SPaul Beesley- ``PLAT``: Choose a platform to build TF-A for. The chosen platform name 66843f35ef5SPaul Beesley must be subdirectory of any depth under ``plat/``, and must contain a 66943f35ef5SPaul Beesley platform makefile named ``platform.mk``. For example, to build TF-A for the 67043f35ef5SPaul Beesley Arm Juno board, select PLAT=juno. 67143f35ef5SPaul Beesley 67243f35ef5SPaul Beesley- ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image 67343f35ef5SPaul Beesley instead of the normal boot flow. When defined, it must specify the entry 67443f35ef5SPaul Beesley point address for the preloaded BL33 image. This option is incompatible with 67543f35ef5SPaul Beesley ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority 67643f35ef5SPaul Beesley over ``PRELOADED_BL33_BASE``. 67743f35ef5SPaul Beesley 67843f35ef5SPaul Beesley- ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset 67943f35ef5SPaul Beesley vector address can be programmed or is fixed on the platform. It can take 68043f35ef5SPaul Beesley either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a 68143f35ef5SPaul Beesley programmable reset address, it is expected that a CPU will start executing 68243f35ef5SPaul Beesley code directly at the right address, both on a cold and warm reset. In this 68343f35ef5SPaul Beesley case, there is no need to identify the entrypoint on boot and the boot path 68443f35ef5SPaul Beesley can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface 68543f35ef5SPaul Beesley does not need to be implemented in this case. 68643f35ef5SPaul Beesley 68743f35ef5SPaul Beesley- ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats 68843f35ef5SPaul Beesley possible for the PSCI power-state parameter: original and extended State-ID 68943f35ef5SPaul Beesley formats. This flag if set to 1, configures the generic PSCI layer to use the 69043f35ef5SPaul Beesley extended format. The default value of this flag is 0, which means by default 69143f35ef5SPaul Beesley the original power-state format is used by the PSCI implementation. This flag 69243f35ef5SPaul Beesley should be specified by the platform makefile and it governs the return value 69343f35ef5SPaul Beesley of PSCI_FEATURES API for CPU_SUSPEND smc function id. When this option is 69443f35ef5SPaul Beesley enabled on Arm platforms, the option ``ARM_RECOM_STATE_ID_ENC`` needs to be 69543f35ef5SPaul Beesley set to 1 as well. 69643f35ef5SPaul Beesley 697d9e984ccSJayanth Dodderi Chidanand- ``RAS_EXTENSION``: Numeric value to enable Armv8.2 RAS features. RAS features 69843f35ef5SPaul Beesley are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2 699d9e984ccSJayanth Dodderi Chidanand or later CPUs. This flag can take the values 0 to 2, to align with the 700d9e984ccSJayanth Dodderi Chidanand ``FEATURE_DETECTION`` mechanism. 70143f35ef5SPaul Beesley 70243f35ef5SPaul Beesley When ``RAS_EXTENSION`` is set to ``1``, ``HANDLE_EA_EL3_FIRST`` must also be 70343f35ef5SPaul Beesley set to ``1``. 70443f35ef5SPaul Beesley 70543f35ef5SPaul Beesley This option is disabled by default. 70643f35ef5SPaul Beesley 70743f35ef5SPaul Beesley- ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead 70843f35ef5SPaul Beesley of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1 70943f35ef5SPaul Beesley entrypoint) or 1 (CPU reset to BL31 entrypoint). 71043f35ef5SPaul Beesley The default value is 0. 71143f35ef5SPaul Beesley 712*ac4ac38cSJorge Ramirez-Ortiz- ``RESET_TO_BL31_WITH_PARAMS``: If ``RESET_TO_BL31`` has been enabled, setting 713*ac4ac38cSJorge Ramirez-Ortiz this additional option guarantees that the input registers are not cleared 714*ac4ac38cSJorge Ramirez-Ortiz therefore allowing parameters to be passed to the BL31 entrypoint. 715*ac4ac38cSJorge Ramirez-Ortiz The default value is 0. 716*ac4ac38cSJorge Ramirez-Ortiz 71743f35ef5SPaul Beesley- ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided 71843f35ef5SPaul Beesley in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector 71943f35ef5SPaul Beesley instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1 72043f35ef5SPaul Beesley entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0. 72143f35ef5SPaul Beesley 72243f35ef5SPaul Beesley- ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the 723a6ffddecSMax Shvetsov file that contains the ROT private key in PEM format and enforces public key 724a6ffddecSMax Shvetsov hash generation. If ``SAVE_KEYS=1``, this 72543f35ef5SPaul Beesley file name will be used to save the key. 72643f35ef5SPaul Beesley 72743f35ef5SPaul Beesley- ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the 72843f35ef5SPaul Beesley certificate generation tool to save the keys used to establish the Chain of 72943f35ef5SPaul Beesley Trust. Allowed options are '0' or '1'. Default is '0' (do not save). 73043f35ef5SPaul Beesley 73143f35ef5SPaul Beesley- ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional. 73243f35ef5SPaul Beesley If a SCP_BL2 image is present then this option must be passed for the ``fip`` 73343f35ef5SPaul Beesley target. 73443f35ef5SPaul Beesley 73543f35ef5SPaul Beesley- ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the 73643f35ef5SPaul Beesley file that contains the SCP_BL2 private key in PEM format. If ``SAVE_KEYS=1``, 73743f35ef5SPaul Beesley this file name will be used to save the key. 73843f35ef5SPaul Beesley 73943f35ef5SPaul Beesley- ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is 74043f35ef5SPaul Beesley optional. It is only needed if the platform makefile specifies that it 74143f35ef5SPaul Beesley is required in order to build the ``fwu_fip`` target. 74243f35ef5SPaul Beesley 74343f35ef5SPaul Beesley- ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software 74443f35ef5SPaul Beesley Delegated Exception Interface to BL31 image. This defaults to ``0``. 74543f35ef5SPaul Beesley 74643f35ef5SPaul Beesley When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be 74743f35ef5SPaul Beesley set to ``1``. 74843f35ef5SPaul Beesley 74943f35ef5SPaul Beesley- ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be 75043f35ef5SPaul Beesley isolated on separate memory pages. This is a trade-off between security and 75143f35ef5SPaul Beesley memory usage. See "Isolating code and read-only data on separate memory 7524c65b4deSOlivier Deprez pages" section in :ref:`Firmware Design`. This flag is disabled by default 7534c65b4deSOlivier Deprez and affects all BL images. 75443f35ef5SPaul Beesley 755f8578e64SSamuel Holland- ``SEPARATE_NOBITS_REGION``: Setting this option to ``1`` allows the NOBITS 756f8578e64SSamuel Holland sections of BL31 (.bss, stacks, page tables, and coherent memory) to be 757f8578e64SSamuel Holland allocated in RAM discontiguous from the loaded firmware image. When set, the 75847147013SDavid Horstmann platform is expected to provide definitions for ``BL31_NOBITS_BASE`` and 759f8578e64SSamuel Holland ``BL31_NOBITS_LIMIT``. When the option is ``0`` (the default), NOBITS 760f8578e64SSamuel Holland sections are placed in RAM immediately following the loaded firmware image. 761f8578e64SSamuel Holland 76296a8ed14SJiafei Pan- ``SEPARATE_BL2_NOLOAD_REGION``: Setting this option to ``1`` allows the 76396a8ed14SJiafei Pan NOLOAD sections of BL2 (.bss, stacks, page tables) to be allocated in RAM 76496a8ed14SJiafei Pan discontiguous from loaded firmware images. When set, the platform need to 76596a8ed14SJiafei Pan provide definitions of ``BL2_NOLOAD_START`` and ``BL2_NOLOAD_LIMIT``. This 76696a8ed14SJiafei Pan flag is disabled by default and NOLOAD sections are placed in RAM immediately 76796a8ed14SJiafei Pan following the loaded firmware image. 76896a8ed14SJiafei Pan 7692d31cb07SJeremy Linton- ``SMC_PCI_SUPPORT``: This option allows platforms to handle PCI configuration 7702d31cb07SJeremy Linton access requests via a standard SMCCC defined in `DEN0115`_. When combined with 7712d31cb07SJeremy Linton UEFI+ACPI this can provide a certain amount of OS forward compatibility 7722d31cb07SJeremy Linton with newer platforms that aren't ECAM compliant. 7732d31cb07SJeremy Linton 77443f35ef5SPaul Beesley- ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A. 77543f35ef5SPaul Beesley This build option is only valid if ``ARCH=aarch64``. The value should be 77643f35ef5SPaul Beesley the path to the directory containing the SPD source, relative to 77743f35ef5SPaul Beesley ``services/spd/``; the directory is expected to contain a makefile called 7784c65b4deSOlivier Deprez ``<spd-value>.mk``. The SPM Dispatcher standard service is located in 7794c65b4deSOlivier Deprez services/std_svc/spmd and enabled by ``SPD=spmd``. The SPM Dispatcher 7804c65b4deSOlivier Deprez cannot be enabled when the ``SPM_MM`` option is enabled. 78143f35ef5SPaul Beesley 78243f35ef5SPaul Beesley- ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can 78343f35ef5SPaul Beesley take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops 78443f35ef5SPaul Beesley execution in BL1 just before handing over to BL31. At this point, all 78543f35ef5SPaul Beesley firmware images have been loaded in memory, and the MMU and caches are 78643f35ef5SPaul Beesley turned off. Refer to the "Debugging options" section for more details. 78743f35ef5SPaul Beesley 788d9e984ccSJayanth Dodderi Chidanand- ``SPMD_SPM_AT_SEL2`` : This boolean option is used jointly with the SPM 7894c65b4deSOlivier Deprez Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC 7904c65b4deSOlivier Deprez component runs at the S-EL2 execution state provided by the Armv8.4-SecEL2 7914c65b4deSOlivier Deprez extension. This is the default when enabling the SPM Dispatcher. When 7924c65b4deSOlivier Deprez disabled (0) it indicates the SPMC component runs at the S-EL1 execution 7934c65b4deSOlivier Deprez state. This latter configuration supports pre-Armv8.4 platforms (aka not 7944c65b4deSOlivier Deprez implementing the Armv8.4-SecEL2 extension). 7954c65b4deSOlivier Deprez 7963f3c341aSPaul Beesley- ``SPM_MM`` : Boolean option to enable the Management Mode (MM)-based Secure 7974c65b4deSOlivier Deprez Partition Manager (SPM) implementation. The default value is ``0`` 7984c65b4deSOlivier Deprez (disabled). This option cannot be enabled (``1``) when SPM Dispatcher is 7994c65b4deSOlivier Deprez enabled (``SPD=spmd``). 8003f3c341aSPaul Beesley 801ce2b1ec6SManish Pandey- ``SP_LAYOUT_FILE``: Platform provided path to JSON file containing the 8024c65b4deSOlivier Deprez description of secure partitions. The build system will parse this file and 8034c65b4deSOlivier Deprez package all secure partition blobs into the FIP. This file is not 8044c65b4deSOlivier Deprez necessarily part of TF-A tree. Only available when ``SPD=spmd``. 805ce2b1ec6SManish Pandey 80643f35ef5SPaul Beesley- ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles 80743f35ef5SPaul Beesley secure interrupts (caught through the FIQ line). Platforms can enable 80843f35ef5SPaul Beesley this directive if they need to handle such interruption. When enabled, 80943f35ef5SPaul Beesley the FIQ are handled in monitor mode and non secure world is not allowed 81043f35ef5SPaul Beesley to mask these events. Platforms that enable FIQ handling in SP_MIN shall 81143f35ef5SPaul Beesley implement the api ``sp_min_plat_fiq_handler()``. The default value is 0. 81243f35ef5SPaul Beesley 81343f35ef5SPaul Beesley- ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board 81443f35ef5SPaul Beesley Boot feature. When set to '1', BL1 and BL2 images include support to load 81543f35ef5SPaul Beesley and verify the certificates and images in a FIP, and BL1 includes support 81643f35ef5SPaul Beesley for the Firmware Update. The default value is '0'. Generation and inclusion 81743f35ef5SPaul Beesley of certificates in the FIP and FWU_FIP depends upon the value of the 81843f35ef5SPaul Beesley ``GENERATE_COT`` option. 81943f35ef5SPaul Beesley 82043f35ef5SPaul Beesley .. warning:: 82143f35ef5SPaul Beesley This option depends on ``CREATE_KEYS`` to be enabled. If the keys 82243f35ef5SPaul Beesley already exist in disk, they will be overwritten without further notice. 82343f35ef5SPaul Beesley 82443f35ef5SPaul Beesley- ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It 82543f35ef5SPaul Beesley specifies the file that contains the Trusted World private key in PEM 82643f35ef5SPaul Beesley format. If ``SAVE_KEYS=1``, this file name will be used to save the key. 82743f35ef5SPaul Beesley 82843f35ef5SPaul Beesley- ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or 82943f35ef5SPaul Beesley synchronous, (see "Initializing a BL32 Image" section in 83043f35ef5SPaul Beesley :ref:`Firmware Design`). It can take the value 0 (BL32 is initialized using 83143f35ef5SPaul Beesley synchronous method) or 1 (BL32 is initialized using asynchronous method). 83243f35ef5SPaul Beesley Default is 0. 83343f35ef5SPaul Beesley 83443f35ef5SPaul Beesley- ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt 83543f35ef5SPaul Beesley routing model which routes non-secure interrupts asynchronously from TSP 83643f35ef5SPaul Beesley to EL3 causing immediate preemption of TSP. The EL3 is responsible 83743f35ef5SPaul Beesley for saving and restoring the TSP context in this routing model. The 83843f35ef5SPaul Beesley default routing model (when the value is 0) is to route non-secure 83943f35ef5SPaul Beesley interrupts to TSP allowing it to save its context and hand over 84043f35ef5SPaul Beesley synchronously to EL3 via an SMC. 84143f35ef5SPaul Beesley 84243f35ef5SPaul Beesley .. note:: 84343f35ef5SPaul Beesley When ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT`` 84443f35ef5SPaul Beesley must also be set to ``1``. 84543f35ef5SPaul Beesley 84643f35ef5SPaul Beesley- ``USE_ARM_LINK``: This flag determines whether to enable support for ARM 84743f35ef5SPaul Beesley linker. When the ``LINKER`` build variable points to the armlink linker, 84843f35ef5SPaul Beesley this flag is enabled automatically. To enable support for armlink, platforms 84943f35ef5SPaul Beesley will have to provide a scatter file for the BL image. Currently, Tegra 85043f35ef5SPaul Beesley platforms use the armlink support to compile BL3-1 images. 85143f35ef5SPaul Beesley 85243f35ef5SPaul Beesley- ``USE_COHERENT_MEM``: This flag determines whether to include the coherent 85343f35ef5SPaul Beesley memory region in the BL memory map or not (see "Use of Coherent memory in 85443f35ef5SPaul Beesley TF-A" section in :ref:`Firmware Design`). It can take the value 1 85543f35ef5SPaul Beesley (Coherent memory region is included) or 0 (Coherent memory region is 85643f35ef5SPaul Beesley excluded). Default is 1. 85743f35ef5SPaul Beesley 858992f091bSAmbroise Vincent- ``USE_DEBUGFS``: When set to 1 this option activates an EXPERIMENTAL feature 859992f091bSAmbroise Vincent exposing a virtual filesystem interface through BL31 as a SiP SMC function. 860992f091bSAmbroise Vincent Default is 0. 861992f091bSAmbroise Vincent 862a6de824fSLouis Mayencourt- ``ARM_IO_IN_DTB``: This flag determines whether to use IO based on the 863a6de824fSLouis Mayencourt firmware configuration framework. This will move the io_policies into a 8640a6e7e3bSLouis Mayencourt configuration device tree, instead of static structure in the code base. 8650a6e7e3bSLouis Mayencourt 86684ef9cd8SManish V Badarkhe- ``COT_DESC_IN_DTB``: This flag determines whether to create COT descriptors 86784ef9cd8SManish V Badarkhe at runtime using fconf. If this flag is enabled, COT descriptors are 86884ef9cd8SManish V Badarkhe statically captured in tb_fw_config file in the form of device tree nodes 86984ef9cd8SManish V Badarkhe and properties. Currently, COT descriptors used by BL2 are moved to the 87084ef9cd8SManish V Badarkhe device tree and COT descriptors used by BL1 are retained in the code 871700e7685SManish Pandey base statically. 87284ef9cd8SManish V Badarkhe 873cbf9e84aSBalint Dobszay- ``SDEI_IN_FCONF``: This flag determines whether to configure SDEI setup in 874cbf9e84aSBalint Dobszay runtime using firmware configuration framework. The platform specific SDEI 875cbf9e84aSBalint Dobszay shared and private events configuration is retrieved from device tree rather 876700e7685SManish Pandey than static C structures at compile time. This is only supported if 877700e7685SManish Pandey SDEI_SUPPORT build flag is enabled. 8780a6e7e3bSLouis Mayencourt 879452d5e5eSMadhukar Pappireddy- ``SEC_INT_DESC_IN_FCONF``: This flag determines whether to configure Group 0 880452d5e5eSMadhukar Pappireddy and Group1 secure interrupts using the firmware configuration framework. The 881452d5e5eSMadhukar Pappireddy platform specific secure interrupt property descriptor is retrieved from 882452d5e5eSMadhukar Pappireddy device tree in runtime rather than depending on static C structure at compile 883700e7685SManish Pandey time. 884452d5e5eSMadhukar Pappireddy 88543f35ef5SPaul Beesley- ``USE_ROMLIB``: This flag determines whether library at ROM will be used. 88643f35ef5SPaul Beesley This feature creates a library of functions to be placed in ROM and thus 88743f35ef5SPaul Beesley reduces SRAM usage. Refer to :ref:`Library at ROM` for further details. Default 88843f35ef5SPaul Beesley is 0. 88943f35ef5SPaul Beesley 89043f35ef5SPaul Beesley- ``V``: Verbose build. If assigned anything other than 0, the build commands 89143f35ef5SPaul Beesley are printed. Default is 0. 89243f35ef5SPaul Beesley 89343f35ef5SPaul Beesley- ``VERSION_STRING``: String used in the log output for each TF-A image. 89443f35ef5SPaul Beesley Defaults to a string formed by concatenating the version number, build type 89543f35ef5SPaul Beesley and build string. 89643f35ef5SPaul Beesley 89743f35ef5SPaul Beesley- ``W``: Warning level. Some compiler warning options of interest have been 89843f35ef5SPaul Beesley regrouped and put in the root Makefile. This flag can take the values 0 to 3, 89943f35ef5SPaul Beesley each level enabling more warning options. Default is 0. 90043f35ef5SPaul Beesley 90143f35ef5SPaul Beesley- ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on 90243f35ef5SPaul Beesley the CPU after warm boot. This is applicable for platforms which do not 90343f35ef5SPaul Beesley require interconnect programming to enable cache coherency (eg: single 90443f35ef5SPaul Beesley cluster platforms). If this option is enabled, then warm boot path 90543f35ef5SPaul Beesley enables D-caches immediately after enabling MMU. This option defaults to 0. 90643f35ef5SPaul Beesley 9077ff088d1SManish V Badarkhe- ``SUPPORT_STACK_MEMTAG``: This flag determines whether to enable memory 9087ff088d1SManish V Badarkhe tagging for stack or not. It accepts 2 values: ``yes`` and ``no``. The 9097ff088d1SManish V Badarkhe default value of this flag is ``no``. Note this option must be enabled only 9107ff088d1SManish V Badarkhe for ARM architecture greater than Armv8.5-A. 9117ff088d1SManish V Badarkhe 912e008a29aSManish V Badarkhe- ``ERRATA_SPECULATIVE_AT``: This flag determines whether to enable ``AT`` 913e008a29aSManish V Badarkhe speculative errata workaround or not. It accepts 2 values: ``1`` and ``0``. 914e008a29aSManish V Badarkhe The default value of this flag is ``0``. 915e008a29aSManish V Badarkhe 916e008a29aSManish V Badarkhe ``AT`` speculative errata workaround disables stage1 page table walk for 917e008a29aSManish V Badarkhe lower ELs (EL1 and EL0) in EL3 so that ``AT`` speculative fetch at any point 918e008a29aSManish V Badarkhe produces either the correct result or failure without TLB allocation. 91945aecff0SManish V Badarkhe 92045aecff0SManish V Badarkhe This boolean option enables errata for all below CPUs. 92145aecff0SManish V Badarkhe 922e008a29aSManish V Badarkhe +---------+--------------+-------------------------+ 923e008a29aSManish V Badarkhe | Errata | CPU | Workaround Define | 924e008a29aSManish V Badarkhe +=========+==============+=========================+ 925e008a29aSManish V Badarkhe | 1165522 | Cortex-A76 | ``ERRATA_A76_1165522`` | 926e008a29aSManish V Badarkhe +---------+--------------+-------------------------+ 927e008a29aSManish V Badarkhe | 1319367 | Cortex-A72 | ``ERRATA_A72_1319367`` | 928e008a29aSManish V Badarkhe +---------+--------------+-------------------------+ 929e008a29aSManish V Badarkhe | 1319537 | Cortex-A57 | ``ERRATA_A57_1319537`` | 930e008a29aSManish V Badarkhe +---------+--------------+-------------------------+ 931e008a29aSManish V Badarkhe | 1530923 | Cortex-A55 | ``ERRATA_A55_1530923`` | 932e008a29aSManish V Badarkhe +---------+--------------+-------------------------+ 933e008a29aSManish V Badarkhe | 1530924 | Cortex-A53 | ``ERRATA_A53_1530924`` | 934e008a29aSManish V Badarkhe +---------+--------------+-------------------------+ 935e008a29aSManish V Badarkhe 936e008a29aSManish V Badarkhe .. note:: 937e008a29aSManish V Badarkhe This option is enabled by build only if platform sets any of above defines 938e008a29aSManish V Badarkhe mentioned in ’Workaround Define' column in the table. 939e008a29aSManish V Badarkhe If this option is enabled for the EL3 software then EL2 software also must 940e008a29aSManish V Badarkhe implement this workaround due to the behaviour of the errata mentioned 941e008a29aSManish V Badarkhe in new SDEN document which will get published soon. 94245aecff0SManish V Badarkhe 943fbc44bd1SVarun Wadekar- ``RAS_TRAP_LOWER_EL_ERR_ACCESS``: This flag enables/disables the SCR_EL3.TERR 944fbc44bd1SVarun Wadekar bit, to trap access to the RAS ERR and RAS ERX registers from lower ELs. 945fbc44bd1SVarun Wadekar This flag is disabled by default. 946fbc44bd1SVarun Wadekar 947582e4e7bSManish V Badarkhe- ``OPENSSL_DIR``: This flag is used to provide the installed openssl directory 948582e4e7bSManish V Badarkhe path on the host machine which is used to build certificate generation and 949582e4e7bSManish V Badarkhe firmware encryption tool. 950582e4e7bSManish V Badarkhe 951fddfb3baSMadhukar Pappireddy- ``USE_SP804_TIMER``: Use the SP804 timer instead of the Generic Timer for 952fddfb3baSMadhukar Pappireddy functions that wait for an arbitrary time length (udelay and mdelay). The 953fddfb3baSMadhukar Pappireddy default value is 0. 954fddfb3baSMadhukar Pappireddy 955813524eaSManish V Badarkhe- ``ENABLE_TRBE_FOR_NS``: This flag is used to enable access of trace buffer 956813524eaSManish V Badarkhe control registers from NS ELs, NS-EL2 or NS-EL1(when NS-EL2 is implemented 957813524eaSManish V Badarkhe but unused) when FEAT_TRBE is implemented. TRBE is an optional architectural 958813524eaSManish V Badarkhe feature for AArch64. The default is 0 and it is automatically disabled when 959813524eaSManish V Badarkhe the target architecture is AArch32. 960813524eaSManish V Badarkhe 961d4582d30SManish V Badarkhe- ``ENABLE_SYS_REG_TRACE_FOR_NS``: Boolean option to enable trace system 962d4582d30SManish V Badarkhe registers access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented 963d4582d30SManish V Badarkhe but unused). This feature is available if trace unit such as ETMv4.x, and 964d4582d30SManish V Badarkhe ETE(extending ETM feature) is implemented. This flag is disabled by default. 965d4582d30SManish V Badarkhe 966d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_TRF_FOR_NS``: Numeric value to enable trace filter control registers 9678fcd3d96SManish V Badarkhe access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented but unused), 968d9e984ccSJayanth Dodderi Chidanand if FEAT_TRF is implemented. This flag can take the values 0 to 2, to align 969d9e984ccSJayanth Dodderi Chidanand with the ``FEATURE_DETECTION`` mechanism. This flag is disabled by default. 9708fcd3d96SManish V Badarkhe 971a6ea06f5SAlexei FedorovGICv3 driver options 972a6ea06f5SAlexei Fedorov-------------------- 973a6ea06f5SAlexei Fedorov 974a6ea06f5SAlexei FedorovGICv3 driver files are included using directive: 975a6ea06f5SAlexei Fedorov 976a6ea06f5SAlexei Fedorov``include drivers/arm/gic/v3/gicv3.mk`` 977a6ea06f5SAlexei Fedorov 978a6ea06f5SAlexei FedorovThe driver can be configured with the following options set in the platform 979a6ea06f5SAlexei Fedorovmakefile: 980a6ea06f5SAlexei Fedorov 981b4ad365aSAndre Przywara- ``GICV3_SUPPORT_GIC600``: Add support for the GIC-600 variants of GICv3. 982b4ad365aSAndre Przywara Enabling this option will add runtime detection support for the 983b4ad365aSAndre Przywara GIC-600, so is safe to select even for a GIC500 implementation. 984b4ad365aSAndre Przywara This option defaults to 0. 985a6ea06f5SAlexei Fedorov 9862c248adeSVarun Wadekar- ``GICV3_SUPPORT_GIC600AE_FMU``: Add support for the Fault Management Unit 9872c248adeSVarun Wadekar for GIC-600 AE. Enabling this option will introduce support to initialize 9882c248adeSVarun Wadekar the FMU. Platforms should call the init function during boot to enable the 9892c248adeSVarun Wadekar FMU and its safety mechanisms. This option defaults to 0. 9902c248adeSVarun Wadekar 991a6ea06f5SAlexei Fedorov- ``GICV3_IMPL_GIC600_MULTICHIP``: Selects GIC-600 variant with multichip 992a6ea06f5SAlexei Fedorov functionality. This option defaults to 0 993a6ea06f5SAlexei Fedorov 994a6ea06f5SAlexei Fedorov- ``GICV3_OVERRIDE_DISTIF_PWR_OPS``: Allows override of default implementation 995a6ea06f5SAlexei Fedorov of ``arm_gicv3_distif_pre_save`` and ``arm_gicv3_distif_post_restore`` 996a6ea06f5SAlexei Fedorov functions. This is required for FVP platform which need to simulate GIC save 997a6ea06f5SAlexei Fedorov and restore during SYSTEM_SUSPEND without powering down GIC. Default is 0. 998a6ea06f5SAlexei Fedorov 9995875f266SAlexei Fedorov- ``GIC_ENABLE_V4_EXTN`` : Enables GICv4 related changes in GICv3 driver. 10005875f266SAlexei Fedorov This option defaults to 0. 10015875f266SAlexei Fedorov 10028f3ad766SAlexei Fedorov- ``GIC_EXT_INTID``: When set to ``1``, GICv3 driver will support extended 10038f3ad766SAlexei Fedorov PPI (1056-1119) and SPI (4096-5119) range. This option defaults to 0. 10048f3ad766SAlexei Fedorov 100543f35ef5SPaul BeesleyDebugging options 100643f35ef5SPaul Beesley----------------- 100743f35ef5SPaul Beesley 100843f35ef5SPaul BeesleyTo compile a debug version and make the build more verbose use 100943f35ef5SPaul Beesley 101043f35ef5SPaul Beesley.. code:: shell 101143f35ef5SPaul Beesley 101243f35ef5SPaul Beesley make PLAT=<platform> DEBUG=1 V=1 all 101343f35ef5SPaul Beesley 101443f35ef5SPaul BeesleyAArch64 GCC uses DWARF version 4 debugging symbols by default. Some tools (for 101543f35ef5SPaul Beesleyexample DS-5) might not support this and may need an older version of DWARF 101643f35ef5SPaul Beesleysymbols to be emitted by GCC. This can be achieved by using the 101743f35ef5SPaul Beesley``-gdwarf-<version>`` flag, with the version being set to 2 or 3. Setting the 101843f35ef5SPaul Beesleyversion to 2 is recommended for DS-5 versions older than 5.16. 101943f35ef5SPaul Beesley 102043f35ef5SPaul BeesleyWhen debugging logic problems it might also be useful to disable all compiler 102143f35ef5SPaul Beesleyoptimizations by using ``-O0``. 102243f35ef5SPaul Beesley 102343f35ef5SPaul Beesley.. warning:: 102443f35ef5SPaul Beesley Using ``-O0`` could cause output images to be larger and base addresses 102543f35ef5SPaul Beesley might need to be recalculated (see the **Memory layout on Arm development 102643f35ef5SPaul Beesley platforms** section in the :ref:`Firmware Design`). 102743f35ef5SPaul Beesley 102843f35ef5SPaul BeesleyExtra debug options can be passed to the build system by setting ``CFLAGS`` or 102943f35ef5SPaul Beesley``LDFLAGS``: 103043f35ef5SPaul Beesley 103143f35ef5SPaul Beesley.. code:: shell 103243f35ef5SPaul Beesley 103343f35ef5SPaul Beesley CFLAGS='-O0 -gdwarf-2' \ 103443f35ef5SPaul Beesley make PLAT=<platform> DEBUG=1 V=1 all 103543f35ef5SPaul Beesley 103643f35ef5SPaul BeesleyNote that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be 103743f35ef5SPaul Beesleyignored as the linker is called directly. 103843f35ef5SPaul Beesley 103943f35ef5SPaul BeesleyIt is also possible to introduce an infinite loop to help in debugging the 104043f35ef5SPaul Beesleypost-BL2 phase of TF-A. This can be done by rebuilding BL1 with the 104143f35ef5SPaul Beesley``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the :ref:`build_options_common` 104243f35ef5SPaul Beesleysection. In this case, the developer may take control of the target using a 104343f35ef5SPaul Beesleydebugger when indicated by the console output. When using DS-5, the following 104443f35ef5SPaul Beesleycommands can be used: 104543f35ef5SPaul Beesley 104643f35ef5SPaul Beesley:: 104743f35ef5SPaul Beesley 104843f35ef5SPaul Beesley # Stop target execution 104943f35ef5SPaul Beesley interrupt 105043f35ef5SPaul Beesley 105143f35ef5SPaul Beesley # 105243f35ef5SPaul Beesley # Prepare your debugging environment, e.g. set breakpoints 105343f35ef5SPaul Beesley # 105443f35ef5SPaul Beesley 105543f35ef5SPaul Beesley # Jump over the debug loop 105643f35ef5SPaul Beesley set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4 105743f35ef5SPaul Beesley 105843f35ef5SPaul Beesley # Resume execution 105943f35ef5SPaul Beesley continue 106043f35ef5SPaul Beesley 106134f702d5SManish V BadarkheFirmware update options 106234f702d5SManish V Badarkhe----------------------- 106334f702d5SManish V Badarkhe 106434f702d5SManish V Badarkhe- ``NR_OF_FW_BANKS``: Define the number of firmware banks. This flag is used 106534f702d5SManish V Badarkhe in defining the firmware update metadata structure. This flag is by default 106634f702d5SManish V Badarkhe set to '2'. 106734f702d5SManish V Badarkhe 106834f702d5SManish V Badarkhe- ``NR_OF_IMAGES_IN_FW_BANK``: Define the number of firmware images in each 106934f702d5SManish V Badarkhe firmware bank. Each firmware bank must have the same number of images as per 107034f702d5SManish V Badarkhe the `PSA FW update specification`_. 107134f702d5SManish V Badarkhe This flag is used in defining the firmware update metadata structure. This 107234f702d5SManish V Badarkhe flag is by default set to '1'. 107334f702d5SManish V Badarkhe 10740f20e50bSManish V Badarkhe- ``PSA_FWU_SUPPORT``: Enable the firmware update mechanism as per the 10750f20e50bSManish V Badarkhe `PSA FW update specification`_. The default value is 0, and this is an 10760f20e50bSManish V Badarkhe experimental feature. 10770f20e50bSManish V Badarkhe PSA firmware update implementation has some limitations, such as BL2 is 10780f20e50bSManish V Badarkhe not part of the protocol-updatable images, if BL2 needs to be updated, then 10790f20e50bSManish V Badarkhe it should be done through another platform-defined mechanism, and it assumes 10800f20e50bSManish V Badarkhe that the platform's hardware supports CRC32 instructions. 10810f20e50bSManish V Badarkhe 108243f35ef5SPaul Beesley-------------- 108343f35ef5SPaul Beesley 108496a8ed14SJiafei Pan*Copyright (c) 2019-2022, Arm Limited. All rights reserved.* 10852d31cb07SJeremy Linton 10862d31cb07SJeremy Linton.. _DEN0115: https://developer.arm.com/docs/den0115/latest 108734f702d5SManish V Badarkhe.. _PSA FW update specification: https://developer.arm.com/documentation/den0118/a/ 1088