xref: /rk3399_ARM-atf/docs/getting_started/build-options.rst (revision a2dd13cacbb34e3c0bd25dfb6c34a1479763e65c)
143f35ef5SPaul BeesleyBuild Options
243f35ef5SPaul Beesley=============
343f35ef5SPaul Beesley
443f35ef5SPaul BeesleyThe TF-A build system supports the following build options. Unless mentioned
543f35ef5SPaul Beesleyotherwise, these options are expected to be specified at the build command
643f35ef5SPaul Beesleyline and are not to be modified in any component makefiles. Note that the
743f35ef5SPaul Beesleybuild system doesn't track dependency for build options. Therefore, if any of
843f35ef5SPaul Beesleythe build options are changed from a previous build, a clean build must be
943f35ef5SPaul Beesleyperformed.
1043f35ef5SPaul Beesley
1143f35ef5SPaul Beesley.. _build_options_common:
1243f35ef5SPaul Beesley
1343f35ef5SPaul BeesleyCommon build options
1443f35ef5SPaul Beesley--------------------
1543f35ef5SPaul Beesley
1643f35ef5SPaul Beesley-  ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the
1743f35ef5SPaul Beesley   compiler should use. Valid values are T32 and A32. It defaults to T32 due to
1843f35ef5SPaul Beesley   code having a smaller resulting size.
1943f35ef5SPaul Beesley
2043f35ef5SPaul Beesley-  ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as
2143f35ef5SPaul Beesley   as the BL32 image when ``ARCH=aarch32``. The value should be the path to the
2243f35ef5SPaul Beesley   directory containing the SP source, relative to the ``bl32/``; the directory
2343f35ef5SPaul Beesley   is expected to contain a makefile called ``<aarch32_sp-value>.mk``.
2443f35ef5SPaul Beesley
25873d4241Sjohpow01-  ``AMU_RESTRICT_COUNTERS``: Register reads to the group 1 counters will return
2614c27f82SJuan Pablo Conde   zero at all but the highest implemented exception level. External
2714c27f82SJuan Pablo Conde   memory-mapped debug accesses are unaffected by this control.
2814c27f82SJuan Pablo Conde   The default value is 1 for all platforms.
29873d4241Sjohpow01
3043f35ef5SPaul Beesley-  ``ARCH`` : Choose the target build architecture for TF-A. It can take either
3143f35ef5SPaul Beesley   ``aarch64`` or ``aarch32`` as values. By default, it is defined to
3243f35ef5SPaul Beesley   ``aarch64``.
3343f35ef5SPaul Beesley
34f1821790SAlexei Fedorov-  ``ARM_ARCH_FEATURE``: Optional Arm Architecture build option which specifies
35f1821790SAlexei Fedorov   one or more feature modifiers. This option has the form ``[no]feature+...``
36f1821790SAlexei Fedorov   and defaults to ``none``. It translates into compiler option
37f1821790SAlexei Fedorov   ``-march=armvX[.Y]-a+[no]feature+...``. See compiler's documentation for the
38f1821790SAlexei Fedorov   list of supported feature modifiers.
39f1821790SAlexei Fedorov
4043f35ef5SPaul Beesley-  ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when
4143f35ef5SPaul Beesley   compiling TF-A. Its value must be numeric, and defaults to 8 . See also,
4243f35ef5SPaul Beesley   *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in
4343f35ef5SPaul Beesley   :ref:`Firmware Design`.
4443f35ef5SPaul Beesley
4543f35ef5SPaul Beesley-  ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when
4643f35ef5SPaul Beesley   compiling TF-A. Its value must be a numeric, and defaults to 0. See also,
4743f35ef5SPaul Beesley   *Armv8 Architecture Extensions* in :ref:`Firmware Design`.
4843f35ef5SPaul Beesley
49acd03f4bSManish V Badarkhe-  ``ARM_BL2_SP_LIST_DTS``: Path to DTS file snippet to override the hardcoded
50acd03f4bSManish V Badarkhe   SP nodes in tb_fw_config.
51acd03f4bSManish V Badarkhe
52acd03f4bSManish V Badarkhe-  ``ARM_SPMC_MANIFEST_DTS`` : path to an alternate manifest file used as the
53acd03f4bSManish V Badarkhe   SPMC Core manifest. Valid when ``SPD=spmd`` is selected.
54acd03f4bSManish V Badarkhe
5543f35ef5SPaul Beesley-  ``BL2``: This is an optional build option which specifies the path to BL2
5643f35ef5SPaul Beesley   image for the ``fip`` target. In this case, the BL2 in the TF-A will not be
5743f35ef5SPaul Beesley   built.
5843f35ef5SPaul Beesley
5943f35ef5SPaul Beesley-  ``BL2U``: This is an optional build option which specifies the path to
6043f35ef5SPaul Beesley   BL2U image. In this case, the BL2U in TF-A will not be built.
6143f35ef5SPaul Beesley
6242d4d3baSArvind Ram Prakash-  ``RESET_TO_BL2``: Boolean option to enable BL2 entrypoint as the CPU reset
6342d4d3baSArvind Ram Prakash   vector instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
6442d4d3baSArvind Ram Prakash   entrypoint) or 1 (CPU reset to BL2 entrypoint).
6542d4d3baSArvind Ram Prakash   The default value is 0.
6642d4d3baSArvind Ram Prakash
6742d4d3baSArvind Ram Prakash-  ``BL2_RUNS_AT_EL3``: This is an implicit flag to denote that BL2 runs at EL3.
6842d4d3baSArvind Ram Prakash   While it is explicitly set to 1 when RESET_TO_BL2 is set to 1 it can also be
6942d4d3baSArvind Ram Prakash   true in a 4-world system where RESET_TO_BL2 is 0.
7043f35ef5SPaul Beesley
7146789a7cSBalint Dobszay-  ``BL2_ENABLE_SP_LOAD``: Boolean option to enable loading SP packages from the
7246789a7cSBalint Dobszay   FIP. Automatically enabled if ``SP_LAYOUT_FILE`` is provided.
7346789a7cSBalint Dobszay
7443f35ef5SPaul Beesley-  ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place
7543f35ef5SPaul Beesley   (XIP) memory, like BL1. In these use-cases, it is necessary to initialize
7643f35ef5SPaul Beesley   the RW sections in RAM, while leaving the RO sections in place. This option
7742d4d3baSArvind Ram Prakash   enable this use-case. For now, this option is only supported
7842d4d3baSArvind Ram Prakash   when RESET_TO_BL2 is set to '1'.
7943f35ef5SPaul Beesley
8043f35ef5SPaul Beesley-  ``BL31``: This is an optional build option which specifies the path to
8143f35ef5SPaul Beesley   BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not
8243f35ef5SPaul Beesley   be built.
8343f35ef5SPaul Beesley
84616b3ce2SRobin van der Gracht-  ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
85616b3ce2SRobin van der Gracht   file that contains the BL31 private key in PEM format or a PKCS11 URI. If
86616b3ce2SRobin van der Gracht   ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key.
8743f35ef5SPaul Beesley
8843f35ef5SPaul Beesley-  ``BL32``: This is an optional build option which specifies the path to
8943f35ef5SPaul Beesley   BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not
9043f35ef5SPaul Beesley   be built.
9143f35ef5SPaul Beesley
9243f35ef5SPaul Beesley-  ``BL32_EXTRA1``: This is an optional build option which specifies the path to
9343f35ef5SPaul Beesley   Trusted OS Extra1 image for the  ``fip`` target.
9443f35ef5SPaul Beesley
9543f35ef5SPaul Beesley-  ``BL32_EXTRA2``: This is an optional build option which specifies the path to
9643f35ef5SPaul Beesley   Trusted OS Extra2 image for the ``fip`` target.
9743f35ef5SPaul Beesley
98616b3ce2SRobin van der Gracht-  ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
99616b3ce2SRobin van der Gracht   file that contains the BL32 private key in PEM format or a PKCS11 URI. If
100616b3ce2SRobin van der Gracht   ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key.
10143f35ef5SPaul Beesley
1021b7f51eaSJaylyn Ren-  ``RMM``: This is an optional build option used when ``ENABLE_RME`` is set.
1031b7f51eaSJaylyn Ren   It specifies the path to RMM binary for the ``fip`` target. If the RMM option
1041b7f51eaSJaylyn Ren   is not specified, TF-A builds the TRP to load and run at R-EL2.
1051b7f51eaSJaylyn Ren
10643f35ef5SPaul Beesley-  ``BL33``: Path to BL33 image in the host file system. This is mandatory for
10743f35ef5SPaul Beesley   ``fip`` target in case TF-A BL2 is used.
10843f35ef5SPaul Beesley
109616b3ce2SRobin van der Gracht-  ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
110616b3ce2SRobin van der Gracht   file that contains the BL33 private key in PEM format or a PKCS11 URI. If
111616b3ce2SRobin van der Gracht   ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key.
11243f35ef5SPaul Beesley
11343f35ef5SPaul Beesley-  ``BRANCH_PROTECTION``: Numeric value to enable ARMv8.3 Pointer Authentication
11443f35ef5SPaul Beesley   and ARMv8.5 Branch Target Identification support for TF-A BL images themselves.
11543f35ef5SPaul Beesley   If enabled, it is needed to use a compiler that supports the option
11643f35ef5SPaul Beesley   ``-mbranch-protection``. Selects the branch protection features to use:
11743f35ef5SPaul Beesley-  0: Default value turns off all types of branch protection
11843f35ef5SPaul Beesley-  1: Enables all types of branch protection features
11943f35ef5SPaul Beesley-  2: Return address signing to its standard level
12043f35ef5SPaul Beesley-  3: Extend the signing to include leaf functions
1213768fecfSAlexei Fedorov-  4: Turn on branch target identification mechanism
12243f35ef5SPaul Beesley
12343f35ef5SPaul Beesley   The table below summarizes ``BRANCH_PROTECTION`` values, GCC compilation options
12443f35ef5SPaul Beesley   and resulting PAuth/BTI features.
12543f35ef5SPaul Beesley
12643f35ef5SPaul Beesley   +-------+--------------+-------+-----+
12743f35ef5SPaul Beesley   | Value |  GCC option  | PAuth | BTI |
12843f35ef5SPaul Beesley   +=======+==============+=======+=====+
12943f35ef5SPaul Beesley   |   0   |     none     |   N   |  N  |
13043f35ef5SPaul Beesley   +-------+--------------+-------+-----+
13143f35ef5SPaul Beesley   |   1   |   standard   |   Y   |  Y  |
13243f35ef5SPaul Beesley   +-------+--------------+-------+-----+
13343f35ef5SPaul Beesley   |   2   |   pac-ret    |   Y   |  N  |
13443f35ef5SPaul Beesley   +-------+--------------+-------+-----+
13543f35ef5SPaul Beesley   |   3   | pac-ret+leaf |   Y   |  N  |
13643f35ef5SPaul Beesley   +-------+--------------+-------+-----+
1373768fecfSAlexei Fedorov   |   4   |     bti      |   N   |  Y  |
1383768fecfSAlexei Fedorov   +-------+--------------+-------+-----+
13943f35ef5SPaul Beesley
140700e7685SManish Pandey   This option defaults to 0.
14143f35ef5SPaul Beesley   Note that Pointer Authentication is enabled for Non-secure world
14243f35ef5SPaul Beesley   irrespective of the value of this option if the CPU supports it.
14343f35ef5SPaul Beesley
14443f35ef5SPaul Beesley-  ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the
14543f35ef5SPaul Beesley   compilation of each build. It must be set to a C string (including quotes
14643f35ef5SPaul Beesley   where applicable). Defaults to a string that contains the time and date of
14743f35ef5SPaul Beesley   the compilation.
14843f35ef5SPaul Beesley
14943f35ef5SPaul Beesley-  ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A
15043f35ef5SPaul Beesley   build to be uniquely identified. Defaults to the current git commit id.
15143f35ef5SPaul Beesley
15229214e95SGrant Likely-  ``BUILD_BASE``: Output directory for the build. Defaults to ``./build``
15329214e95SGrant Likely
15443f35ef5SPaul Beesley-  ``CFLAGS``: Extra user options appended on the compiler's command line in
15543f35ef5SPaul Beesley   addition to the options set by the build system.
15643f35ef5SPaul Beesley
15743f35ef5SPaul Beesley-  ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may
15843f35ef5SPaul Beesley   release several CPUs out of reset. It can take either 0 (several CPUs may be
15943f35ef5SPaul Beesley   brought up) or 1 (only one CPU will ever be brought up during cold reset).
16043f35ef5SPaul Beesley   Default is 0. If the platform always brings up a single CPU, there is no
16143f35ef5SPaul Beesley   need to distinguish between primary and secondary CPUs and the boot path can
16243f35ef5SPaul Beesley   be optimised. The ``plat_is_my_cpu_primary()`` and
16343f35ef5SPaul Beesley   ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need
16443f35ef5SPaul Beesley   to be implemented in this case.
16543f35ef5SPaul Beesley
1663bff910dSSandrine Bailleux-  ``COT``: When Trusted Boot is enabled, selects the desired chain of trust.
1673bff910dSSandrine Bailleux   Defaults to ``tbbr``.
1683bff910dSSandrine Bailleux
16943f35ef5SPaul Beesley-  ``CRASH_REPORTING``: A non-zero value enables a console dump of processor
17043f35ef5SPaul Beesley   register state when an unexpected exception occurs during execution of
17143f35ef5SPaul Beesley   BL31. This option defaults to the value of ``DEBUG`` - i.e. by default
17243f35ef5SPaul Beesley   this is only enabled for a debug build of the firmware.
17343f35ef5SPaul Beesley
17443f35ef5SPaul Beesley-  ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
17543f35ef5SPaul Beesley   certificate generation tool to create new keys in case no valid keys are
17643f35ef5SPaul Beesley   present or specified. Allowed options are '0' or '1'. Default is '1'.
17743f35ef5SPaul Beesley
17843f35ef5SPaul Beesley-  ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause
17943f35ef5SPaul Beesley   the AArch32 system registers to be included when saving and restoring the
18043f35ef5SPaul Beesley   CPU context. The option must be set to 0 for AArch64-only platforms (that
18143f35ef5SPaul Beesley   is on hardware that does not implement AArch32, or at least not at EL1 and
18243f35ef5SPaul Beesley   higher ELs). Default value is 1.
18343f35ef5SPaul Beesley
18443f35ef5SPaul Beesley-  ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP
18543f35ef5SPaul Beesley   registers to be included when saving and restoring the CPU context. Default
18643f35ef5SPaul Beesley   is 0.
18743f35ef5SPaul Beesley
1889acff28aSArvind Ram Prakash-  ``CTX_INCLUDE_MPAM_REGS``: Boolean option that, when set to 1, will cause the
1899acff28aSArvind Ram Prakash   Memory System Resource Partitioning and Monitoring (MPAM)
1909acff28aSArvind Ram Prakash   registers to be included when saving and restoring the CPU context.
1919acff28aSArvind Ram Prakash   Default is '0'.
1929acff28aSArvind Ram Prakash
193d9e984ccSJayanth Dodderi Chidanand-  ``CTX_INCLUDE_NEVE_REGS``: Numeric value, when set will cause the Armv8.4-NV
194d9e984ccSJayanth Dodderi Chidanand   registers to be saved/restored when entering/exiting an EL2 execution
195d9e984ccSJayanth Dodderi Chidanand   context. This flag can take values 0 to 2, to align with the
196641571c7SAndre Przywara   ``ENABLE_FEAT`` mechanism. Default value is 0.
197d9e984ccSJayanth Dodderi Chidanand
198d9e984ccSJayanth Dodderi Chidanand-  ``CTX_INCLUDE_PAUTH_REGS``: Numeric value to enable the Pointer
199d9e984ccSJayanth Dodderi Chidanand   Authentication for Secure world. This will cause the ARMv8.3-PAuth registers
200d9e984ccSJayanth Dodderi Chidanand   to be included when saving and restoring the CPU context as part of world
201641571c7SAndre Przywara   switch. This flag can take values 0 to 2, to align with ``ENABLE_FEAT``
202d9e984ccSJayanth Dodderi Chidanand   mechanism. Default value is 0.
203d9e984ccSJayanth Dodderi Chidanand
20443f35ef5SPaul Beesley   Note that Pointer Authentication is enabled for Non-secure world irrespective
20543f35ef5SPaul Beesley   of the value of this flag if the CPU supports it.
20643f35ef5SPaul Beesley
20750fba2dbSMadhukar Pappireddy-  ``CTX_INCLUDE_SVE_REGS``: Boolean option that, when set to 1, will cause the
20850fba2dbSMadhukar Pappireddy   SVE registers to be included when saving and restoring the CPU context. Note
20950fba2dbSMadhukar Pappireddy   that this build option requires ``ENABLE_SVE_FOR_SWD`` to be enabled. In
21050fba2dbSMadhukar Pappireddy   general, it is recommended to perform SVE context management in lower ELs
21150fba2dbSMadhukar Pappireddy   and skip in EL3 due to the additional cost of maintaining large data
21250fba2dbSMadhukar Pappireddy   structures to track the SVE state. Hence, the default value is 0.
21350fba2dbSMadhukar Pappireddy
21443f35ef5SPaul Beesley-  ``DEBUG``: Chooses between a debug and release build. It can take either 0
21543f35ef5SPaul Beesley   (release) or 1 (debug) as values. 0 is the default.
21643f35ef5SPaul Beesley
2177cda17bbSSumit Garg-  ``DECRYPTION_SUPPORT``: This build flag enables the user to select the
2187cda17bbSSumit Garg   authenticated decryption algorithm to be used to decrypt firmware/s during
2197cda17bbSSumit Garg   boot. It accepts 2 values: ``aes_gcm`` and ``none``. The default value of
2207cda17bbSSumit Garg   this flag is ``none`` to disable firmware decryption which is an optional
221700e7685SManish Pandey   feature as per TBBR.
2227cda17bbSSumit Garg
22343f35ef5SPaul Beesley-  ``DISABLE_BIN_GENERATION``: Boolean option to disable the generation
22443f35ef5SPaul Beesley   of the binary image. If set to 1, then only the ELF image is built.
22543f35ef5SPaul Beesley   0 is the default.
22643f35ef5SPaul Beesley
22783a4dae1SBoyan Karatotev-  ``DISABLE_MTPMU``: Numeric option to disable ``FEAT_MTPMU`` (Multi Threaded
22883a4dae1SBoyan Karatotev   PMU). ``FEAT_MTPMU`` is an optional feature available on Armv8.6 onwards.
229641571c7SAndre Przywara   This flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
23083a4dae1SBoyan Karatotev   mechanism. Default is ``0``.
2310063dd17SJavier Almansa Sobrino
23243f35ef5SPaul Beesley-  ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted
23343f35ef5SPaul Beesley   Board Boot authentication at runtime. This option is meant to be enabled only
23443f35ef5SPaul Beesley   for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this
23543f35ef5SPaul Beesley   flag has to be enabled. 0 is the default.
23643f35ef5SPaul Beesley
23743f35ef5SPaul Beesley-  ``E``: Boolean option to make warnings into errors. Default is 1.
23843f35ef5SPaul Beesley
239291be198SBoyan Karatotev   When specifying higher warnings levels (``W=1`` and higher), this option
240291be198SBoyan Karatotev   defaults to 0. This is done to encourage contributors to use them, as they
241291be198SBoyan Karatotev   are expected to produce warnings that would otherwise fail the build. New
242291be198SBoyan Karatotev   contributions are still expected to build with ``W=0`` and ``E=1`` (the
243291be198SBoyan Karatotev   default).
244291be198SBoyan Karatotev
245ae770fedSYann Gautier-  ``EARLY_CONSOLE``: This option is used to enable early traces before default
246ae770fedSYann Gautier   console is properly setup. It introduces EARLY_* traces macros, that will
247ae770fedSYann Gautier   use the non-EARLY traces macros if the flag is enabled, or do nothing
248ae770fedSYann Gautier   otherwise. To use this feature, platforms will have to create the function
249ae770fedSYann Gautier   plat_setup_early_console().
250ae770fedSYann Gautier   Default is 0 (disabled)
251ae770fedSYann Gautier
25243f35ef5SPaul Beesley-  ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of
25343f35ef5SPaul Beesley   the normal boot flow. It must specify the entry point address of the EL3
25443f35ef5SPaul Beesley   payload. Please refer to the "Booting an EL3 payload" section for more
25543f35ef5SPaul Beesley   details.
25643f35ef5SPaul Beesley
2571fd685a7SChris Kay-  ``ENABLE_AMU_AUXILIARY_COUNTERS``: Enables support for AMU auxiliary counters
2581fd685a7SChris Kay   (also known as group 1 counters). These are implementation-defined counters,
2591fd685a7SChris Kay   and as such require additional platform configuration. Default is 0.
2601fd685a7SChris Kay
26143f35ef5SPaul Beesley-  ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()``
26243f35ef5SPaul Beesley   are compiled out. For debug builds, this option defaults to 1, and calls to
26343f35ef5SPaul Beesley   ``assert()`` are left in place. For release builds, this option defaults to 0
26443f35ef5SPaul Beesley   and calls to ``assert()`` function are compiled out. This option can be set
26543f35ef5SPaul Beesley   independently of ``DEBUG``. It can also be used to hide any auxiliary code
26643f35ef5SPaul Beesley   that is only required for the assertion and does not fit in the assertion
26743f35ef5SPaul Beesley   itself.
26843f35ef5SPaul Beesley
26968c76088SAlexei Fedorov-  ``ENABLE_BACKTRACE``: This option controls whether to enable backtrace
27043f35ef5SPaul Beesley   dumps or not. It is supported in both AArch64 and AArch32. However, in
27143f35ef5SPaul Beesley   AArch32 the format of the frame records are not defined in the AAPCS and they
27243f35ef5SPaul Beesley   are defined by the implementation. This implementation of backtrace only
27343f35ef5SPaul Beesley   supports the format used by GCC when T32 interworking is disabled. For this
27443f35ef5SPaul Beesley   reason enabling this option in AArch32 will force the compiler to only
27543f35ef5SPaul Beesley   generate A32 code. This option is enabled by default only in AArch64 debug
27643f35ef5SPaul Beesley   builds, but this behaviour can be overridden in each platform's Makefile or
27743f35ef5SPaul Beesley   in the build command line.
27843f35ef5SPaul Beesley
279641571c7SAndre Przywara-  ``ENABLE_FEAT``
280641571c7SAndre Przywara   The Arm architecture defines several architecture extension features,
281641571c7SAndre Przywara   named FEAT_xxx in the architecure manual. Some of those features require
282641571c7SAndre Przywara   setup code in higher exception levels, other features might be used by TF-A
283641571c7SAndre Przywara   code itself.
284641571c7SAndre Przywara   Most of the feature flags defined in the TF-A build system permit to take
285641571c7SAndre Przywara   the values 0, 1 or 2, with the following meaning:
286641571c7SAndre Przywara
287641571c7SAndre Przywara   ::
288641571c7SAndre Przywara
289641571c7SAndre Przywara     ENABLE_FEAT_* = 0: Feature is disabled statically at compile time.
290641571c7SAndre Przywara     ENABLE_FEAT_* = 1: Feature is enabled unconditionally at compile time.
291641571c7SAndre Przywara     ENABLE_FEAT_* = 2: Feature is enabled, but checked at runtime.
292641571c7SAndre Przywara
293641571c7SAndre Przywara   When setting the flag to 0, the feature is disabled during compilation,
294641571c7SAndre Przywara   and the compiler's optimisation stage and the linker will try to remove
295641571c7SAndre Przywara   as much of this code as possible.
296641571c7SAndre Przywara   If it is defined to 1, the code will use the feature unconditionally, so the
297641571c7SAndre Przywara   CPU is expected to support that feature. The FEATURE_DETECTION debug
298641571c7SAndre Przywara   feature, if enabled, will verify this.
299641571c7SAndre Przywara   If the feature flag is set to 2, support for the feature will be compiled
300641571c7SAndre Przywara   in, but its existence will be checked at runtime, so it works on CPUs with
301641571c7SAndre Przywara   or without the feature. This is mostly useful for platforms which either
302641571c7SAndre Przywara   support multiple different CPUs, or where the CPU is configured at runtime,
303641571c7SAndre Przywara   like in emulators.
304641571c7SAndre Przywara
305d23acc9eSAndre Przywara-  ``ENABLE_FEAT_AMU``: Numeric value to enable Activity Monitor Unit
306d23acc9eSAndre Przywara   extensions. This flag can take the values 0 to 2, to align with the
307641571c7SAndre Przywara   ``ENABLE_FEAT`` mechanism. This is an optional architectural feature
308d23acc9eSAndre Przywara   available on v8.4 onwards. Some v8.2 implementations also implement an AMU
309d23acc9eSAndre Przywara   and this option can be used to enable this feature on those systems as well.
310d23acc9eSAndre Przywara   This flag can take the values 0 to 2, the default is 0.
31164017767SJayanth Dodderi Chidanand
312d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_AMUv1p1``: Numeric value to enable the ``FEAT_AMUv1p1``
313d9e984ccSJayanth Dodderi Chidanand   extension. ``FEAT_AMUv1p1`` is an optional feature available on Arm v8.6
314d9e984ccSJayanth Dodderi Chidanand   onwards. This flag can take the values 0 to 2, to align with the
315641571c7SAndre Przywara   ``ENABLE_FEAT`` mechanism. Default value is ``0``.
316d9e984ccSJayanth Dodderi Chidanand
317d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_CSV2_2``: Numeric value to enable the ``FEAT_CSV2_2``
318d9e984ccSJayanth Dodderi Chidanand   extension. It allows access to the SCXTNUM_EL2 (Software Context Number)
319d9e984ccSJayanth Dodderi Chidanand   register during EL2 context save/restore operations. ``FEAT_CSV2_2`` is an
320d9e984ccSJayanth Dodderi Chidanand   optional feature available on Arm v8.0 onwards. This flag can take values
321641571c7SAndre Przywara   0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
322d9e984ccSJayanth Dodderi Chidanand   Default value is ``0``.
323d9e984ccSJayanth Dodderi Chidanand
32430019d86SSona Mathew-  ``ENABLE_FEAT_CSV2_3``: Numeric value to enable support for ``FEAT_CSV2_3``
32530019d86SSona Mathew   extension. This feature is supported in AArch64 state only and is an optional
32630019d86SSona Mathew   feature available in Arm v8.0 implementations.
32730019d86SSona Mathew   ``FEAT_CSV2_3`` implies the implementation of ``FEAT_CSV2_2``.
32830019d86SSona Mathew   The flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
32930019d86SSona Mathew   mechanism. Default value is ``0``.
33030019d86SSona Mathew
33183271d5aSArvind Ram Prakash- ``ENABLE_FEAT_DEBUGV8P9``: Numeric value to enable ``FEAT_DEBUGV8P9``
33283271d5aSArvind Ram Prakash   extension which allows the ability to implement more than 16 breakpoints
33383271d5aSArvind Ram Prakash   and/or watchpoints. This feature is mandatory from v8.9 and is optional
33483271d5aSArvind Ram Prakash   from v8.8. This flag can take the values of 0 to 2, to align with the
33583271d5aSArvind Ram Prakash   ``ENABLE_FEAT`` mechanism. Default value is ``0``.
33683271d5aSArvind Ram Prakash
337d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_DIT``: Numeric value to enable ``FEAT_DIT`` (Data Independent
338d9e984ccSJayanth Dodderi Chidanand   Timing) extension. It allows setting the ``DIT`` bit of PSTATE in EL3.
339d9e984ccSJayanth Dodderi Chidanand   ``FEAT_DIT`` is a mandatory  architectural feature and is enabled from v8.4
340d9e984ccSJayanth Dodderi Chidanand   and upwards. This flag can take the values 0 to 2, to align  with the
341641571c7SAndre Przywara   ``ENABLE_FEAT`` mechanism. Default value is ``0``.
342d9e984ccSJayanth Dodderi Chidanand
343d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_ECV``: Numeric value to enable support for the Enhanced Counter
34464017767SJayanth Dodderi Chidanand   Virtualization feature, allowing for access to the CNTPOFF_EL2 (Counter-timer
34564017767SJayanth Dodderi Chidanand   Physical Offset register) during EL2 to EL3 context save/restore operations.
346d9e984ccSJayanth Dodderi Chidanand   Its a mandatory architectural feature and is enabled from v8.6 and upwards.
347641571c7SAndre Przywara   This flag can take the values 0 to 2, to align  with the ``ENABLE_FEAT``
348d9e984ccSJayanth Dodderi Chidanand   mechanism. Default value is ``0``.
34964017767SJayanth Dodderi Chidanand
350a57e18e4SArvind Ram Prakash-  ``ENABLE_FEAT_FPMR``: Numerical value to enable support for Floating Point
351a57e18e4SArvind Ram Prakash   Mode Register feature, allowing access to the FPMR register. FPMR register
352a57e18e4SArvind Ram Prakash   controls the behaviors of FP8 instructions. It is an optional architectural
353a57e18e4SArvind Ram Prakash   feature from v9.2 and upwards. This flag can take value of 0 to 2, to align
354a57e18e4SArvind Ram Prakash   with the ``FEATURE_DETECTION`` mechanism. Default value is ``0``.
355a57e18e4SArvind Ram Prakash
356d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_FGT``: Numeric value to enable support for FGT (Fine Grain Traps)
35764017767SJayanth Dodderi Chidanand   feature allowing for access to the HDFGRTR_EL2 (Hypervisor Debug Fine-Grained
35864017767SJayanth Dodderi Chidanand   Read Trap Register) during EL2 to EL3 context save/restore operations.
359d9e984ccSJayanth Dodderi Chidanand   Its a mandatory architectural feature and is enabled from v8.6 and upwards.
360641571c7SAndre Przywara   This flag can take the values 0 to 2, to align  with the ``ENABLE_FEAT``
361d9e984ccSJayanth Dodderi Chidanand   mechanism. Default value is ``0``.
36264017767SJayanth Dodderi Chidanand
36333e6aaacSArvind Ram Prakash-  ``ENABLE_FEAT_FGT2``: Numeric value to enable support for FGT2
36433e6aaacSArvind Ram Prakash   (Fine Grain Traps 2) feature allowing for access to Fine-grained trap 2 registers
36533e6aaacSArvind Ram Prakash   during  EL2 to EL3 context save/restore operations.
36633e6aaacSArvind Ram Prakash   Its an optional architectural feature and is available from v8.8 and upwards.
36733e6aaacSArvind Ram Prakash   This flag can take the values 0 to 2, to align  with the ``ENABLE_FEAT``
36833e6aaacSArvind Ram Prakash   mechanism. Default value is ``0``.
36933e6aaacSArvind Ram Prakash
370d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_HCX``: Numeric value to set the bit SCR_EL3.HXEn in EL3 to
371d9e984ccSJayanth Dodderi Chidanand   allow access to HCRX_EL2 (extended hypervisor control register) from EL2 as
372d9e984ccSJayanth Dodderi Chidanand   well as adding HCRX_EL2 to the EL2 context save/restore operations. Its a
373d9e984ccSJayanth Dodderi Chidanand   mandatory architectural feature and is enabled from v8.7 and upwards. This
374641571c7SAndre Przywara   flag can take the values 0 to 2, to align  with the ``ENABLE_FEAT``
375d9e984ccSJayanth Dodderi Chidanand   mechanism. Default value is ``0``.
376d9e984ccSJayanth Dodderi Chidanand
3776b8df7b9SArvind Ram Prakash- ``ENABLE_FEAT_MOPS``: Numeric value to enable FEAT_MOPS (Standardization
3786b8df7b9SArvind Ram Prakash   of memory operations) when INIT_UNUSED_NS_EL2=1.
3796b8df7b9SArvind Ram Prakash   This feature is mandatory from v8.8 and enabling of FEAT_MOPS does not
3806b8df7b9SArvind Ram Prakash   require any settings from EL3 as the controls are present in EL2 registers
3816b8df7b9SArvind Ram Prakash   (HCRX_EL2.{MSCEn,MCE2} and SCTLR_EL2.MSCEn) and in most configurations
3826b8df7b9SArvind Ram Prakash   we expect EL2 to be present. But in case of INIT_UNUSED_NS_EL2=1 ,
3836b8df7b9SArvind Ram Prakash   EL3 should configure the EL2 registers. This flag
3846b8df7b9SArvind Ram Prakash   can take values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
3856b8df7b9SArvind Ram Prakash   Default value is ``0``.
3866b8df7b9SArvind Ram Prakash
3878e397889SGovindraj Raja-  ``ENABLE_FEAT_MTE2``: Numeric value to enable Memory Tagging Extension2
3888e397889SGovindraj Raja   if the platform wants to use this feature and MTE2 is enabled at ELX.
3898e397889SGovindraj Raja   This flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
3908e397889SGovindraj Raja   mechanism. Default value is ``0``.
3910a33adc0SGovindraj Raja
392d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_PAN``: Numeric value to enable the ``FEAT_PAN`` (Privileged
393d9e984ccSJayanth Dodderi Chidanand   Access Never) extension. ``FEAT_PAN`` adds a bit to PSTATE, generating a
394d9e984ccSJayanth Dodderi Chidanand   permission fault for any privileged data access from EL1/EL2 to virtual
395d9e984ccSJayanth Dodderi Chidanand   memory address, accessible at EL0, provided (HCR_EL2.E2H=1). It is a
396d9e984ccSJayanth Dodderi Chidanand   mandatory architectural feature and is enabled from v8.1 and upwards. This
397641571c7SAndre Przywara   flag can take values 0 to 2, to align  with the ``ENABLE_FEAT``
398d9e984ccSJayanth Dodderi Chidanand   mechanism. Default value is ``0``.
399d9e984ccSJayanth Dodderi Chidanand
400d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_RNG``: Numeric value to enable the ``FEAT_RNG`` extension.
401d9e984ccSJayanth Dodderi Chidanand   ``FEAT_RNG`` is an optional feature available on Arm v8.5 onwards. This
402641571c7SAndre Przywara   flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
403ff86e0b4SJuan Pablo Conde   mechanism. Default value is ``0``.
404ff86e0b4SJuan Pablo Conde
405ff86e0b4SJuan Pablo Conde-  ``ENABLE_FEAT_RNG_TRAP``: Numeric value to enable the ``FEAT_RNG_TRAP``
406ff86e0b4SJuan Pablo Conde   extension. This feature is only supported in AArch64 state. This flag can
407641571c7SAndre Przywara   take values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
408ff86e0b4SJuan Pablo Conde   Default value is ``0``. ``FEAT_RNG_TRAP`` is an optional feature from
409ff86e0b4SJuan Pablo Conde   Armv8.5 onwards.
410d9e984ccSJayanth Dodderi Chidanand
41124077098SAndre Przywara-  ``ENABLE_FEAT_SB``: Boolean option to let the TF-A code use the ``FEAT_SB``
41224077098SAndre Przywara   (Speculation Barrier) instruction ``FEAT_SB`` is an optional feature and
41324077098SAndre Przywara   defaults to ``0`` for pre-Armv8.5 CPUs, but is mandatory for Armv8.5 or
41424077098SAndre Przywara   later CPUs. It is enabled from v8.5 and upwards and if needed can be
41524077098SAndre Przywara   overidden from platforms explicitly.
416d9e984ccSJayanth Dodderi Chidanand
417d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_SEL2``: Numeric value to enable the ``FEAT_SEL2`` (Secure EL2)
418d9e984ccSJayanth Dodderi Chidanand   extension. ``FEAT_SEL2`` is a mandatory feature available on Arm v8.4.
419641571c7SAndre Przywara   This flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
420d9e984ccSJayanth Dodderi Chidanand   mechanism. Default is ``0``.
421d9e984ccSJayanth Dodderi Chidanand
422781d07a4SJayanth Dodderi Chidanand-  ``ENABLE_FEAT_TWED``: Numeric value to enable the ``FEAT_TWED`` (Delayed
423781d07a4SJayanth Dodderi Chidanand   trapping of WFE Instruction) extension. ``FEAT_TWED`` is a optional feature
424781d07a4SJayanth Dodderi Chidanand   available on Arm v8.6. This flag can take values 0 to 2, to align with the
425641571c7SAndre Przywara   ``ENABLE_FEAT`` mechanism. Default is ``0``.
426781d07a4SJayanth Dodderi Chidanand
427781d07a4SJayanth Dodderi Chidanand    When ``ENABLE_FEAT_TWED`` is set to ``1``, WFE instruction trapping gets
428781d07a4SJayanth Dodderi Chidanand    delayed by the amount of value in ``TWED_DELAY``.
429781d07a4SJayanth Dodderi Chidanand
430d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_VHE``: Numeric value to enable the ``FEAT_VHE`` (Virtualization
431d9e984ccSJayanth Dodderi Chidanand   Host Extensions) extension. It allows access to CONTEXTIDR_EL2 register
432d9e984ccSJayanth Dodderi Chidanand   during EL2 context save/restore operations.``FEAT_VHE`` is a mandatory
433d9e984ccSJayanth Dodderi Chidanand   architectural feature and is enabled from v8.1 and upwards. It can take
434641571c7SAndre Przywara   values 0 to 2, to align  with the ``ENABLE_FEAT`` mechanism.
435d9e984ccSJayanth Dodderi Chidanand   Default value is ``0``.
436cb4ec47bSjohpow01
437d3331603SMark Brown-  ``ENABLE_FEAT_TCR2``: Numeric value to set the bit SCR_EL3.ENTCR2 in EL3 to
438d3331603SMark Brown   allow access to TCR2_EL2 (extended translation control) from EL2 as
439d3331603SMark Brown   well as adding TCR2_EL2 to the EL2 context save/restore operations. Its a
440d3331603SMark Brown   mandatory architectural feature and is enabled from v8.9 and upwards. This
441641571c7SAndre Przywara   flag can take the values 0 to 2, to align  with the ``ENABLE_FEAT``
442d3331603SMark Brown   mechanism. Default value is ``0``.
443d3331603SMark Brown
444062b6c6bSMark Brown-  ``ENABLE_FEAT_S2PIE``: Numeric value to enable support for FEAT_S2PIE
445062b6c6bSMark Brown   at EL2 and below, and context switch relevant registers.  This flag
446641571c7SAndre Przywara   can take the values 0 to 2, to align  with the ``ENABLE_FEAT``
447062b6c6bSMark Brown   mechanism. Default value is ``0``.
448062b6c6bSMark Brown
449062b6c6bSMark Brown-  ``ENABLE_FEAT_S1PIE``: Numeric value to enable support for FEAT_S1PIE
450062b6c6bSMark Brown   at EL2 and below, and context switch relevant registers.  This flag
451641571c7SAndre Przywara   can take the values 0 to 2, to align  with the ``ENABLE_FEAT``
452062b6c6bSMark Brown   mechanism. Default value is ``0``.
453062b6c6bSMark Brown
454062b6c6bSMark Brown-  ``ENABLE_FEAT_S2POE``: Numeric value to enable support for FEAT_S2POE
455062b6c6bSMark Brown   at EL2 and below, and context switch relevant registers.  This flag
456641571c7SAndre Przywara   can take the values 0 to 2, to align  with the ``ENABLE_FEAT``
457062b6c6bSMark Brown   mechanism. Default value is ``0``.
458062b6c6bSMark Brown
459062b6c6bSMark Brown-  ``ENABLE_FEAT_S1POE``: Numeric value to enable support for FEAT_S1POE
460062b6c6bSMark Brown   at EL2 and below, and context switch relevant registers.  This flag
461641571c7SAndre Przywara   can take the values 0 to 2, to align  with the ``ENABLE_FEAT``
462062b6c6bSMark Brown   mechanism. Default value is ``0``.
463062b6c6bSMark Brown
464688ab57bSMark Brown-  ``ENABLE_FEAT_GCS``: Numeric value to set the bit SCR_EL3.GCSEn in EL3 to
465688ab57bSMark Brown   allow use of Guarded Control Stack from EL2 as well as adding the GCS
466688ab57bSMark Brown   registers to the EL2 context save/restore operations. This flag can take
467641571c7SAndre Przywara   the values 0 to 2, to align  with the ``ENABLE_FEAT`` mechanism.
468688ab57bSMark Brown   Default value is ``0``.
469688ab57bSMark Brown
4706d0433f0SJayanth Dodderi Chidanand-  ``ENABLE_FEAT_THE``: Numeric value to enable support for FEAT_THE
4716d0433f0SJayanth Dodderi Chidanand   (Translation Hardening Extension) at EL2 and below, setting the bit
4726d0433f0SJayanth Dodderi Chidanand   SCR_EL3.RCWMASKEn in EL3 to allow access to RCWMASK_EL1 and RCWSMASK_EL1
4736d0433f0SJayanth Dodderi Chidanand   registers and context switch them.
4746d0433f0SJayanth Dodderi Chidanand   Its an optional architectural feature and is available from v8.8 and upwards.
4756d0433f0SJayanth Dodderi Chidanand   This flag can take the values 0 to 2, to align  with the ``ENABLE_FEAT``
4766d0433f0SJayanth Dodderi Chidanand   mechanism. Default value is ``0``.
4776d0433f0SJayanth Dodderi Chidanand
4784ec4e545SJayanth Dodderi Chidanand-  ``ENABLE_FEAT_SCTLR2``: Numeric value to enable support for FEAT_SCTLR2
4794ec4e545SJayanth Dodderi Chidanand   (Extension to SCTLR_ELx) at EL2 and below, setting the bit
4804ec4e545SJayanth Dodderi Chidanand   SCR_EL3.SCTLR2En in EL3 to allow access to SCTLR2_ELx registers and
4814ec4e545SJayanth Dodderi Chidanand   context switch them. This feature is OPTIONAL from Armv8.0 implementations
4824ec4e545SJayanth Dodderi Chidanand   and mandatory in Armv8.9 implementations.
4834ec4e545SJayanth Dodderi Chidanand   This flag can take the values 0 to 2, to align  with the ``ENABLE_FEAT``
4844ec4e545SJayanth Dodderi Chidanand   mechanism. Default value is ``0``.
4854ec4e545SJayanth Dodderi Chidanand
48630655136SGovindraj Raja-  ``ENABLE_FEAT_D128``: Numeric value to enable support for FEAT_D128
48730655136SGovindraj Raja   at EL2 and below, setting the bit SCT_EL3.D128En in EL3 to allow access to
48830655136SGovindraj Raja   128 bit version of system registers like PAR_EL1, TTBR0_EL1, TTBR1_EL1,
48930655136SGovindraj Raja   TTBR0_EL2, TTBR1_EL2, TTBR0_EL12, TTBR1_EL12 , VTTBR_EL2, RCWMASK_EL1, and
49030655136SGovindraj Raja   RCWSMASK_EL1. Its an optional architectural feature and is available from
49130655136SGovindraj Raja   9.3 and upwards.
49230655136SGovindraj Raja   This flag can take the values 0 to 2, to align  with the ``ENABLE_FEAT``
49330655136SGovindraj Raja   mechanism. Default value is ``0``.
49430655136SGovindraj Raja
495edbce9aaSzelalem-aweke-  ``ENABLE_LTO``: Boolean option to enable Link Time Optimization (LTO)
496edbce9aaSzelalem-aweke   support in GCC for TF-A. This option is currently only supported for
497edbce9aaSzelalem-aweke   AArch64. Default is 0.
498edbce9aaSzelalem-aweke
499edebefbcSArvind Ram Prakash-  ``ENABLE_FEAT_MPAM``: Numeric value to enable lower ELs to use MPAM
50043f35ef5SPaul Beesley   feature. MPAM is an optional Armv8.4 extension that enables various memory
50143f35ef5SPaul Beesley   system components and resources to define partitions; software running at
50243f35ef5SPaul Beesley   various ELs can assign themselves to desired partition to control their
50343f35ef5SPaul Beesley   performance aspects.
50443f35ef5SPaul Beesley
505641571c7SAndre Przywara   This flag can take values 0 to 2, to align  with the ``ENABLE_FEAT``
506d9e984ccSJayanth Dodderi Chidanand   mechanism. When this option is set to ``1`` or ``2``, EL3 allows lower ELs to
507d9e984ccSJayanth Dodderi Chidanand   access their own MPAM registers without trapping into EL3. This option
508d9e984ccSJayanth Dodderi Chidanand   doesn't make use of partitioning in EL3, however. Platform initialisation
509d9e984ccSJayanth Dodderi Chidanand   code should configure and use partitions in EL3 as required. This option
510edebefbcSArvind Ram Prakash   defaults to ``2`` since MPAM is enabled by default for NS world only.
511edebefbcSArvind Ram Prakash   The flag is automatically disabled when the target
512edebefbcSArvind Ram Prakash   architecture is AArch32.
51343f35ef5SPaul Beesley
51419d52a83SAndre Przywara-  ``ENABLE_FEAT_LS64_ACCDATA``: Numeric value to enable access and save and
51519d52a83SAndre Przywara   restore the ACCDATA_EL1 system register, at EL2 and below. This flag can
51619d52a83SAndre Przywara   take the values 0 to 2, to align  with the ``ENABLE_FEAT`` mechanism.
51719d52a83SAndre Przywara   Default value is ``0``.
51819d52a83SAndre Przywara
51968120783SChris Kay-  ``ENABLE_MPMM``: Boolean option to enable support for the Maximum Power
52068120783SChris Kay   Mitigation Mechanism supported by certain Arm cores, which allows the SoC
52168120783SChris Kay   firmware to detect and limit high activity events to assist in SoC processor
52268120783SChris Kay   power domain dynamic power budgeting and limit the triggering of whole-rail
52368120783SChris Kay   (i.e. clock chopping) responses to overcurrent conditions. Defaults to ``0``.
52468120783SChris Kay
5252b5e00d4SBoyan Karatotev - ``FEAT_PABANDON``: Boolean option to enable support for powerdown abandon on
5262b5e00d4SBoyan Karatotev   Arm cores that support it (currently Gelas and Travis). Extends the PSCI
5272b5e00d4SBoyan Karatotev   implementation to expect waking up after the terminal ``wfi``. Currently,
5282b5e00d4SBoyan Karatotev   introduces a performance penalty. Once this is removed, this option will be
5292b5e00d4SBoyan Karatotev   removed and the feature will be enabled by default. Defaults to ``0``.
5302b5e00d4SBoyan Karatotev
53143f35ef5SPaul Beesley-  ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE)
53243f35ef5SPaul Beesley   support within generic code in TF-A. This option is currently only supported
53342d4d3baSArvind Ram Prakash   in BL2, BL31, and BL32 (TSP) for AARCH64 binaries, and
53442d4d3baSArvind Ram Prakash   in BL32 (SP_min) for AARCH32. Default is 0.
53543f35ef5SPaul Beesley
53643f35ef5SPaul Beesley-  ``ENABLE_PMF``: Boolean option to enable support for optional Performance
53743f35ef5SPaul Beesley   Measurement Framework(PMF). Default is 0.
53843f35ef5SPaul Beesley
53943f35ef5SPaul Beesley-  ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI
54043f35ef5SPaul Beesley   functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0.
54143f35ef5SPaul Beesley   In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must
54243f35ef5SPaul Beesley   be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in
54343f35ef5SPaul Beesley   software.
54443f35ef5SPaul Beesley
54543f35ef5SPaul Beesley-  ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime
54643f35ef5SPaul Beesley   instrumentation which injects timestamp collection points into TF-A to
54743f35ef5SPaul Beesley   allow runtime performance to be measured. Currently, only PSCI is
54843f35ef5SPaul Beesley   instrumented. Enabling this option enables the ``ENABLE_PMF`` build option
54943f35ef5SPaul Beesley   as well. Default is 0.
55043f35ef5SPaul Beesley
5516437a09aSAndre Przywara-  ``ENABLE_SPE_FOR_NS`` : Numeric value to enable Statistical Profiling
55243f35ef5SPaul Beesley   extensions. This is an optional architectural feature for AArch64.
553641571c7SAndre Przywara   This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
5546437a09aSAndre Przywara   mechanism. The default is 2 but is automatically disabled when the target
5556437a09aSAndre Przywara   architecture is AArch32.
55643f35ef5SPaul Beesley
5572b0bc4e0SJayanth Dodderi Chidanand-  ``ENABLE_SVE_FOR_NS``: Numeric value to enable Scalable Vector Extension
55843f35ef5SPaul Beesley   (SVE) for the Non-secure world only. SVE is an optional architectural feature
55950fba2dbSMadhukar Pappireddy   for AArch64. This flag can take the values 0 to 2, to align with the
56050fba2dbSMadhukar Pappireddy   ``ENABLE_FEAT`` mechanism. At this time, this build option cannot be used on
56150fba2dbSMadhukar Pappireddy   systems that have SPM_MM enabled. The default value is 2.
56243f35ef5SPaul Beesley
56350fba2dbSMadhukar Pappireddy   Note that when SVE is enabled for the Non-secure world, access
56450fba2dbSMadhukar Pappireddy   to SVE, SIMD and floating-point functionality from the Secure world is
56550fba2dbSMadhukar Pappireddy   independently controlled by build option ``ENABLE_SVE_FOR_SWD``. When enabling
56650fba2dbSMadhukar Pappireddy   ``CTX_INCLUDE_FPREGS`` and ``ENABLE_SVE_FOR_NS`` together, it is mandatory to
56750fba2dbSMadhukar Pappireddy   enable ``CTX_INCLUDE_SVE_REGS``. This is to avoid corruption of the Non-secure
56850fba2dbSMadhukar Pappireddy   world data in the Z-registers which are aliased by the SIMD and FP registers.
56950fba2dbSMadhukar Pappireddy
57050fba2dbSMadhukar Pappireddy-  ``ENABLE_SVE_FOR_SWD``: Boolean option to enable SVE and FPU/SIMD functionality
57150fba2dbSMadhukar Pappireddy   for the Secure world. SVE is an optional architectural feature for AArch64.
57250fba2dbSMadhukar Pappireddy   The default is 0 and it is automatically disabled when the target architecture
57350fba2dbSMadhukar Pappireddy   is AArch32.
57450fba2dbSMadhukar Pappireddy
57550fba2dbSMadhukar Pappireddy   .. note::
57650fba2dbSMadhukar Pappireddy      This build flag requires ``ENABLE_SVE_FOR_NS`` to be enabled. When enabling
57750fba2dbSMadhukar Pappireddy      ``ENABLE_SVE_FOR_SWD``, a developer must carefully consider whether
57850fba2dbSMadhukar Pappireddy      ``CTX_INCLUDE_SVE_REGS`` is also needed.
5790c5e7d1cSMax Shvetsov
58043f35ef5SPaul Beesley-  ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection
58143f35ef5SPaul Beesley   checks in GCC. Allowed values are "all", "strong", "default" and "none". The
58243f35ef5SPaul Beesley   default value is set to "none". "strong" is the recommended stack protection
58343f35ef5SPaul Beesley   level if this feature is desired. "none" disables the stack protection. For
58443f35ef5SPaul Beesley   all values other than "none", the ``plat_get_stack_protector_canary()``
58543f35ef5SPaul Beesley   platform hook needs to be implemented. The value is passed as the last
58643f35ef5SPaul Beesley   component of the option ``-fstack-protector-$ENABLE_STACK_PROTECTOR``.
58743f35ef5SPaul Beesley
588593ae354SBoyan Karatotev- ``ENABLE_ERRATA_ALL``: This option is used only for testing purposes, Boolean
589593ae354SBoyan Karatotev   option to enable the workarounds for all errata that TF-A implements. Normally
590593ae354SBoyan Karatotev   they should be explicitly enabled depending on each platform's needs. Not
591593ae354SBoyan Karatotev   recommended for release builds. This option is default set to 0.
592593ae354SBoyan Karatotev
593f97062a5SSumit Garg-  ``ENCRYPT_BL31``: Binary flag to enable encryption of BL31 firmware. This
594700e7685SManish Pandey   flag depends on ``DECRYPTION_SUPPORT`` build flag.
595f97062a5SSumit Garg
596f97062a5SSumit Garg-  ``ENCRYPT_BL32``: Binary flag to enable encryption of Secure BL32 payload.
597700e7685SManish Pandey   This flag depends on ``DECRYPTION_SUPPORT`` build flag.
598f97062a5SSumit Garg
599f97062a5SSumit Garg-  ``ENC_KEY``: A 32-byte (256-bit) symmetric key in hex string format. It could
600f97062a5SSumit Garg   either be SSK or BSSK depending on ``FW_ENC_STATUS`` flag. This value depends
601700e7685SManish Pandey   on ``DECRYPTION_SUPPORT`` build flag.
602f97062a5SSumit Garg
603f97062a5SSumit Garg-  ``ENC_NONCE``: A 12-byte (96-bit) encryption nonce or Initialization Vector
604f97062a5SSumit Garg   (IV) in hex string format. This value depends on ``DECRYPTION_SUPPORT``
605700e7685SManish Pandey   build flag.
606f97062a5SSumit Garg
60743f35ef5SPaul Beesley-  ``ERROR_DEPRECATED``: This option decides whether to treat the usage of
60843f35ef5SPaul Beesley   deprecated platform APIs, helper functions or drivers within Trusted
60943f35ef5SPaul Beesley   Firmware as error. It can take the value 1 (flag the use of deprecated
61043f35ef5SPaul Beesley   APIs as error) or 0. The default is 0.
61143f35ef5SPaul Beesley
612ffdf5ea4SRajasekaran Kalidoss-  ``ETHOSN_NPU_DRIVER``: boolean option to enable a SiP service that can
613ffdf5ea4SRajasekaran Kalidoss   configure an Arm® Ethos™-N NPU. To use this service the target platform's
614ffdf5ea4SRajasekaran Kalidoss   ``HW_CONFIG`` must include the device tree nodes for the NPU. Currently, only
615ffdf5ea4SRajasekaran Kalidoss   the Arm Juno platform has this included in its ``HW_CONFIG`` and the platform
616ffdf5ea4SRajasekaran Kalidoss   only loads the ``HW_CONFIG`` in AArch64 builds. Default is 0.
617ffdf5ea4SRajasekaran Kalidoss
618ffdf5ea4SRajasekaran Kalidoss-  ``ETHOSN_NPU_TZMP1``: boolean option to enable TZMP1 support for the
619ffdf5ea4SRajasekaran Kalidoss   Arm® Ethos™-N NPU. Requires ``ETHOSN_NPU_DRIVER`` and
620ffdf5ea4SRajasekaran Kalidoss   ``TRUSTED_BOARD_BOOT`` to be enabled.
621ffdf5ea4SRajasekaran Kalidoss
622ffdf5ea4SRajasekaran Kalidoss-  ``ETHOSN_NPU_FW``: location of the NPU firmware binary
623ffdf5ea4SRajasekaran Kalidoss   (```ethosn.bin```). This firmware image will be included in the FIP and
624ffdf5ea4SRajasekaran Kalidoss   loaded at runtime.
625ffdf5ea4SRajasekaran Kalidoss
62643f35ef5SPaul Beesley-  ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions
62743f35ef5SPaul Beesley   targeted at EL3. When set ``0`` (default), no exceptions are expected or
6287c2fe62fSRaghu Krishnamurthy   handled at EL3, and a panic will result. The exception to this rule is when
6297c2fe62fSRaghu Krishnamurthy   ``SPMD_SPM_AT_SEL2`` is set to ``1``, in which case, only exceptions
6307c2fe62fSRaghu Krishnamurthy   occuring during normal world execution, are trapped to EL3. Any exception
6317c2fe62fSRaghu Krishnamurthy   trapped during secure world execution are trapped to the SPMC. This is
6327c2fe62fSRaghu Krishnamurthy   supported only for AArch64 builds.
63343f35ef5SPaul Beesley
6346ac269d1SJavier Almansa Sobrino-  ``EVENT_LOG_LEVEL``: Chooses the log level to use for Measured Boot when
6356ac269d1SJavier Almansa Sobrino   ``MEASURED_BOOT`` is enabled. For a list of valid values, see ``LOG_LEVEL``.
6366ac269d1SJavier Almansa Sobrino   Default value is 40 (LOG_LEVEL_INFO).
6376ac269d1SJavier Almansa Sobrino
63843f35ef5SPaul Beesley-  ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault
63943f35ef5SPaul Beesley   injection from lower ELs, and this build option enables lower ELs to use
64043f35ef5SPaul Beesley   Error Records accessed via System Registers to inject faults. This is
64143f35ef5SPaul Beesley   applicable only to AArch64 builds.
64243f35ef5SPaul Beesley
64343f35ef5SPaul Beesley   This feature is intended for testing purposes only, and is advisable to keep
64443f35ef5SPaul Beesley   disabled for production images.
64543f35ef5SPaul Beesley
64643f35ef5SPaul Beesley-  ``FIP_NAME``: This is an optional build option which specifies the FIP
64743f35ef5SPaul Beesley   filename for the ``fip`` target. Default is ``fip.bin``.
64843f35ef5SPaul Beesley
64943f35ef5SPaul Beesley-  ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU
65043f35ef5SPaul Beesley   FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``.
65143f35ef5SPaul Beesley
652f97062a5SSumit Garg-  ``FW_ENC_STATUS``: Top level firmware's encryption numeric flag, values:
653f97062a5SSumit Garg
654f97062a5SSumit Garg   ::
655f97062a5SSumit Garg
656f97062a5SSumit Garg     0: Encryption is done with Secret Symmetric Key (SSK) which is common
657f97062a5SSumit Garg        for a class of devices.
658f97062a5SSumit Garg     1: Encryption is done with Binding Secret Symmetric Key (BSSK) which is
659f97062a5SSumit Garg        unique per device.
660f97062a5SSumit Garg
661700e7685SManish Pandey   This flag depends on ``DECRYPTION_SUPPORT`` build flag.
662f97062a5SSumit Garg
66343f35ef5SPaul Beesley-  ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create``
66443f35ef5SPaul Beesley   tool to create certificates as per the Chain of Trust described in
66543f35ef5SPaul Beesley   :ref:`Trusted Board Boot`. The build system then calls ``fiptool`` to
66643f35ef5SPaul Beesley   include the certificates in the FIP and FWU_FIP. Default value is '0'.
66743f35ef5SPaul Beesley
66843f35ef5SPaul Beesley   Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support
66943f35ef5SPaul Beesley   for the Trusted Board Boot feature in the BL1 and BL2 images, to generate
67043f35ef5SPaul Beesley   the corresponding certificates, and to include those certificates in the
67143f35ef5SPaul Beesley   FIP and FWU_FIP.
67243f35ef5SPaul Beesley
67343f35ef5SPaul Beesley   Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2
67443f35ef5SPaul Beesley   images will not include support for Trusted Board Boot. The FIP will still
67543f35ef5SPaul Beesley   include the corresponding certificates. This FIP can be used to verify the
67643f35ef5SPaul Beesley   Chain of Trust on the host machine through other mechanisms.
67743f35ef5SPaul Beesley
67843f35ef5SPaul Beesley   Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2
67943f35ef5SPaul Beesley   images will include support for Trusted Board Boot, but the FIP and FWU_FIP
68043f35ef5SPaul Beesley   will not include the corresponding certificates, causing a boot failure.
68143f35ef5SPaul Beesley
68243f35ef5SPaul Beesley-  ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have
68343f35ef5SPaul Beesley   inherent support for specific EL3 type interrupts. Setting this build option
68443f35ef5SPaul Beesley   to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both
6856844c347SMadhukar Pappireddy   by :ref:`platform abstraction layer<platform Interrupt Controller API>` and
6866844c347SMadhukar Pappireddy   :ref:`Interrupt Management Framework<Interrupt Management Framework>`.
68743f35ef5SPaul Beesley   This allows GICv2 platforms to enable features requiring EL3 interrupt type.
68843f35ef5SPaul Beesley   This also means that all GICv2 Group 0 interrupts are delivered to EL3, and
68943f35ef5SPaul Beesley   the Secure Payload interrupts needs to be synchronously handed over to Secure
69043f35ef5SPaul Beesley   EL1 for handling. The default value of this option is ``0``, which means the
69143f35ef5SPaul Beesley   Group 0 interrupts are assumed to be handled by Secure EL1.
69243f35ef5SPaul Beesley
69346cc41d5SManish Pandey-  ``HANDLE_EA_EL3_FIRST_NS``: When set to ``1``, External Aborts and SError
69446cc41d5SManish Pandey   Interrupts, resulting from errors in NS world, will be always trapped in
69546cc41d5SManish Pandey   EL3 i.e. in BL31 at runtime. When set to ``0`` (default), these exceptions
69646cc41d5SManish Pandey   will be trapped in the current exception level (or in EL1 if the current
69746cc41d5SManish Pandey   exception level is EL0).
69843f35ef5SPaul Beesley
69943f35ef5SPaul Beesley-  ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific
70043f35ef5SPaul Beesley   software operations are required for CPUs to enter and exit coherency.
70143f35ef5SPaul Beesley   However, newer systems exist where CPUs' entry to and exit from coherency
70243f35ef5SPaul Beesley   is managed in hardware. Such systems require software to only initiate these
70343f35ef5SPaul Beesley   operations, and the rest is managed in hardware, minimizing active software
70443f35ef5SPaul Beesley   management. In such systems, this boolean option enables TF-A to carry out
70543f35ef5SPaul Beesley   build and run-time optimizations during boot and power management operations.
70643f35ef5SPaul Beesley   This option defaults to 0 and if it is enabled, then it implies
70743f35ef5SPaul Beesley   ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled.
70843f35ef5SPaul Beesley
70943f35ef5SPaul Beesley   If this flag is disabled while the platform which TF-A is compiled for
71043f35ef5SPaul Beesley   includes cores that manage coherency in hardware, then a compilation error is
71143f35ef5SPaul Beesley   generated. This is based on the fact that a system cannot have, at the same
71243f35ef5SPaul Beesley   time, cores that manage coherency in hardware and cores that don't. In other
71343f35ef5SPaul Beesley   words, a platform cannot have, at the same time, cores that require
71443f35ef5SPaul Beesley   ``HW_ASSISTED_COHERENCY=1`` and cores that require
71543f35ef5SPaul Beesley   ``HW_ASSISTED_COHERENCY=0``.
71643f35ef5SPaul Beesley
71743f35ef5SPaul Beesley   Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of
71843f35ef5SPaul Beesley   translation library (xlat tables v2) must be used; version 1 of translation
71943f35ef5SPaul Beesley   library is not supported.
72043f35ef5SPaul Beesley
7210ed3be6fSVarun Wadekar-  ``IMPDEF_SYSREG_TRAP``: Numeric value to enable the handling traps for
7220ed3be6fSVarun Wadekar   implementation defined system register accesses from lower ELs. Default
7230ed3be6fSVarun Wadekar   value is ``0``.
7240ed3be6fSVarun Wadekar
725b890b36dSLouis Mayencourt-  ``INVERTED_MEMMAP``: memmap tool print by default lower addresses at the
72647147013SDavid Horstmann   bottom, higher addresses at the top. This build flag can be set to '1' to
727b890b36dSLouis Mayencourt   invert this behavior. Lower addresses will be printed at the top and higher
728b890b36dSLouis Mayencourt   addresses at the bottom.
729b890b36dSLouis Mayencourt
7304557c0c0SBoyan Karatotev-  ``INIT_UNUSED_NS_EL2``: This build flag guards code that disables EL2
7314557c0c0SBoyan Karatotev   safely in scenario where NS-EL2 is present but unused. This flag is set to 0
7324557c0c0SBoyan Karatotev   by default. Platforms without NS-EL2 in use must enable this flag.
7334557c0c0SBoyan Karatotev
73443f35ef5SPaul Beesley-  ``KEY_ALG``: This build flag enables the user to select the algorithm to be
73543f35ef5SPaul Beesley   used for generating the PKCS keys and subsequent signing of the certificate.
736e78ba69eSLionel Debieve   It accepts 5 values: ``rsa``, ``rsa_1_5``, ``ecdsa``, ``ecdsa-brainpool-regular``
737e78ba69eSLionel Debieve   and ``ecdsa-brainpool-twisted``. The option ``rsa_1_5`` is the legacy PKCS#1
738e78ba69eSLionel Debieve   RSA 1.5 algorithm which is not TBBR compliant and is retained only for
739e78ba69eSLionel Debieve   compatibility. The default value of this flag is ``rsa`` which is the TBBR
740e78ba69eSLionel Debieve   compliant PKCS#1 RSA 2.1 scheme.
74143f35ef5SPaul Beesley
742b8622922SGilad Ben-Yossef-  ``KEY_SIZE``: This build flag enables the user to select the key size for
743b8622922SGilad Ben-Yossef   the algorithm specified by ``KEY_ALG``. The valid values for ``KEY_SIZE``
744b8622922SGilad Ben-Yossef   depend on the chosen algorithm and the cryptographic module.
745b8622922SGilad Ben-Yossef
746e78ba69eSLionel Debieve   +---------------------------+------------------------------------+
747b8622922SGilad Ben-Yossef   |         KEY_ALG           |        Possible key sizes          |
748e78ba69eSLionel Debieve   +===========================+====================================+
749b65dfe40SSandrine Bailleux   |           rsa             | 1024 , 2048 (default), 3072, 4096  |
750e78ba69eSLionel Debieve   +---------------------------+------------------------------------+
7516adeeb47Slaurenw-arm   |          ecdsa            |         256 (default), 384         |
752e78ba69eSLionel Debieve   +---------------------------+------------------------------------+
7530da16fe3SMaxime Méré   |  ecdsa-brainpool-regular  |            256 (default)           |
754e78ba69eSLionel Debieve   +---------------------------+------------------------------------+
7550da16fe3SMaxime Méré   |  ecdsa-brainpool-twisted  |            256 (default)           |
756e78ba69eSLionel Debieve   +---------------------------+------------------------------------+
757e78ba69eSLionel Debieve
75843f35ef5SPaul Beesley-  ``HASH_ALG``: This build flag enables the user to select the secure hash
75943f35ef5SPaul Beesley   algorithm. It accepts 3 values: ``sha256``, ``sha384`` and ``sha512``.
76043f35ef5SPaul Beesley   The default value of this flag is ``sha256``.
76143f35ef5SPaul Beesley
76243f35ef5SPaul Beesley-  ``LDFLAGS``: Extra user options appended to the linkers' command line in
76343f35ef5SPaul Beesley   addition to the one set by the build system.
76443f35ef5SPaul Beesley
76543f35ef5SPaul Beesley-  ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log
76643f35ef5SPaul Beesley   output compiled into the build. This should be one of the following:
76743f35ef5SPaul Beesley
76843f35ef5SPaul Beesley   ::
76943f35ef5SPaul Beesley
77043f35ef5SPaul Beesley       0  (LOG_LEVEL_NONE)
77143f35ef5SPaul Beesley       10 (LOG_LEVEL_ERROR)
77243f35ef5SPaul Beesley       20 (LOG_LEVEL_NOTICE)
77343f35ef5SPaul Beesley       30 (LOG_LEVEL_WARNING)
77443f35ef5SPaul Beesley       40 (LOG_LEVEL_INFO)
77543f35ef5SPaul Beesley       50 (LOG_LEVEL_VERBOSE)
77643f35ef5SPaul Beesley
77743f35ef5SPaul Beesley   All log output up to and including the selected log level is compiled into
77843f35ef5SPaul Beesley   the build. The default value is 40 in debug builds and 20 in release builds.
77943f35ef5SPaul Beesley
7808c105290SAlexei Fedorov-  ``MEASURED_BOOT``: Boolean flag to include support for the Measured Boot
7810aa0b3afSManish V Badarkhe   feature. This flag can be enabled with ``TRUSTED_BOARD_BOOT`` in order to
7820aa0b3afSManish V Badarkhe   provide trust that the code taking the measurements and recording them has
7830aa0b3afSManish V Badarkhe   not been tampered with.
784cc255b9fSSandrine Bailleux
785700e7685SManish Pandey   This option defaults to 0.
7868c105290SAlexei Fedorov
787*a2dd13caSAbhi Singh-  ``DISCRETE_TPM``: Boolean flag to include support for a Discrete TPM.
788*a2dd13caSAbhi Singh
789*a2dd13caSAbhi Singh   This option defaults to 0.
790*a2dd13caSAbhi Singh
791*a2dd13caSAbhi Singh-  ``TPM_INTERFACE``: When ``DISCRETE_TPM=1``, this is a required flag to
792*a2dd13caSAbhi Singh   select the TPM interface. Currently only one interface is supported:
793*a2dd13caSAbhi Singh
794*a2dd13caSAbhi Singh   ::
795*a2dd13caSAbhi Singh
796*a2dd13caSAbhi Singh      FIFO_SPI
797*a2dd13caSAbhi Singh
798*a2dd13caSAbhi Singh-  ``MBOOT_TPM_HASH_ALG``: Build flag to select the TPM hash algorithm used during
799*a2dd13caSAbhi Singh   Measured Boot. Currently only accepts ``sha256`` as a valid algorithm.
800*a2dd13caSAbhi Singh
801019311e7SGovindraj Raja-  ``MARCH_DIRECTIVE``: used to pass a -march option from the platform build
802019311e7SGovindraj Raja   options to the compiler. An example usage:
803019311e7SGovindraj Raja
804019311e7SGovindraj Raja   .. code:: make
805019311e7SGovindraj Raja
806019311e7SGovindraj Raja      MARCH_DIRECTIVE := -march=armv8.5-a
807019311e7SGovindraj Raja
808538516f5SBipin Ravi-  ``HARDEN_SLS``: used to pass -mharden-sls=all from the TF-A build
809538516f5SBipin Ravi   options to the compiler currently supporting only of the options.
810538516f5SBipin Ravi   GCC documentation:
811538516f5SBipin Ravi   https://gcc.gnu.org/onlinedocs/gcc/AArch64-Options.html#index-mharden-sls
812538516f5SBipin Ravi
813538516f5SBipin Ravi   An example usage:
814538516f5SBipin Ravi
815538516f5SBipin Ravi   .. code:: make
816538516f5SBipin Ravi
817538516f5SBipin Ravi      HARDEN_SLS := 1
818538516f5SBipin Ravi
819538516f5SBipin Ravi   This option defaults to 0.
820538516f5SBipin Ravi
82143f35ef5SPaul Beesley-  ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
822616b3ce2SRobin van der Gracht   specifies a file that contains the Non-Trusted World private key in PEM
823616b3ce2SRobin van der Gracht   format or a PKCS11 URI. If ``SAVE_KEYS=1``, only a file is accepted and it
824616b3ce2SRobin van der Gracht   will be used to save the key.
82543f35ef5SPaul Beesley
82643f35ef5SPaul Beesley-  ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is
82743f35ef5SPaul Beesley   optional. It is only needed if the platform makefile specifies that it
82843f35ef5SPaul Beesley   is required in order to build the ``fwu_fip`` target.
82943f35ef5SPaul Beesley
83043f35ef5SPaul Beesley-  ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register
83143f35ef5SPaul Beesley   contents upon world switch. It can take either 0 (don't save and restore) or
83243f35ef5SPaul Beesley   1 (do save and restore). 0 is the default. An SPD may set this to 1 if it
83343f35ef5SPaul Beesley   wants the timer registers to be saved and restored.
83443f35ef5SPaul Beesley
83543f35ef5SPaul Beesley-  ``OVERRIDE_LIBC``: This option allows platforms to override the default libc
83643f35ef5SPaul Beesley   for the BL image. It can be either 0 (include) or 1 (remove). The default
83743f35ef5SPaul Beesley   value is 0.
83843f35ef5SPaul Beesley
83943f35ef5SPaul Beesley-  ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that
84043f35ef5SPaul Beesley   the underlying hardware is not a full PL011 UART but a minimally compliant
84143f35ef5SPaul Beesley   generic UART, which is a subset of the PL011. The driver will not access
84243f35ef5SPaul Beesley   any register that is not part of the SBSA generic UART specification.
84343f35ef5SPaul Beesley   Default value is 0 (a full PL011 compliant UART is present).
84443f35ef5SPaul Beesley
84543f35ef5SPaul Beesley-  ``PLAT``: Choose a platform to build TF-A for. The chosen platform name
84643f35ef5SPaul Beesley   must be subdirectory of any depth under ``plat/``, and must contain a
84743f35ef5SPaul Beesley   platform makefile named ``platform.mk``. For example, to build TF-A for the
84843f35ef5SPaul Beesley   Arm Juno board, select PLAT=juno.
84943f35ef5SPaul Beesley
850bfef8b90SJuan Pablo Conde-  ``PLATFORM_REPORT_CTX_MEM_USE``: Reports the context memory allocated for
851bfef8b90SJuan Pablo Conde   each core as well as the global context. The data includes the memory used
852bfef8b90SJuan Pablo Conde   by each world and each privileged exception level. This build option is
853bfef8b90SJuan Pablo Conde   applicable only for ``ARCH=aarch64`` builds. The default value is 0.
854bfef8b90SJuan Pablo Conde
85543f35ef5SPaul Beesley-  ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image
85643f35ef5SPaul Beesley   instead of the normal boot flow. When defined, it must specify the entry
85743f35ef5SPaul Beesley   point address for the preloaded BL33 image. This option is incompatible with
85843f35ef5SPaul Beesley   ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority
85943f35ef5SPaul Beesley   over ``PRELOADED_BL33_BASE``.
86043f35ef5SPaul Beesley
861f99a69c3SArvind Ram Prakash-  ``PRESERVE_DSU_PMU_REGS``: This options when enabled allows the platform to
862f99a69c3SArvind Ram Prakash   save/restore the DynamIQ Shared Unit's(DSU) Performance Monitoring Unit(PMU)
863f99a69c3SArvind Ram Prakash   registers when the cluster goes through a power cycle. This is disabled by
864f99a69c3SArvind Ram Prakash   default and platforms that require this feature have to enable them.
865f99a69c3SArvind Ram Prakash
86643f35ef5SPaul Beesley-  ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset
86743f35ef5SPaul Beesley   vector address can be programmed or is fixed on the platform. It can take
86843f35ef5SPaul Beesley   either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
86943f35ef5SPaul Beesley   programmable reset address, it is expected that a CPU will start executing
87043f35ef5SPaul Beesley   code directly at the right address, both on a cold and warm reset. In this
87143f35ef5SPaul Beesley   case, there is no need to identify the entrypoint on boot and the boot path
87243f35ef5SPaul Beesley   can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface
87343f35ef5SPaul Beesley   does not need to be implemented in this case.
87443f35ef5SPaul Beesley
87543f35ef5SPaul Beesley-  ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats
87643f35ef5SPaul Beesley   possible for the PSCI power-state parameter: original and extended State-ID
87743f35ef5SPaul Beesley   formats. This flag if set to 1, configures the generic PSCI layer to use the
87843f35ef5SPaul Beesley   extended format. The default value of this flag is 0, which means by default
87943f35ef5SPaul Beesley   the original power-state format is used by the PSCI implementation. This flag
88043f35ef5SPaul Beesley   should be specified by the platform makefile and it governs the return value
88143f35ef5SPaul Beesley   of PSCI_FEATURES API for CPU_SUSPEND smc function id. When this option is
88243f35ef5SPaul Beesley   enabled on Arm platforms, the option ``ARM_RECOM_STATE_ID_ENC`` needs to be
88343f35ef5SPaul Beesley   set to 1 as well.
88443f35ef5SPaul Beesley
88564b4710bSWing Li-  ``PSCI_OS_INIT_MODE``: Boolean flag to enable support for optional PSCI
88664b4710bSWing Li   OS-initiated mode. This option defaults to 0.
88764b4710bSWing Li
8888db17052SBoyan Karatotev-  ``ARCH_FEATURE_AVAILABILITY``: Boolean flag to enable support for the
8898db17052SBoyan Karatotev   optional SMCCC_ARCH_FEATURE_AVAILABILITY call. This option implicitly
8908db17052SBoyan Karatotev   interacts with IMPDEF_SYSREG_TRAP and software emulation. This option
8918db17052SBoyan Karatotev   defaults to 0.
8928db17052SBoyan Karatotev
893f87e54f7SManish Pandey-  ``ENABLE_FEAT_RAS``: Boolean flag to enable Armv8.2 RAS features. RAS features
89443f35ef5SPaul Beesley   are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2
895970a4a8dSManish Pandey   or later CPUs. This flag can take the values 0 or 1. The default value is 0.
896970a4a8dSManish Pandey   NOTE: This flag enables use of IESB capability to reduce entry latency into
897970a4a8dSManish Pandey   EL3 even when RAS error handling is not performed on the platform. Hence this
898970a4a8dSManish Pandey   flag is recommended to be turned on Armv8.2 and later CPUs.
89943f35ef5SPaul Beesley
90043f35ef5SPaul Beesley-  ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead
90143f35ef5SPaul Beesley   of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
90243f35ef5SPaul Beesley   entrypoint) or 1 (CPU reset to BL31 entrypoint).
90343f35ef5SPaul Beesley   The default value is 0.
90443f35ef5SPaul Beesley
90543f35ef5SPaul Beesley-  ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided
90643f35ef5SPaul Beesley   in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector
90743f35ef5SPaul Beesley   instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
90843f35ef5SPaul Beesley   entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0.
90943f35ef5SPaul Beesley
910d766084fSAlexeiFedorov-  ``RME_GPT_BITLOCK_BLOCK``: This defines the block size (in number of 512MB
911d766084fSAlexeiFedorov-  blocks) covered by a single bit of the bitlock structure during RME GPT
912d766084fSAlexeiFedorov-  operations. The lower the block size, the better opportunity for
913d766084fSAlexeiFedorov-  parallelising GPT operations but at the cost of more bits being needed
914d766084fSAlexeiFedorov-  for the bitlock structure. This numeric parameter can take the values
915d766084fSAlexeiFedorov-  from 0 to 512 and must be a power of 2. The value of 0 is special and
916d766084fSAlexeiFedorov-  and it chooses a single spinlock for all GPT L1 table entries. Default
917d766084fSAlexeiFedorov-  value is 1 which corresponds to block size of 512MB per bit of bitlock
918d766084fSAlexeiFedorov-  structure.
919d766084fSAlexeiFedorov
920d766084fSAlexeiFedorov-  ``RME_GPT_MAX_BLOCK``: Numeric value in MB to define the maximum size of
921ec0088bbSAlexeiFedorov   supported contiguous blocks in GPT Library. This parameter can take the
922ec0088bbSAlexeiFedorov   values 0, 2, 32 and 512. Setting this value to 0 disables use of Contigious
92301faa994SSoby Mathew   descriptors. Default value is 512.
924ec0088bbSAlexeiFedorov
925616b3ce2SRobin van der Gracht-  ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
926616b3ce2SRobin van der Gracht   file that contains the ROT private key in PEM format or a PKCS11 URI and
927616b3ce2SRobin van der Gracht   enforces public key hash generation. If ``SAVE_KEYS=1``, only a file is
928616b3ce2SRobin van der Gracht   accepted and it will be used to save the key.
92943f35ef5SPaul Beesley
93043f35ef5SPaul Beesley-  ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
93143f35ef5SPaul Beesley   certificate generation tool to save the keys used to establish the Chain of
93243f35ef5SPaul Beesley   Trust. Allowed options are '0' or '1'. Default is '0' (do not save).
93343f35ef5SPaul Beesley
93443f35ef5SPaul Beesley-  ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional.
93543f35ef5SPaul Beesley   If a SCP_BL2 image is present then this option must be passed for the ``fip``
93643f35ef5SPaul Beesley   target.
93743f35ef5SPaul Beesley
938616b3ce2SRobin van der Gracht-  ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
939616b3ce2SRobin van der Gracht   file that contains the SCP_BL2 private key in PEM format or a PKCS11 URI.
940616b3ce2SRobin van der Gracht   If ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key.
94143f35ef5SPaul Beesley
94243f35ef5SPaul Beesley-  ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is
94343f35ef5SPaul Beesley   optional. It is only needed if the platform makefile specifies that it
94443f35ef5SPaul Beesley   is required in order to build the ``fwu_fip`` target.
94543f35ef5SPaul Beesley
94643f35ef5SPaul Beesley-  ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software
94743f35ef5SPaul Beesley   Delegated Exception Interface to BL31 image. This defaults to ``0``.
94843f35ef5SPaul Beesley
94943f35ef5SPaul Beesley   When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be
95043f35ef5SPaul Beesley   set to ``1``.
95143f35ef5SPaul Beesley
95243f35ef5SPaul Beesley-  ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be
95343f35ef5SPaul Beesley   isolated on separate memory pages. This is a trade-off between security and
95443f35ef5SPaul Beesley   memory usage. See "Isolating code and read-only data on separate memory
9554c65b4deSOlivier Deprez   pages" section in :ref:`Firmware Design`. This flag is disabled by default
9564c65b4deSOlivier Deprez   and affects all BL images.
95743f35ef5SPaul Beesley
958f8578e64SSamuel Holland-  ``SEPARATE_NOBITS_REGION``: Setting this option to ``1`` allows the NOBITS
959f8578e64SSamuel Holland   sections of BL31 (.bss, stacks, page tables, and coherent memory) to be
960f8578e64SSamuel Holland   allocated in RAM discontiguous from the loaded firmware image. When set, the
96147147013SDavid Horstmann   platform is expected to provide definitions for ``BL31_NOBITS_BASE`` and
962f8578e64SSamuel Holland   ``BL31_NOBITS_LIMIT``. When the option is ``0`` (the default), NOBITS
963f8578e64SSamuel Holland   sections are placed in RAM immediately following the loaded firmware image.
964f8578e64SSamuel Holland
96596a8ed14SJiafei Pan-  ``SEPARATE_BL2_NOLOAD_REGION``: Setting this option to ``1`` allows the
96696a8ed14SJiafei Pan   NOLOAD sections of BL2 (.bss, stacks, page tables) to be allocated in RAM
96796a8ed14SJiafei Pan   discontiguous from loaded firmware images. When set, the platform need to
96896a8ed14SJiafei Pan   provide definitions of ``BL2_NOLOAD_START`` and ``BL2_NOLOAD_LIMIT``. This
96996a8ed14SJiafei Pan   flag is disabled by default and NOLOAD sections are placed in RAM immediately
97096a8ed14SJiafei Pan   following the loaded firmware image.
97196a8ed14SJiafei Pan
97250fba2dbSMadhukar Pappireddy-  ``SEPARATE_SIMD_SECTION``: Setting this option to ``1`` allows the SIMD context
97350fba2dbSMadhukar Pappireddy    data structures to be put in a dedicated memory region as decided by platform
97450fba2dbSMadhukar Pappireddy    integrator. Default value is ``0`` which means the SIMD context is put in BSS
97550fba2dbSMadhukar Pappireddy    section of EL3 firmware.
97650fba2dbSMadhukar Pappireddy
9772d31cb07SJeremy Linton-  ``SMC_PCI_SUPPORT``: This option allows platforms to handle PCI configuration
9782d31cb07SJeremy Linton   access requests via a standard SMCCC defined in `DEN0115`_. When combined with
9792d31cb07SJeremy Linton   UEFI+ACPI this can provide a certain amount of OS forward compatibility
9802d31cb07SJeremy Linton   with newer platforms that aren't ECAM compliant.
9812d31cb07SJeremy Linton
98243f35ef5SPaul Beesley-  ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A.
98343f35ef5SPaul Beesley   This build option is only valid if ``ARCH=aarch64``. The value should be
98443f35ef5SPaul Beesley   the path to the directory containing the SPD source, relative to
98543f35ef5SPaul Beesley   ``services/spd/``; the directory is expected to contain a makefile called
9864c65b4deSOlivier Deprez   ``<spd-value>.mk``. The SPM Dispatcher standard service is located in
9874c65b4deSOlivier Deprez   services/std_svc/spmd and enabled by ``SPD=spmd``. The SPM Dispatcher
9884c65b4deSOlivier Deprez   cannot be enabled when the ``SPM_MM`` option is enabled.
98943f35ef5SPaul Beesley
99043f35ef5SPaul Beesley-  ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can
99143f35ef5SPaul Beesley   take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
99243f35ef5SPaul Beesley   execution in BL1 just before handing over to BL31. At this point, all
99343f35ef5SPaul Beesley   firmware images have been loaded in memory, and the MMU and caches are
99443f35ef5SPaul Beesley   turned off. Refer to the "Debugging options" section for more details.
99543f35ef5SPaul Beesley
9961d63ae4dSMarc Bonnici-  ``SPMC_AT_EL3`` : This boolean option is used jointly with the SPM
9971d63ae4dSMarc Bonnici   Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC
9981d63ae4dSMarc Bonnici   component runs at the EL3 exception level. The default value is ``0`` (
9991d63ae4dSMarc Bonnici   disabled). This configuration supports pre-Armv8.4 platforms (aka not
100048856003SOlivier Deprez   implementing the ``FEAT_SEL2`` extension).
10011d63ae4dSMarc Bonnici
1002801cd3c8SNishant Sharma-  ``SPMC_AT_EL3_SEL0_SP`` : Boolean option to enable SEL0 SP load support when
1003801cd3c8SNishant Sharma   ``SPMC_AT_EL3`` is enabled. The default value if ``0`` (disabled). This
1004801cd3c8SNishant Sharma   option cannot be enabled (``1``) when (``SPMC_AT_EL3``) is disabled.
1005801cd3c8SNishant Sharma
1006bb0e3360SJens Wiklander-  ``SPMC_OPTEE`` : This boolean option is used jointly with the SPM
1007bb0e3360SJens Wiklander   Dispatcher option (``SPD=spmd``) and with ``SPMD_SPM_AT_SEL2=0`` to
1008bb0e3360SJens Wiklander   indicate that the SPMC at S-EL1 is OP-TEE and an OP-TEE specific loading
1009bb0e3360SJens Wiklander   mechanism should be used.
1010bb0e3360SJens Wiklander
1011d9e984ccSJayanth Dodderi Chidanand-  ``SPMD_SPM_AT_SEL2`` : This boolean option is used jointly with the SPM
10124c65b4deSOlivier Deprez   Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC
10131d63ae4dSMarc Bonnici   component runs at the S-EL2 exception level provided by the ``FEAT_SEL2``
10144c65b4deSOlivier Deprez   extension. This is the default when enabling the SPM Dispatcher. When
10154c65b4deSOlivier Deprez   disabled (0) it indicates the SPMC component runs at the S-EL1 execution
10161d63ae4dSMarc Bonnici   state or at EL3 if ``SPMC_AT_EL3`` is enabled. The latter configurations
10171d63ae4dSMarc Bonnici   support pre-Armv8.4 platforms (aka not implementing the ``FEAT_SEL2``
10181d63ae4dSMarc Bonnici   extension).
10194c65b4deSOlivier Deprez
10203f3c341aSPaul Beesley-  ``SPM_MM`` : Boolean option to enable the Management Mode (MM)-based Secure
10214c65b4deSOlivier Deprez   Partition Manager (SPM) implementation. The default value is ``0``
10224c65b4deSOlivier Deprez   (disabled). This option cannot be enabled (``1``) when SPM Dispatcher is
10234c65b4deSOlivier Deprez   enabled (``SPD=spmd``).
10243f3c341aSPaul Beesley
1025ce2b1ec6SManish Pandey-  ``SP_LAYOUT_FILE``: Platform provided path to JSON file containing the
10264c65b4deSOlivier Deprez   description of secure partitions. The build system will parse this file and
10274c65b4deSOlivier Deprez   package all secure partition blobs into the FIP. This file is not
10284c65b4deSOlivier Deprez   necessarily part of TF-A tree. Only available when ``SPD=spmd``.
1029ce2b1ec6SManish Pandey
103043f35ef5SPaul Beesley-  ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles
103143f35ef5SPaul Beesley   secure interrupts (caught through the FIQ line). Platforms can enable
103243f35ef5SPaul Beesley   this directive if they need to handle such interruption. When enabled,
103343f35ef5SPaul Beesley   the FIQ are handled in monitor mode and non secure world is not allowed
103443f35ef5SPaul Beesley   to mask these events. Platforms that enable FIQ handling in SP_MIN shall
103543f35ef5SPaul Beesley   implement the api ``sp_min_plat_fiq_handler()``. The default value is 0.
103643f35ef5SPaul Beesley
1037bebcf27fSMark Brown-  ``SVE_VECTOR_LEN``: SVE vector length to configure in ZCR_EL3.
1038bebcf27fSMark Brown   Platforms can configure this if they need to lower the hardware
1039bebcf27fSMark Brown   limit, for example due to asymmetric configuration or limitations of
1040bebcf27fSMark Brown   software run at lower ELs. The default is the architectural maximum
1041bebcf27fSMark Brown   of 2048 which should be suitable for most configurations, the
1042bebcf27fSMark Brown   hardware will limit the effective VL to the maximum physically supported
1043bebcf27fSMark Brown   VL.
1044bebcf27fSMark Brown
10450b22e591SJayanth Dodderi Chidanand-  ``TRNG_SUPPORT``: Setting this to ``1`` enables support for True
10460b22e591SJayanth Dodderi Chidanand   Random Number Generator Interface to BL31 image. This defaults to ``0``.
10470b22e591SJayanth Dodderi Chidanand
104843f35ef5SPaul Beesley-  ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board
104943f35ef5SPaul Beesley   Boot feature. When set to '1', BL1 and BL2 images include support to load
105043f35ef5SPaul Beesley   and verify the certificates and images in a FIP, and BL1 includes support
105143f35ef5SPaul Beesley   for the Firmware Update. The default value is '0'. Generation and inclusion
105243f35ef5SPaul Beesley   of certificates in the FIP and FWU_FIP depends upon the value of the
105343f35ef5SPaul Beesley   ``GENERATE_COT`` option.
105443f35ef5SPaul Beesley
105543f35ef5SPaul Beesley   .. warning::
105643f35ef5SPaul Beesley      This option depends on ``CREATE_KEYS`` to be enabled. If the keys
105743f35ef5SPaul Beesley      already exist in disk, they will be overwritten without further notice.
105843f35ef5SPaul Beesley
105943f35ef5SPaul Beesley-  ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
1060616b3ce2SRobin van der Gracht   specifies a file that contains the Trusted World private key in PEM
1061616b3ce2SRobin van der Gracht   format or a PKCS11 URI. If ``SAVE_KEYS=1``, only a file is accepted and
1062616b3ce2SRobin van der Gracht   it will be used to save the key.
106343f35ef5SPaul Beesley
106443f35ef5SPaul Beesley-  ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or
106543f35ef5SPaul Beesley   synchronous, (see "Initializing a BL32 Image" section in
106643f35ef5SPaul Beesley   :ref:`Firmware Design`). It can take the value 0 (BL32 is initialized using
106743f35ef5SPaul Beesley   synchronous method) or 1 (BL32 is initialized using asynchronous method).
106843f35ef5SPaul Beesley   Default is 0.
106943f35ef5SPaul Beesley
107043f35ef5SPaul Beesley-  ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt
107143f35ef5SPaul Beesley   routing model which routes non-secure interrupts asynchronously from TSP
107243f35ef5SPaul Beesley   to EL3 causing immediate preemption of TSP. The EL3 is responsible
107343f35ef5SPaul Beesley   for saving and restoring the TSP context in this routing model. The
107443f35ef5SPaul Beesley   default routing model (when the value is 0) is to route non-secure
107543f35ef5SPaul Beesley   interrupts to TSP allowing it to save its context and hand over
107643f35ef5SPaul Beesley   synchronously to EL3 via an SMC.
107743f35ef5SPaul Beesley
107843f35ef5SPaul Beesley   .. note::
107943f35ef5SPaul Beesley      When ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT``
108043f35ef5SPaul Beesley      must also be set to ``1``.
108143f35ef5SPaul Beesley
1082acd03f4bSManish V Badarkhe-  ``TS_SP_FW_CONFIG``: DTC build flag to include Trusted Services (Crypto and
1083acd03f4bSManish V Badarkhe   internal-trusted-storage) as SP in tb_fw_config device tree.
1084acd03f4bSManish V Badarkhe
1085781d07a4SJayanth Dodderi Chidanand-  ``TWED_DELAY``: Numeric value to be set in order to delay the trapping of
1086781d07a4SJayanth Dodderi Chidanand   WFE instruction. ``ENABLE_FEAT_TWED`` build option must be enabled to set
1087781d07a4SJayanth Dodderi Chidanand   this delay. It can take values in the range (0-15). Default value is ``0``
1088781d07a4SJayanth Dodderi Chidanand   and based on this value, 2^(TWED_DELAY + 8) cycles will be delayed.
1089781d07a4SJayanth Dodderi Chidanand   Platforms need to explicitly update this value based on their requirements.
1090781d07a4SJayanth Dodderi Chidanand
109143f35ef5SPaul Beesley-  ``USE_ARM_LINK``: This flag determines whether to enable support for ARM
109243f35ef5SPaul Beesley   linker. When the ``LINKER`` build variable points to the armlink linker,
109343f35ef5SPaul Beesley   this flag is enabled automatically. To enable support for armlink, platforms
109443f35ef5SPaul Beesley   will have to provide a scatter file for the BL image. Currently, Tegra
109543f35ef5SPaul Beesley   platforms use the armlink support to compile BL3-1 images.
109643f35ef5SPaul Beesley
109743f35ef5SPaul Beesley-  ``USE_COHERENT_MEM``: This flag determines whether to include the coherent
109843f35ef5SPaul Beesley   memory region in the BL memory map or not (see "Use of Coherent memory in
109943f35ef5SPaul Beesley   TF-A" section in :ref:`Firmware Design`). It can take the value 1
110043f35ef5SPaul Beesley   (Coherent memory region is included) or 0 (Coherent memory region is
110143f35ef5SPaul Beesley   excluded). Default is 1.
110243f35ef5SPaul Beesley
1103a6de824fSLouis Mayencourt-  ``ARM_IO_IN_DTB``: This flag determines whether to use IO based on the
1104a6de824fSLouis Mayencourt   firmware configuration framework. This will move the io_policies into a
11050a6e7e3bSLouis Mayencourt   configuration device tree, instead of static structure in the code base.
11060a6e7e3bSLouis Mayencourt
110784ef9cd8SManish V Badarkhe-  ``COT_DESC_IN_DTB``: This flag determines whether to create COT descriptors
110884ef9cd8SManish V Badarkhe   at runtime using fconf. If this flag is enabled, COT descriptors are
110984ef9cd8SManish V Badarkhe   statically captured in tb_fw_config file in the form of device tree nodes
111084ef9cd8SManish V Badarkhe   and properties. Currently, COT descriptors used by BL2 are moved to the
111184ef9cd8SManish V Badarkhe   device tree and COT descriptors used by BL1 are retained in the code
1112700e7685SManish Pandey   base statically.
111384ef9cd8SManish V Badarkhe
1114cbf9e84aSBalint Dobszay-  ``SDEI_IN_FCONF``: This flag determines whether to configure SDEI setup in
1115cbf9e84aSBalint Dobszay   runtime using firmware configuration framework. The platform specific SDEI
1116cbf9e84aSBalint Dobszay   shared and private events configuration is retrieved from device tree rather
1117700e7685SManish Pandey   than static C structures at compile time. This is only supported if
1118700e7685SManish Pandey   SDEI_SUPPORT build flag is enabled.
11190a6e7e3bSLouis Mayencourt
1120452d5e5eSMadhukar Pappireddy-  ``SEC_INT_DESC_IN_FCONF``: This flag determines whether to configure Group 0
1121452d5e5eSMadhukar Pappireddy   and Group1 secure interrupts using the firmware configuration framework. The
1122452d5e5eSMadhukar Pappireddy   platform specific secure interrupt property descriptor is retrieved from
1123452d5e5eSMadhukar Pappireddy   device tree in runtime rather than depending on static C structure at compile
1124700e7685SManish Pandey   time.
1125452d5e5eSMadhukar Pappireddy
112643f35ef5SPaul Beesley-  ``USE_ROMLIB``: This flag determines whether library at ROM will be used.
112743f35ef5SPaul Beesley   This feature creates a library of functions to be placed in ROM and thus
112843f35ef5SPaul Beesley   reduces SRAM usage. Refer to :ref:`Library at ROM` for further details. Default
112943f35ef5SPaul Beesley   is 0.
113043f35ef5SPaul Beesley
113143f35ef5SPaul Beesley-  ``V``: Verbose build. If assigned anything other than 0, the build commands
113243f35ef5SPaul Beesley   are printed. Default is 0.
113343f35ef5SPaul Beesley
113443f35ef5SPaul Beesley-  ``VERSION_STRING``: String used in the log output for each TF-A image.
113543f35ef5SPaul Beesley   Defaults to a string formed by concatenating the version number, build type
113643f35ef5SPaul Beesley   and build string.
113743f35ef5SPaul Beesley
113843f35ef5SPaul Beesley-  ``W``: Warning level. Some compiler warning options of interest have been
113943f35ef5SPaul Beesley   regrouped and put in the root Makefile. This flag can take the values 0 to 3,
114043f35ef5SPaul Beesley   each level enabling more warning options. Default is 0.
114143f35ef5SPaul Beesley
1142291be198SBoyan Karatotev   This option is closely related to the ``E`` option, which enables
1143291be198SBoyan Karatotev   ``-Werror``.
1144291be198SBoyan Karatotev
1145291be198SBoyan Karatotev   - ``W=0`` (default)
1146291be198SBoyan Karatotev
1147291be198SBoyan Karatotev     Enables a wide assortment of warnings, most notably ``-Wall`` and
1148291be198SBoyan Karatotev     ``-Wextra``, as well as various bad practices and things that are likely to
1149291be198SBoyan Karatotev     result in errors. Includes some compiler specific flags. No warnings are
1150291be198SBoyan Karatotev     expected at this level for any build.
1151291be198SBoyan Karatotev
1152291be198SBoyan Karatotev   - ``W=1``
1153291be198SBoyan Karatotev
1154291be198SBoyan Karatotev     Enables warnings we want the generic build to include but are too time
1155291be198SBoyan Karatotev     consuming to fix at the moment. It re-enables warnings taken out for
1156291be198SBoyan Karatotev     ``W=0`` builds (a few of the ``-Wextra`` additions). This level is expected
1157291be198SBoyan Karatotev     to eventually be merged into ``W=0``. Some warnings are expected on some
1158291be198SBoyan Karatotev     builds, but new contributions should not introduce new ones.
1159291be198SBoyan Karatotev
1160291be198SBoyan Karatotev   - ``W=2`` (recommended)
1161291be198SBoyan Karatotev
1162291be198SBoyan Karatotev    Enables warnings we want the generic build to include but cannot be enabled
1163291be198SBoyan Karatotev    due to external libraries. This level is expected to eventually be merged
1164291be198SBoyan Karatotev    into ``W=0``. Lots of warnings are expected, primarily from external
1165291be198SBoyan Karatotev    libraries like zlib and compiler-rt, but new controbutions should not
1166291be198SBoyan Karatotev    introduce new ones.
1167291be198SBoyan Karatotev
1168291be198SBoyan Karatotev   - ``W=3``
1169291be198SBoyan Karatotev
1170291be198SBoyan Karatotev     Enables warnings that are informative but not necessary and generally too
1171291be198SBoyan Karatotev     verbose and frequently ignored. A very large number of warnings are
1172291be198SBoyan Karatotev     expected.
1173291be198SBoyan Karatotev
1174291be198SBoyan Karatotev   The exact set of warning flags depends on the compiler and TF-A warning
1175291be198SBoyan Karatotev   level, however they are all succinctly set in the top-level Makefile. Please
1176291be198SBoyan Karatotev   refer to the `GCC`_ or `Clang`_ documentation for more information on the
1177291be198SBoyan Karatotev   individual flags.
1178291be198SBoyan Karatotev
117943f35ef5SPaul Beesley-  ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on
118043f35ef5SPaul Beesley   the CPU after warm boot. This is applicable for platforms which do not
118143f35ef5SPaul Beesley   require interconnect programming to enable cache coherency (eg: single
118243f35ef5SPaul Beesley   cluster platforms). If this option is enabled, then warm boot path
118343f35ef5SPaul Beesley   enables D-caches immediately after enabling MMU. This option defaults to 0.
118443f35ef5SPaul Beesley
11857ff088d1SManish V Badarkhe-  ``SUPPORT_STACK_MEMTAG``: This flag determines whether to enable memory
11867ff088d1SManish V Badarkhe   tagging for stack or not. It accepts 2 values: ``yes`` and ``no``. The
11877ff088d1SManish V Badarkhe   default value of this flag is ``no``. Note this option must be enabled only
11887ff088d1SManish V Badarkhe   for ARM architecture greater than Armv8.5-A.
11897ff088d1SManish V Badarkhe
1190e008a29aSManish V Badarkhe-  ``ERRATA_SPECULATIVE_AT``: This flag determines whether to enable ``AT``
1191e008a29aSManish V Badarkhe   speculative errata workaround or not. It accepts 2 values: ``1`` and ``0``.
1192e008a29aSManish V Badarkhe   The default value of this flag is ``0``.
1193e008a29aSManish V Badarkhe
1194e008a29aSManish V Badarkhe   ``AT`` speculative errata workaround disables stage1 page table walk for
1195e008a29aSManish V Badarkhe   lower ELs (EL1 and EL0) in EL3 so that ``AT`` speculative fetch at any point
1196e008a29aSManish V Badarkhe   produces either the correct result or failure without TLB allocation.
119745aecff0SManish V Badarkhe
119845aecff0SManish V Badarkhe   This boolean option enables errata for all below CPUs.
119945aecff0SManish V Badarkhe
1200e008a29aSManish V Badarkhe   +---------+--------------+-------------------------+
1201e008a29aSManish V Badarkhe   | Errata  |      CPU     |     Workaround Define   |
1202e008a29aSManish V Badarkhe   +=========+==============+=========================+
1203e008a29aSManish V Badarkhe   | 1165522 |  Cortex-A76  |  ``ERRATA_A76_1165522`` |
1204e008a29aSManish V Badarkhe   +---------+--------------+-------------------------+
1205e008a29aSManish V Badarkhe   | 1319367 |  Cortex-A72  |  ``ERRATA_A72_1319367`` |
1206e008a29aSManish V Badarkhe   +---------+--------------+-------------------------+
1207e008a29aSManish V Badarkhe   | 1319537 |  Cortex-A57  |  ``ERRATA_A57_1319537`` |
1208e008a29aSManish V Badarkhe   +---------+--------------+-------------------------+
1209e008a29aSManish V Badarkhe   | 1530923 |  Cortex-A55  |  ``ERRATA_A55_1530923`` |
1210e008a29aSManish V Badarkhe   +---------+--------------+-------------------------+
1211e008a29aSManish V Badarkhe   | 1530924 |  Cortex-A53  |  ``ERRATA_A53_1530924`` |
1212e008a29aSManish V Badarkhe   +---------+--------------+-------------------------+
1213e008a29aSManish V Badarkhe
1214e008a29aSManish V Badarkhe   .. note::
1215e008a29aSManish V Badarkhe      This option is enabled by build only if platform sets any of above defines
1216e008a29aSManish V Badarkhe      mentioned in ’Workaround Define' column in the table.
1217e008a29aSManish V Badarkhe      If this option is enabled for the EL3 software then EL2 software also must
1218e008a29aSManish V Badarkhe      implement this workaround due to the behaviour of the errata mentioned
1219e008a29aSManish V Badarkhe      in new SDEN document which will get published soon.
122045aecff0SManish V Badarkhe
122145c7328cSBoyan Karatotev- ``ERRATA_SME_POWER_DOWN``: Boolean option to disable SME (PSTATE.{ZA,SM}=0)
122245c7328cSBoyan Karatotev  before power down and downgrade a suspend to power down request to a normal
122345c7328cSBoyan Karatotev  suspend request. This is necessary when software running at lower ELs requests
122445c7328cSBoyan Karatotev  power down without first clearing these bits. On affected cores, the CME
122545c7328cSBoyan Karatotev  connected to it will reject its power down request. The default value is 0.
122645c7328cSBoyan Karatotev
122700e8f79cSManish Pandey- ``RAS_TRAP_NS_ERR_REC_ACCESS``: This flag enables/disables the SCR_EL3.TERR
1228fbc44bd1SVarun Wadekar  bit, to trap access to the RAS ERR and RAS ERX registers from lower ELs.
1229fbc44bd1SVarun Wadekar  This flag is disabled by default.
1230fbc44bd1SVarun Wadekar
12318caf10acSJuan Pablo Conde- ``OPENSSL_DIR``: This option is used to provide the path to a directory on the
12328caf10acSJuan Pablo Conde  host machine where a custom installation of OpenSSL is located, which is used
12338caf10acSJuan Pablo Conde  to build the certificate generation, firmware encryption and FIP tools. If
12348caf10acSJuan Pablo Conde  this option is not set, the default OS installation will be used.
1235582e4e7bSManish V Badarkhe
1236fddfb3baSMadhukar Pappireddy- ``USE_SP804_TIMER``: Use the SP804 timer instead of the Generic Timer for
1237fddfb3baSMadhukar Pappireddy  functions that wait for an arbitrary time length (udelay and mdelay). The
1238fddfb3baSMadhukar Pappireddy  default value is 0.
1239fddfb3baSMadhukar Pappireddy
12401298f2f1SJayanth Dodderi Chidanand- ``ENABLE_BRBE_FOR_NS``: Numeric value to enable access to the branch record
12411298f2f1SJayanth Dodderi Chidanand  buffer registers from NS ELs when FEAT_BRBE is implemented. BRBE is an
12421298f2f1SJayanth Dodderi Chidanand  optional architectural feature for AArch64. This flag can take the values
1243641571c7SAndre Przywara  0 to 2, to align with the ``ENABLE_FEAT`` mechanism. The default is 0
12441298f2f1SJayanth Dodderi Chidanand  and it is automatically disabled when the target architecture is AArch32.
1245744ad974Sjohpow01
124647c681b7SJayanth Dodderi Chidanand- ``ENABLE_TRBE_FOR_NS``: Numeric value to enable access of trace buffer
1247813524eaSManish V Badarkhe  control registers from NS ELs, NS-EL2 or NS-EL1(when NS-EL2 is implemented
1248813524eaSManish V Badarkhe  but unused) when FEAT_TRBE is implemented. TRBE is an optional architectural
124947c681b7SJayanth Dodderi Chidanand  feature for AArch64. This flag can take the values  0 to 2, to align with the
1250641571c7SAndre Przywara  ``ENABLE_FEAT`` mechanism. The default is 0 and it is automatically
125147c681b7SJayanth Dodderi Chidanand  disabled when the target architecture is AArch32.
1252813524eaSManish V Badarkhe
1253603a0c6fSAndre Przywara- ``ENABLE_SYS_REG_TRACE_FOR_NS``: Numeric value to enable trace system
1254d4582d30SManish V Badarkhe  registers access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented
1255d4582d30SManish V Badarkhe  but unused). This feature is available if trace unit such as ETMv4.x, and
1256603a0c6fSAndre Przywara  ETE(extending ETM feature) is implemented. This flag can take the values
1257641571c7SAndre Przywara  0 to 2, to align with the ``ENABLE_FEAT`` mechanism. The default is 0.
1258d4582d30SManish V Badarkhe
1259d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_TRF_FOR_NS``: Numeric value to enable trace filter control registers
12608fcd3d96SManish V Badarkhe  access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented but unused),
1261d9e984ccSJayanth Dodderi Chidanand  if FEAT_TRF is implemented. This flag can take the values 0 to 2, to align
1262641571c7SAndre Przywara  with the ``ENABLE_FEAT`` mechanism. This flag is disabled by default.
12638fcd3d96SManish V Badarkhe
126404c7303bSOkash Khawaja- ``CONDITIONAL_CMO``: Boolean option to enable call to platform-defined routine
126504c7303bSOkash Khawaja  ``plat_can_cmo`` which will return zero if cache management operations should
126604c7303bSOkash Khawaja  be skipped and non-zero otherwise. By default, this option is disabled which
126704c7303bSOkash Khawaja  means platform hook won't be checked and CMOs will always be performed when
126804c7303bSOkash Khawaja  related functions are called.
126904c7303bSOkash Khawaja
1270e5d9b6f0SSona Mathew- ``ERRATA_ABI_SUPPORT``: Boolean option to enable support for Errata management
1271e5d9b6f0SSona Mathew  firmware interface for the BL31 image. By default its disabled (``0``).
1272e5d9b6f0SSona Mathew
1273e5d9b6f0SSona Mathew- ``ERRATA_NON_ARM_INTERCONNECT``: Boolean option to enable support for the
1274e5d9b6f0SSona Mathew  errata mitigation for platforms with a non-arm interconnect using the errata
1275e5d9b6f0SSona Mathew  ABI. By default its disabled (``0``).
1276e5d9b6f0SSona Mathew
127785bebe18SSandrine Bailleux- ``ENABLE_CONSOLE_GETC``: Boolean option to enable `getc()` feature in console
127885bebe18SSandrine Bailleux  driver(s). By default it is disabled (``0``) because it constitutes an attack
127985bebe18SSandrine Bailleux  vector into TF-A by potentially allowing an attacker to inject arbitrary data.
128085bebe18SSandrine Bailleux  This option should only be enabled on a need basis if there is a use case for
128185bebe18SSandrine Bailleux  reading characters from the console.
128285bebe18SSandrine Bailleux
1283a6ea06f5SAlexei FedorovGICv3 driver options
1284a6ea06f5SAlexei Fedorov--------------------
1285a6ea06f5SAlexei Fedorov
1286a6ea06f5SAlexei FedorovGICv3 driver files are included using directive:
1287a6ea06f5SAlexei Fedorov
1288a6ea06f5SAlexei Fedorov``include drivers/arm/gic/v3/gicv3.mk``
1289a6ea06f5SAlexei Fedorov
1290a6ea06f5SAlexei FedorovThe driver can be configured with the following options set in the platform
1291a6ea06f5SAlexei Fedorovmakefile:
1292a6ea06f5SAlexei Fedorov
1293b4ad365aSAndre Przywara-  ``GICV3_SUPPORT_GIC600``: Add support for the GIC-600 variants of GICv3.
1294b4ad365aSAndre Przywara   Enabling this option will add runtime detection support for the
1295b4ad365aSAndre Przywara   GIC-600, so is safe to select even for a GIC500 implementation.
1296b4ad365aSAndre Przywara   This option defaults to 0.
1297a6ea06f5SAlexei Fedorov
12982c248adeSVarun Wadekar- ``GICV3_SUPPORT_GIC600AE_FMU``: Add support for the Fault Management Unit
12992c248adeSVarun Wadekar   for GIC-600 AE. Enabling this option will introduce support to initialize
13002c248adeSVarun Wadekar   the FMU. Platforms should call the init function during boot to enable the
13012c248adeSVarun Wadekar   FMU and its safety mechanisms. This option defaults to 0.
13022c248adeSVarun Wadekar
1303a6ea06f5SAlexei Fedorov-  ``GICV3_IMPL_GIC600_MULTICHIP``: Selects GIC-600 variant with multichip
1304a6ea06f5SAlexei Fedorov   functionality. This option defaults to 0
1305a6ea06f5SAlexei Fedorov
1306a6ea06f5SAlexei Fedorov-  ``GICV3_OVERRIDE_DISTIF_PWR_OPS``: Allows override of default implementation
1307a6ea06f5SAlexei Fedorov   of ``arm_gicv3_distif_pre_save`` and ``arm_gicv3_distif_post_restore``
1308a6ea06f5SAlexei Fedorov   functions. This is required for FVP platform which need to simulate GIC save
1309a6ea06f5SAlexei Fedorov   and restore during SYSTEM_SUSPEND without powering down GIC. Default is 0.
1310a6ea06f5SAlexei Fedorov
13115875f266SAlexei Fedorov-  ``GIC_ENABLE_V4_EXTN`` : Enables GICv4 related changes in GICv3 driver.
13125875f266SAlexei Fedorov   This option defaults to 0.
13135875f266SAlexei Fedorov
13148f3ad766SAlexei Fedorov-  ``GIC_EXT_INTID``: When set to ``1``, GICv3 driver will support extended
13158f3ad766SAlexei Fedorov   PPI (1056-1119) and SPI (4096-5119) range. This option defaults to 0.
13168f3ad766SAlexei Fedorov
131743f35ef5SPaul BeesleyDebugging options
131843f35ef5SPaul Beesley-----------------
131943f35ef5SPaul Beesley
132043f35ef5SPaul BeesleyTo compile a debug version and make the build more verbose use
132143f35ef5SPaul Beesley
132243f35ef5SPaul Beesley.. code:: shell
132343f35ef5SPaul Beesley
132443f35ef5SPaul Beesley    make PLAT=<platform> DEBUG=1 V=1 all
132543f35ef5SPaul Beesley
13264466cf82SDaniel BoulbyAArch64 GCC 11 uses DWARF version 5 debugging symbols by default. Some tools
13274466cf82SDaniel Boulby(for example Arm-DS) might not support this and may need an older version of
13284466cf82SDaniel BoulbyDWARF symbols to be emitted by GCC. This can be achieved by using the
13294466cf82SDaniel Boulby``-gdwarf-<version>`` flag, with the version being set to 2, 3, 4 or 5. Setting
13304466cf82SDaniel Boulbythe version to 4 is recommended for Arm-DS.
133143f35ef5SPaul Beesley
133243f35ef5SPaul BeesleyWhen debugging logic problems it might also be useful to disable all compiler
133343f35ef5SPaul Beesleyoptimizations by using ``-O0``.
133443f35ef5SPaul Beesley
133543f35ef5SPaul Beesley.. warning::
133643f35ef5SPaul Beesley   Using ``-O0`` could cause output images to be larger and base addresses
133743f35ef5SPaul Beesley   might need to be recalculated (see the **Memory layout on Arm development
133843f35ef5SPaul Beesley   platforms** section in the :ref:`Firmware Design`).
133943f35ef5SPaul Beesley
134043f35ef5SPaul BeesleyExtra debug options can be passed to the build system by setting ``CFLAGS`` or
134143f35ef5SPaul Beesley``LDFLAGS``:
134243f35ef5SPaul Beesley
134343f35ef5SPaul Beesley.. code:: shell
134443f35ef5SPaul Beesley
134543f35ef5SPaul Beesley    CFLAGS='-O0 -gdwarf-2'                                     \
134643f35ef5SPaul Beesley    make PLAT=<platform> DEBUG=1 V=1 all
134743f35ef5SPaul Beesley
134843f35ef5SPaul BeesleyNote that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be
134943f35ef5SPaul Beesleyignored as the linker is called directly.
135043f35ef5SPaul Beesley
135143f35ef5SPaul BeesleyIt is also possible to introduce an infinite loop to help in debugging the
135243f35ef5SPaul Beesleypost-BL2 phase of TF-A. This can be done by rebuilding BL1 with the
135343f35ef5SPaul Beesley``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the :ref:`build_options_common`
135443f35ef5SPaul Beesleysection. In this case, the developer may take control of the target using a
13554466cf82SDaniel Boulbydebugger when indicated by the console output. When using Arm-DS, the following
135643f35ef5SPaul Beesleycommands can be used:
135743f35ef5SPaul Beesley
135843f35ef5SPaul Beesley::
135943f35ef5SPaul Beesley
136043f35ef5SPaul Beesley    # Stop target execution
136143f35ef5SPaul Beesley    interrupt
136243f35ef5SPaul Beesley
136343f35ef5SPaul Beesley    #
136443f35ef5SPaul Beesley    # Prepare your debugging environment, e.g. set breakpoints
136543f35ef5SPaul Beesley    #
136643f35ef5SPaul Beesley
136743f35ef5SPaul Beesley    # Jump over the debug loop
136843f35ef5SPaul Beesley    set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4
136943f35ef5SPaul Beesley
137043f35ef5SPaul Beesley    # Resume execution
137143f35ef5SPaul Beesley    continue
137243f35ef5SPaul Beesley
137348856003SOlivier Deprez.. _build_options_experimental:
137448856003SOlivier Deprez
137548856003SOlivier DeprezExperimental build options
137648856003SOlivier Deprez---------------------------
137748856003SOlivier Deprez
137848856003SOlivier DeprezCommon build options
137948856003SOlivier Deprez~~~~~~~~~~~~~~~~~~~~
138048856003SOlivier Deprez
1381b5ead359SManish V Badarkhe-  ``DICE_PROTECTION_ENVIRONMENT``: Boolean flag to specify the measured boot
1382b5ead359SManish V Badarkhe   backend when ``MEASURED_BOOT`` is enabled. The default value is ``0``. When
1383b5ead359SManish V Badarkhe   set to ``1`` then measurements and additional metadata collected during the
1384b5ead359SManish V Badarkhe   measured boot process are sent to the DICE Protection Environment for storage
1385b5ead359SManish V Badarkhe   and processing. A certificate chain, which represents the boot state of the
1386b5ead359SManish V Badarkhe   device, can be queried from the DPE.
1387b5ead359SManish V Badarkhe
138848856003SOlivier Deprez-  ``DRTM_SUPPORT``: Boolean flag to enable support for Dynamic Root of Trust
138948856003SOlivier Deprez   for Measurement (DRTM). This feature has trust dependency on BL31 for taking
139048856003SOlivier Deprez   the measurements and recording them as per `PSA DRTM specification`_. For
139148856003SOlivier Deprez   platforms which use BL2 to load/authenticate BL31 ``TRUSTED_BOARD_BOOT`` can
139248856003SOlivier Deprez   be used and for the platforms which use ``RESET_TO_BL31`` platform owners
139348856003SOlivier Deprez   should have mechanism to authenticate BL31. This option defaults to 0.
139448856003SOlivier Deprez
139548856003SOlivier Deprez-  ``ENABLE_RME``: Numeric value to enable support for the ARMv9 Realm
139648856003SOlivier Deprez   Management Extension. This flag can take the values 0 to 2, to align with
1397641571c7SAndre Przywara   the ``ENABLE_FEAT`` mechanism. Default value is 0.
139848856003SOlivier Deprez
13997e84f3cfSTushar Khandelwal-  ``ENABLE_FEAT_MEC``: Numeric value to enable support for the ARMv9.2 Memory
14007e84f3cfSTushar Khandelwal   Encryption Contexts (MEC). This flag can take the values 0 to 2, to align
14017e84f3cfSTushar Khandelwal   with the ``ENABLE_FEAT`` mechanism. MEC supports multiple encryption
14027e84f3cfSTushar Khandelwal   contexts for Realm security state and only one encryption context for the
14037e84f3cfSTushar Khandelwal   rest of the security states. Default value is 0.
14047e84f3cfSTushar Khandelwal
1405b226357bSRaghu Krishnamurthy-  ``RMMD_ENABLE_EL3_TOKEN_SIGN``: Numeric value to enable support for singing
1406b226357bSRaghu Krishnamurthy   realm attestation token signing requests in EL3. This flag can take the
1407b226357bSRaghu Krishnamurthy   values 0 and 1. The default value is ``0``. When set to ``1``, this option
1408b226357bSRaghu Krishnamurthy   enables additional RMMD SMCs to push and pop requests for signing to
1409b226357bSRaghu Krishnamurthy   EL3 along with platform hooks that must be implemented to service those
1410b226357bSRaghu Krishnamurthy   requests and responses.
1411b226357bSRaghu Krishnamurthy
141248856003SOlivier Deprez-  ``ENABLE_SME_FOR_NS``: Numeric value to enable Scalable Matrix Extension
141348856003SOlivier Deprez   (SME), SVE, and FPU/SIMD for the non-secure world only. These features share
141448856003SOlivier Deprez   registers so are enabled together. Using this option without
141548856003SOlivier Deprez   ENABLE_SME_FOR_SWD=1 will cause SME, SVE, and FPU/SIMD instructions in secure
141648856003SOlivier Deprez   world to trap to EL3. Requires ``ENABLE_SVE_FOR_NS`` to be set as SME is a
141748856003SOlivier Deprez   superset of SVE. SME is an optional architectural feature for AArch64.
141848856003SOlivier Deprez   At this time, this build option cannot be used on systems that have
141948856003SOlivier Deprez   SPD=spmd/SPM_MM and atempting to build with this option will fail.
1420641571c7SAndre Przywara   This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
142148856003SOlivier Deprez   mechanism. Default is 0.
142248856003SOlivier Deprez
142348856003SOlivier Deprez-  ``ENABLE_SME2_FOR_NS``: Numeric value to enable Scalable Matrix Extension
142448856003SOlivier Deprez   version 2 (SME2) for the non-secure world only. SME2 is an optional
142548856003SOlivier Deprez   architectural feature for AArch64.
142648856003SOlivier Deprez   This should be set along with ENABLE_SME_FOR_NS=1, if not, the default SME
142748856003SOlivier Deprez   accesses will still be trapped. This flag can take the values 0 to 2, to
1428641571c7SAndre Przywara   align with the ``ENABLE_FEAT`` mechanism. Default is 0.
142948856003SOlivier Deprez
143048856003SOlivier Deprez-  ``ENABLE_SME_FOR_SWD``: Boolean option to enable the Scalable Matrix
143148856003SOlivier Deprez   Extension for secure world. Used along with SVE and FPU/SIMD.
143248856003SOlivier Deprez   ENABLE_SME_FOR_NS and ENABLE_SVE_FOR_SWD must also be set to use this.
143348856003SOlivier Deprez   Default is 0.
143448856003SOlivier Deprez
143548856003SOlivier Deprez-  ``ENABLE_SPMD_LP`` : This boolean option is used jointly with the SPM
143648856003SOlivier Deprez   Dispatcher option (``SPD=spmd``). When enabled (1) it indicates support
143748856003SOlivier Deprez   for logical partitions in EL3, managed by the SPMD as defined in the
143848856003SOlivier Deprez   FF-A v1.2 specification. This flag is disabled by default. This flag
143948856003SOlivier Deprez   must not be used if ``SPMC_AT_EL3`` is enabled.
144048856003SOlivier Deprez
144148856003SOlivier Deprez-  ``FEATURE_DETECTION``: Boolean option to enable the architectural features
1442641571c7SAndre Przywara   verification mechanism. This is a debug feature that compares the
1443641571c7SAndre Przywara   architectural features enabled through the feature specific build flags
1444641571c7SAndre Przywara   (ENABLE_FEAT_xxx) with the features actually available on the CPU running,
1445641571c7SAndre Przywara   and reports any discrepancies.
1446641571c7SAndre Przywara   This flag will also enable errata ordering checking for ``DEBUG`` builds.
144748856003SOlivier Deprez
1448641571c7SAndre Przywara   It is expected that this feature is only used for flexible platforms like
1449641571c7SAndre Przywara   software emulators, or for hardware platforms at bringup time, to verify
1450641571c7SAndre Przywara   that the configured feature set matches the CPU.
1451641571c7SAndre Przywara   The ``FEATURE_DETECTION`` macro is disabled by default.
145248856003SOlivier Deprez
145348856003SOlivier Deprez-  ``PSA_CRYPTO``: Boolean option for enabling MbedTLS PSA crypto APIs support.
145448856003SOlivier Deprez   The platform will use PSA compliant Crypto APIs during authentication and
145548856003SOlivier Deprez   image measurement process by enabling this option. It uses APIs defined as
145648856003SOlivier Deprez   per the `PSA Crypto API specification`_. This feature is only supported if
145748856003SOlivier Deprez   using MbedTLS 3.x version. It is disabled (``0``) by default.
145848856003SOlivier Deprez
145948856003SOlivier Deprez-  ``TRANSFER_LIST``: Setting this to ``1`` enables support for Firmware
146048856003SOlivier Deprez   Handoff using Transfer List defined in `Firmware Handoff specification`_.
146148856003SOlivier Deprez   This defaults to ``0``. Current implementation follows the Firmware Handoff
146248856003SOlivier Deprez   specification v0.9.
146348856003SOlivier Deprez
146448856003SOlivier Deprez-  ``USE_DEBUGFS``: When set to 1 this option exposes a virtual filesystem
146548856003SOlivier Deprez   interface through BL31 as a SiP SMC function.
146648856003SOlivier Deprez   Default is disabled (0).
146748856003SOlivier Deprez
14688953568aSLevi Yun-  ``HOB_LIST``: Setting this to ``1`` enables support for passing boot
14698953568aSLevi Yun   information using HOB defined in `Platform Initialization specification`_.
14708953568aSLevi Yun   This defaults to ``0``.
14718953568aSLevi Yun
147234f702d5SManish V BadarkheFirmware update options
147348856003SOlivier Deprez~~~~~~~~~~~~~~~~~~~~~~~
147448856003SOlivier Deprez
147548856003SOlivier Deprez-  ``PSA_FWU_SUPPORT``: Enable the firmware update mechanism as per the
147648856003SOlivier Deprez   `PSA FW update specification`_. The default value is 0.
147748856003SOlivier Deprez   PSA firmware update implementation has few limitations, such as:
147848856003SOlivier Deprez
147948856003SOlivier Deprez   -  BL2 is not part of the protocol-updatable images. If BL2 needs to
148048856003SOlivier Deprez      be updated, then it should be done through another platform-defined
148148856003SOlivier Deprez      mechanism.
148248856003SOlivier Deprez
148348856003SOlivier Deprez   -  It assumes the platform's hardware supports CRC32 instructions.
148434f702d5SManish V Badarkhe
148534f702d5SManish V Badarkhe-  ``NR_OF_FW_BANKS``: Define the number of firmware banks. This flag is used
148634f702d5SManish V Badarkhe   in defining the firmware update metadata structure. This flag is by default
148734f702d5SManish V Badarkhe   set to '2'.
148834f702d5SManish V Badarkhe
148934f702d5SManish V Badarkhe-  ``NR_OF_IMAGES_IN_FW_BANK``: Define the number of firmware images in each
149034f702d5SManish V Badarkhe   firmware bank. Each firmware bank must have the same number of images as per
149134f702d5SManish V Badarkhe   the `PSA FW update specification`_.
149234f702d5SManish V Badarkhe   This flag is used in defining the firmware update metadata structure. This
149334f702d5SManish V Badarkhe   flag is by default set to '1'.
149434f702d5SManish V Badarkhe
14957ae16196SSughosh Ganu- ``PSA_FWU_METADATA_FW_STORE_DESC``: To be enabled when the FWU
14967ae16196SSughosh Ganu   metadata contains image description. The default value is 1.
14977ae16196SSughosh Ganu
14987ae16196SSughosh Ganu   The version 2 of the FWU metadata allows for an opaque metadata
14997ae16196SSughosh Ganu   structure where a platform can choose to not include the firmware
15007ae16196SSughosh Ganu   store description in the metadata structure. This option indicates
15017ae16196SSughosh Ganu   if the firmware store description, which provides information on
15027ae16196SSughosh Ganu   the updatable images is part of the structure.
15037ae16196SSughosh Ganu
150443f35ef5SPaul Beesley--------------
150543f35ef5SPaul Beesley
1506593ae354SBoyan Karatotev*Copyright (c) 2019-2025, Arm Limited. All rights reserved.*
15072d31cb07SJeremy Linton
15082d31cb07SJeremy Linton.. _DEN0115: https://developer.arm.com/docs/den0115/latest
1509e106a78eSSughosh Ganu.. _PSA FW update specification: https://developer.arm.com/documentation/den0118/latest/
1510859eabd4SManish V Badarkhe.. _PSA DRTM specification: https://developer.arm.com/documentation/den0113/a
1511291be198SBoyan Karatotev.. _GCC: https://gcc.gnu.org/onlinedocs/gcc/Warning-Options.html
1512291be198SBoyan Karatotev.. _Clang: https://clang.llvm.org/docs/DiagnosticsReference.html
15133ba2c151SRaymond Mao.. _Firmware Handoff specification: https://github.com/FirmwareHandoff/firmware_handoff/releases/tag/v0.9
15145782b890SManish V Badarkhe.. _PSA Crypto API specification: https://armmbed.github.io/mbed-crypto/html/
15158953568aSLevi Yun.. _Platform Initialization specification: https://uefi.org/specs/PI/1.8/index.html
1516