xref: /rk3399_ARM-atf/docs/getting_started/build-options.rst (revision 6ac269d16ccb83e4d2c33683366aa0c0e2a8aea0)
143f35ef5SPaul BeesleyBuild Options
243f35ef5SPaul Beesley=============
343f35ef5SPaul Beesley
443f35ef5SPaul BeesleyThe TF-A build system supports the following build options. Unless mentioned
543f35ef5SPaul Beesleyotherwise, these options are expected to be specified at the build command
643f35ef5SPaul Beesleyline and are not to be modified in any component makefiles. Note that the
743f35ef5SPaul Beesleybuild system doesn't track dependency for build options. Therefore, if any of
843f35ef5SPaul Beesleythe build options are changed from a previous build, a clean build must be
943f35ef5SPaul Beesleyperformed.
1043f35ef5SPaul Beesley
1143f35ef5SPaul Beesley.. _build_options_common:
1243f35ef5SPaul Beesley
1343f35ef5SPaul BeesleyCommon build options
1443f35ef5SPaul Beesley--------------------
1543f35ef5SPaul Beesley
1643f35ef5SPaul Beesley-  ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the
1743f35ef5SPaul Beesley   compiler should use. Valid values are T32 and A32. It defaults to T32 due to
1843f35ef5SPaul Beesley   code having a smaller resulting size.
1943f35ef5SPaul Beesley
2043f35ef5SPaul Beesley-  ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as
2143f35ef5SPaul Beesley   as the BL32 image when ``ARCH=aarch32``. The value should be the path to the
2243f35ef5SPaul Beesley   directory containing the SP source, relative to the ``bl32/``; the directory
2343f35ef5SPaul Beesley   is expected to contain a makefile called ``<aarch32_sp-value>.mk``.
2443f35ef5SPaul Beesley
2543f35ef5SPaul Beesley-  ``ARCH`` : Choose the target build architecture for TF-A. It can take either
2643f35ef5SPaul Beesley   ``aarch64`` or ``aarch32`` as values. By default, it is defined to
2743f35ef5SPaul Beesley   ``aarch64``.
2843f35ef5SPaul Beesley
2943f35ef5SPaul Beesley-  ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when
3043f35ef5SPaul Beesley   compiling TF-A. Its value must be numeric, and defaults to 8 . See also,
3143f35ef5SPaul Beesley   *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in
3243f35ef5SPaul Beesley   :ref:`Firmware Design`.
3343f35ef5SPaul Beesley
3443f35ef5SPaul Beesley-  ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when
3543f35ef5SPaul Beesley   compiling TF-A. Its value must be a numeric, and defaults to 0. See also,
3643f35ef5SPaul Beesley   *Armv8 Architecture Extensions* in :ref:`Firmware Design`.
3743f35ef5SPaul Beesley
3843f35ef5SPaul Beesley-  ``BL2``: This is an optional build option which specifies the path to BL2
3943f35ef5SPaul Beesley   image for the ``fip`` target. In this case, the BL2 in the TF-A will not be
4043f35ef5SPaul Beesley   built.
4143f35ef5SPaul Beesley
4243f35ef5SPaul Beesley-  ``BL2U``: This is an optional build option which specifies the path to
4343f35ef5SPaul Beesley   BL2U image. In this case, the BL2U in TF-A will not be built.
4443f35ef5SPaul Beesley
4543f35ef5SPaul Beesley-  ``BL2_AT_EL3``: This is an optional build option that enables the use of
4643f35ef5SPaul Beesley   BL2 at EL3 execution level.
4743f35ef5SPaul Beesley
4843f35ef5SPaul Beesley-  ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place
4943f35ef5SPaul Beesley   (XIP) memory, like BL1. In these use-cases, it is necessary to initialize
5043f35ef5SPaul Beesley   the RW sections in RAM, while leaving the RO sections in place. This option
5143f35ef5SPaul Beesley   enable this use-case. For now, this option is only supported when BL2_AT_EL3
5243f35ef5SPaul Beesley   is set to '1'.
5343f35ef5SPaul Beesley
5443f35ef5SPaul Beesley-  ``BL31``: This is an optional build option which specifies the path to
5543f35ef5SPaul Beesley   BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not
5643f35ef5SPaul Beesley   be built.
5743f35ef5SPaul Beesley
5843f35ef5SPaul Beesley-  ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
5943f35ef5SPaul Beesley   file that contains the BL31 private key in PEM format. If ``SAVE_KEYS=1``,
6043f35ef5SPaul Beesley   this file name will be used to save the key.
6143f35ef5SPaul Beesley
6243f35ef5SPaul Beesley-  ``BL32``: This is an optional build option which specifies the path to
6343f35ef5SPaul Beesley   BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not
6443f35ef5SPaul Beesley   be built.
6543f35ef5SPaul Beesley
6643f35ef5SPaul Beesley-  ``BL32_EXTRA1``: This is an optional build option which specifies the path to
6743f35ef5SPaul Beesley   Trusted OS Extra1 image for the  ``fip`` target.
6843f35ef5SPaul Beesley
6943f35ef5SPaul Beesley-  ``BL32_EXTRA2``: This is an optional build option which specifies the path to
7043f35ef5SPaul Beesley   Trusted OS Extra2 image for the ``fip`` target.
7143f35ef5SPaul Beesley
7243f35ef5SPaul Beesley-  ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
7343f35ef5SPaul Beesley   file that contains the BL32 private key in PEM format. If ``SAVE_KEYS=1``,
7443f35ef5SPaul Beesley   this file name will be used to save the key.
7543f35ef5SPaul Beesley
7643f35ef5SPaul Beesley-  ``BL33``: Path to BL33 image in the host file system. This is mandatory for
7743f35ef5SPaul Beesley   ``fip`` target in case TF-A BL2 is used.
7843f35ef5SPaul Beesley
7943f35ef5SPaul Beesley-  ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
8043f35ef5SPaul Beesley   file that contains the BL33 private key in PEM format. If ``SAVE_KEYS=1``,
8143f35ef5SPaul Beesley   this file name will be used to save the key.
8243f35ef5SPaul Beesley
8343f35ef5SPaul Beesley-  ``BRANCH_PROTECTION``: Numeric value to enable ARMv8.3 Pointer Authentication
8443f35ef5SPaul Beesley   and ARMv8.5 Branch Target Identification support for TF-A BL images themselves.
8543f35ef5SPaul Beesley   If enabled, it is needed to use a compiler that supports the option
8643f35ef5SPaul Beesley   ``-mbranch-protection``. Selects the branch protection features to use:
8743f35ef5SPaul Beesley-  0: Default value turns off all types of branch protection
8843f35ef5SPaul Beesley-  1: Enables all types of branch protection features
8943f35ef5SPaul Beesley-  2: Return address signing to its standard level
9043f35ef5SPaul Beesley-  3: Extend the signing to include leaf functions
913768fecfSAlexei Fedorov-  4: Turn on branch target identification mechanism
9243f35ef5SPaul Beesley
9343f35ef5SPaul Beesley   The table below summarizes ``BRANCH_PROTECTION`` values, GCC compilation options
9443f35ef5SPaul Beesley   and resulting PAuth/BTI features.
9543f35ef5SPaul Beesley
9643f35ef5SPaul Beesley   +-------+--------------+-------+-----+
9743f35ef5SPaul Beesley   | Value |  GCC option  | PAuth | BTI |
9843f35ef5SPaul Beesley   +=======+==============+=======+=====+
9943f35ef5SPaul Beesley   |   0   |     none     |   N   |  N  |
10043f35ef5SPaul Beesley   +-------+--------------+-------+-----+
10143f35ef5SPaul Beesley   |   1   |   standard   |   Y   |  Y  |
10243f35ef5SPaul Beesley   +-------+--------------+-------+-----+
10343f35ef5SPaul Beesley   |   2   |   pac-ret    |   Y   |  N  |
10443f35ef5SPaul Beesley   +-------+--------------+-------+-----+
10543f35ef5SPaul Beesley   |   3   | pac-ret+leaf |   Y   |  N  |
10643f35ef5SPaul Beesley   +-------+--------------+-------+-----+
1073768fecfSAlexei Fedorov   |   4   |     bti      |   N   |  Y  |
1083768fecfSAlexei Fedorov   +-------+--------------+-------+-----+
10943f35ef5SPaul Beesley
11043f35ef5SPaul Beesley   This option defaults to 0 and this is an experimental feature.
11143f35ef5SPaul Beesley   Note that Pointer Authentication is enabled for Non-secure world
11243f35ef5SPaul Beesley   irrespective of the value of this option if the CPU supports it.
11343f35ef5SPaul Beesley
11443f35ef5SPaul Beesley-  ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the
11543f35ef5SPaul Beesley   compilation of each build. It must be set to a C string (including quotes
11643f35ef5SPaul Beesley   where applicable). Defaults to a string that contains the time and date of
11743f35ef5SPaul Beesley   the compilation.
11843f35ef5SPaul Beesley
11943f35ef5SPaul Beesley-  ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A
12043f35ef5SPaul Beesley   build to be uniquely identified. Defaults to the current git commit id.
12143f35ef5SPaul Beesley
12229214e95SGrant Likely-  ``BUILD_BASE``: Output directory for the build. Defaults to ``./build``
12329214e95SGrant Likely
12443f35ef5SPaul Beesley-  ``CFLAGS``: Extra user options appended on the compiler's command line in
12543f35ef5SPaul Beesley   addition to the options set by the build system.
12643f35ef5SPaul Beesley
12743f35ef5SPaul Beesley-  ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may
12843f35ef5SPaul Beesley   release several CPUs out of reset. It can take either 0 (several CPUs may be
12943f35ef5SPaul Beesley   brought up) or 1 (only one CPU will ever be brought up during cold reset).
13043f35ef5SPaul Beesley   Default is 0. If the platform always brings up a single CPU, there is no
13143f35ef5SPaul Beesley   need to distinguish between primary and secondary CPUs and the boot path can
13243f35ef5SPaul Beesley   be optimised. The ``plat_is_my_cpu_primary()`` and
13343f35ef5SPaul Beesley   ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need
13443f35ef5SPaul Beesley   to be implemented in this case.
13543f35ef5SPaul Beesley
1363bff910dSSandrine Bailleux-  ``COT``: When Trusted Boot is enabled, selects the desired chain of trust.
1373bff910dSSandrine Bailleux   Defaults to ``tbbr``.
1383bff910dSSandrine Bailleux
13943f35ef5SPaul Beesley-  ``CRASH_REPORTING``: A non-zero value enables a console dump of processor
14043f35ef5SPaul Beesley   register state when an unexpected exception occurs during execution of
14143f35ef5SPaul Beesley   BL31. This option defaults to the value of ``DEBUG`` - i.e. by default
14243f35ef5SPaul Beesley   this is only enabled for a debug build of the firmware.
14343f35ef5SPaul Beesley
14443f35ef5SPaul Beesley-  ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
14543f35ef5SPaul Beesley   certificate generation tool to create new keys in case no valid keys are
14643f35ef5SPaul Beesley   present or specified. Allowed options are '0' or '1'. Default is '1'.
14743f35ef5SPaul Beesley
14843f35ef5SPaul Beesley-  ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause
14943f35ef5SPaul Beesley   the AArch32 system registers to be included when saving and restoring the
15043f35ef5SPaul Beesley   CPU context. The option must be set to 0 for AArch64-only platforms (that
15143f35ef5SPaul Beesley   is on hardware that does not implement AArch32, or at least not at EL1 and
15243f35ef5SPaul Beesley   higher ELs). Default value is 1.
15343f35ef5SPaul Beesley
1544c65b4deSOlivier Deprez-  ``CTX_INCLUDE_EL2_REGS`` : This boolean option provides context save/restore
1554c65b4deSOlivier Deprez   operations when entering/exiting an EL2 execution context. This is of primary
1564c65b4deSOlivier Deprez   interest when Armv8.4-SecEL2 extension is implemented. Default is 0 (disabled).
1574c65b4deSOlivier Deprez   This option must be equal to 1 (enabled) when ``SPD=spmd`` and
1584c65b4deSOlivier Deprez   ``SPMD_SPM_AT_SEL2`` is set.
1594c65b4deSOlivier Deprez
16043f35ef5SPaul Beesley-  ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP
16143f35ef5SPaul Beesley   registers to be included when saving and restoring the CPU context. Default
16243f35ef5SPaul Beesley   is 0.
16343f35ef5SPaul Beesley
16443f35ef5SPaul Beesley-  ``CTX_INCLUDE_PAUTH_REGS``: Boolean option that, when set to 1, enables
16543f35ef5SPaul Beesley   Pointer Authentication for Secure world. This will cause the ARMv8.3-PAuth
16643f35ef5SPaul Beesley   registers to be included when saving and restoring the CPU context as
16743f35ef5SPaul Beesley   part of world switch. Default value is 0 and this is an experimental feature.
16843f35ef5SPaul Beesley   Note that Pointer Authentication is enabled for Non-secure world irrespective
16943f35ef5SPaul Beesley   of the value of this flag if the CPU supports it.
17043f35ef5SPaul Beesley
17143f35ef5SPaul Beesley-  ``DEBUG``: Chooses between a debug and release build. It can take either 0
17243f35ef5SPaul Beesley   (release) or 1 (debug) as values. 0 is the default.
17343f35ef5SPaul Beesley
1747cda17bbSSumit Garg-  ``DECRYPTION_SUPPORT``: This build flag enables the user to select the
1757cda17bbSSumit Garg   authenticated decryption algorithm to be used to decrypt firmware/s during
1767cda17bbSSumit Garg   boot. It accepts 2 values: ``aes_gcm`` and ``none``. The default value of
1777cda17bbSSumit Garg   this flag is ``none`` to disable firmware decryption which is an optional
1787cda17bbSSumit Garg   feature as per TBBR. Also, it is an experimental feature.
1797cda17bbSSumit Garg
18043f35ef5SPaul Beesley-  ``DISABLE_BIN_GENERATION``: Boolean option to disable the generation
18143f35ef5SPaul Beesley   of the binary image. If set to 1, then only the ELF image is built.
18243f35ef5SPaul Beesley   0 is the default.
18343f35ef5SPaul Beesley
18443f35ef5SPaul Beesley-  ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted
18543f35ef5SPaul Beesley   Board Boot authentication at runtime. This option is meant to be enabled only
18643f35ef5SPaul Beesley   for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this
18743f35ef5SPaul Beesley   flag has to be enabled. 0 is the default.
18843f35ef5SPaul Beesley
18943f35ef5SPaul Beesley-  ``E``: Boolean option to make warnings into errors. Default is 1.
19043f35ef5SPaul Beesley
19143f35ef5SPaul Beesley-  ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of
19243f35ef5SPaul Beesley   the normal boot flow. It must specify the entry point address of the EL3
19343f35ef5SPaul Beesley   payload. Please refer to the "Booting an EL3 payload" section for more
19443f35ef5SPaul Beesley   details.
19543f35ef5SPaul Beesley
19643f35ef5SPaul Beesley-  ``ENABLE_AMU``: Boolean option to enable Activity Monitor Unit extensions.
19743f35ef5SPaul Beesley   This is an optional architectural feature available on v8.4 onwards. Some
19843f35ef5SPaul Beesley   v8.2 implementations also implement an AMU and this option can be used to
19943f35ef5SPaul Beesley   enable this feature on those systems as well. Default is 0.
20043f35ef5SPaul Beesley
20143f35ef5SPaul Beesley-  ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()``
20243f35ef5SPaul Beesley   are compiled out. For debug builds, this option defaults to 1, and calls to
20343f35ef5SPaul Beesley   ``assert()`` are left in place. For release builds, this option defaults to 0
20443f35ef5SPaul Beesley   and calls to ``assert()`` function are compiled out. This option can be set
20543f35ef5SPaul Beesley   independently of ``DEBUG``. It can also be used to hide any auxiliary code
20643f35ef5SPaul Beesley   that is only required for the assertion and does not fit in the assertion
20743f35ef5SPaul Beesley   itself.
20843f35ef5SPaul Beesley
20968c76088SAlexei Fedorov-  ``ENABLE_BACKTRACE``: This option controls whether to enable backtrace
21043f35ef5SPaul Beesley   dumps or not. It is supported in both AArch64 and AArch32. However, in
21143f35ef5SPaul Beesley   AArch32 the format of the frame records are not defined in the AAPCS and they
21243f35ef5SPaul Beesley   are defined by the implementation. This implementation of backtrace only
21343f35ef5SPaul Beesley   supports the format used by GCC when T32 interworking is disabled. For this
21443f35ef5SPaul Beesley   reason enabling this option in AArch32 will force the compiler to only
21543f35ef5SPaul Beesley   generate A32 code. This option is enabled by default only in AArch64 debug
21643f35ef5SPaul Beesley   builds, but this behaviour can be overridden in each platform's Makefile or
21743f35ef5SPaul Beesley   in the build command line.
21843f35ef5SPaul Beesley
219edbce9aaSzelalem-aweke-  ``ENABLE_LTO``: Boolean option to enable Link Time Optimization (LTO)
220edbce9aaSzelalem-aweke   support in GCC for TF-A. This option is currently only supported for
221edbce9aaSzelalem-aweke   AArch64. Default is 0.
222edbce9aaSzelalem-aweke
22343f35ef5SPaul Beesley-  ``ENABLE_MPAM_FOR_LOWER_ELS``: Boolean option to enable lower ELs to use MPAM
22443f35ef5SPaul Beesley   feature. MPAM is an optional Armv8.4 extension that enables various memory
22543f35ef5SPaul Beesley   system components and resources to define partitions; software running at
22643f35ef5SPaul Beesley   various ELs can assign themselves to desired partition to control their
22743f35ef5SPaul Beesley   performance aspects.
22843f35ef5SPaul Beesley
22943f35ef5SPaul Beesley   When this option is set to ``1``, EL3 allows lower ELs to access their own
23043f35ef5SPaul Beesley   MPAM registers without trapping into EL3. This option doesn't make use of
23143f35ef5SPaul Beesley   partitioning in EL3, however. Platform initialisation code should configure
23243f35ef5SPaul Beesley   and use partitions in EL3 as required. This option defaults to ``0``.
23343f35ef5SPaul Beesley
23443f35ef5SPaul Beesley-  ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE)
23543f35ef5SPaul Beesley   support within generic code in TF-A. This option is currently only supported
236d974301dSMasahiro Yamada   in BL2_AT_EL3, BL31, and BL32 (TSP). Default is 0.
23743f35ef5SPaul Beesley
23843f35ef5SPaul Beesley-  ``ENABLE_PMF``: Boolean option to enable support for optional Performance
23943f35ef5SPaul Beesley   Measurement Framework(PMF). Default is 0.
24043f35ef5SPaul Beesley
24143f35ef5SPaul Beesley-  ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI
24243f35ef5SPaul Beesley   functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0.
24343f35ef5SPaul Beesley   In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must
24443f35ef5SPaul Beesley   be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in
24543f35ef5SPaul Beesley   software.
24643f35ef5SPaul Beesley
24743f35ef5SPaul Beesley-  ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime
24843f35ef5SPaul Beesley   instrumentation which injects timestamp collection points into TF-A to
24943f35ef5SPaul Beesley   allow runtime performance to be measured. Currently, only PSCI is
25043f35ef5SPaul Beesley   instrumented. Enabling this option enables the ``ENABLE_PMF`` build option
25143f35ef5SPaul Beesley   as well. Default is 0.
25243f35ef5SPaul Beesley
25343f35ef5SPaul Beesley-  ``ENABLE_SPE_FOR_LOWER_ELS`` : Boolean option to enable Statistical Profiling
25443f35ef5SPaul Beesley   extensions. This is an optional architectural feature for AArch64.
25543f35ef5SPaul Beesley   The default is 1 but is automatically disabled when the target architecture
25643f35ef5SPaul Beesley   is AArch32.
25743f35ef5SPaul Beesley
25843f35ef5SPaul Beesley-  ``ENABLE_SVE_FOR_NS``: Boolean option to enable Scalable Vector Extension
25943f35ef5SPaul Beesley   (SVE) for the Non-secure world only. SVE is an optional architectural feature
26043f35ef5SPaul Beesley   for AArch64. Note that when SVE is enabled for the Non-secure world, access
26143f35ef5SPaul Beesley   to SIMD and floating-point functionality from the Secure world is disabled.
26243f35ef5SPaul Beesley   This is to avoid corruption of the Non-secure world data in the Z-registers
26343f35ef5SPaul Beesley   which are aliased by the SIMD and FP registers. The build option is not
26443f35ef5SPaul Beesley   compatible with the ``CTX_INCLUDE_FPREGS`` build option, and will raise an
26543f35ef5SPaul Beesley   assert on platforms where SVE is implemented and ``ENABLE_SVE_FOR_NS`` set to
26643f35ef5SPaul Beesley   1. The default is 1 but is automatically disabled when the target
26743f35ef5SPaul Beesley   architecture is AArch32.
26843f35ef5SPaul Beesley
26943f35ef5SPaul Beesley-  ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection
27043f35ef5SPaul Beesley   checks in GCC. Allowed values are "all", "strong", "default" and "none". The
27143f35ef5SPaul Beesley   default value is set to "none". "strong" is the recommended stack protection
27243f35ef5SPaul Beesley   level if this feature is desired. "none" disables the stack protection. For
27343f35ef5SPaul Beesley   all values other than "none", the ``plat_get_stack_protector_canary()``
27443f35ef5SPaul Beesley   platform hook needs to be implemented. The value is passed as the last
27543f35ef5SPaul Beesley   component of the option ``-fstack-protector-$ENABLE_STACK_PROTECTOR``.
27643f35ef5SPaul Beesley
277f97062a5SSumit Garg-  ``ENCRYPT_BL31``: Binary flag to enable encryption of BL31 firmware. This
278f97062a5SSumit Garg   flag depends on ``DECRYPTION_SUPPORT`` build flag which is marked as
279f97062a5SSumit Garg   experimental.
280f97062a5SSumit Garg
281f97062a5SSumit Garg-  ``ENCRYPT_BL32``: Binary flag to enable encryption of Secure BL32 payload.
282f97062a5SSumit Garg   This flag depends on ``DECRYPTION_SUPPORT`` build flag which is marked as
283f97062a5SSumit Garg   experimental.
284f97062a5SSumit Garg
285f97062a5SSumit Garg-  ``ENC_KEY``: A 32-byte (256-bit) symmetric key in hex string format. It could
286f97062a5SSumit Garg   either be SSK or BSSK depending on ``FW_ENC_STATUS`` flag. This value depends
287f97062a5SSumit Garg   on ``DECRYPTION_SUPPORT`` build flag which is marked as experimental.
288f97062a5SSumit Garg
289f97062a5SSumit Garg-  ``ENC_NONCE``: A 12-byte (96-bit) encryption nonce or Initialization Vector
290f97062a5SSumit Garg   (IV) in hex string format. This value depends on ``DECRYPTION_SUPPORT``
291f97062a5SSumit Garg   build flag which is marked as experimental.
292f97062a5SSumit Garg
29343f35ef5SPaul Beesley-  ``ERROR_DEPRECATED``: This option decides whether to treat the usage of
29443f35ef5SPaul Beesley   deprecated platform APIs, helper functions or drivers within Trusted
29543f35ef5SPaul Beesley   Firmware as error. It can take the value 1 (flag the use of deprecated
29643f35ef5SPaul Beesley   APIs as error) or 0. The default is 0.
29743f35ef5SPaul Beesley
29843f35ef5SPaul Beesley-  ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions
29943f35ef5SPaul Beesley   targeted at EL3. When set ``0`` (default), no exceptions are expected or
30043f35ef5SPaul Beesley   handled at EL3, and a panic will result. This is supported only for AArch64
30143f35ef5SPaul Beesley   builds.
30243f35ef5SPaul Beesley
303*6ac269d1SJavier Almansa Sobrino-  ``EVENT_LOG_LEVEL``: Chooses the log level to use for Measured Boot when
304*6ac269d1SJavier Almansa Sobrino   ``MEASURED_BOOT`` is enabled. For a list of valid values, see ``LOG_LEVEL``.
305*6ac269d1SJavier Almansa Sobrino   Default value is 40 (LOG_LEVEL_INFO).
306*6ac269d1SJavier Almansa Sobrino
30743f35ef5SPaul Beesley-  ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault
30843f35ef5SPaul Beesley   injection from lower ELs, and this build option enables lower ELs to use
30943f35ef5SPaul Beesley   Error Records accessed via System Registers to inject faults. This is
31043f35ef5SPaul Beesley   applicable only to AArch64 builds.
31143f35ef5SPaul Beesley
31243f35ef5SPaul Beesley   This feature is intended for testing purposes only, and is advisable to keep
31343f35ef5SPaul Beesley   disabled for production images.
31443f35ef5SPaul Beesley
31543f35ef5SPaul Beesley-  ``FIP_NAME``: This is an optional build option which specifies the FIP
31643f35ef5SPaul Beesley   filename for the ``fip`` target. Default is ``fip.bin``.
31743f35ef5SPaul Beesley
31843f35ef5SPaul Beesley-  ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU
31943f35ef5SPaul Beesley   FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``.
32043f35ef5SPaul Beesley
321f97062a5SSumit Garg-  ``FW_ENC_STATUS``: Top level firmware's encryption numeric flag, values:
322f97062a5SSumit Garg
323f97062a5SSumit Garg   ::
324f97062a5SSumit Garg
325f97062a5SSumit Garg     0: Encryption is done with Secret Symmetric Key (SSK) which is common
326f97062a5SSumit Garg        for a class of devices.
327f97062a5SSumit Garg     1: Encryption is done with Binding Secret Symmetric Key (BSSK) which is
328f97062a5SSumit Garg        unique per device.
329f97062a5SSumit Garg
330f97062a5SSumit Garg   This flag depends on ``DECRYPTION_SUPPORT`` build flag which is marked as
331f97062a5SSumit Garg   experimental.
332f97062a5SSumit Garg
33343f35ef5SPaul Beesley-  ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create``
33443f35ef5SPaul Beesley   tool to create certificates as per the Chain of Trust described in
33543f35ef5SPaul Beesley   :ref:`Trusted Board Boot`. The build system then calls ``fiptool`` to
33643f35ef5SPaul Beesley   include the certificates in the FIP and FWU_FIP. Default value is '0'.
33743f35ef5SPaul Beesley
33843f35ef5SPaul Beesley   Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support
33943f35ef5SPaul Beesley   for the Trusted Board Boot feature in the BL1 and BL2 images, to generate
34043f35ef5SPaul Beesley   the corresponding certificates, and to include those certificates in the
34143f35ef5SPaul Beesley   FIP and FWU_FIP.
34243f35ef5SPaul Beesley
34343f35ef5SPaul Beesley   Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2
34443f35ef5SPaul Beesley   images will not include support for Trusted Board Boot. The FIP will still
34543f35ef5SPaul Beesley   include the corresponding certificates. This FIP can be used to verify the
34643f35ef5SPaul Beesley   Chain of Trust on the host machine through other mechanisms.
34743f35ef5SPaul Beesley
34843f35ef5SPaul Beesley   Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2
34943f35ef5SPaul Beesley   images will include support for Trusted Board Boot, but the FIP and FWU_FIP
35043f35ef5SPaul Beesley   will not include the corresponding certificates, causing a boot failure.
35143f35ef5SPaul Beesley
35243f35ef5SPaul Beesley-  ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have
35343f35ef5SPaul Beesley   inherent support for specific EL3 type interrupts. Setting this build option
35443f35ef5SPaul Beesley   to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both
3556844c347SMadhukar Pappireddy   by :ref:`platform abstraction layer<platform Interrupt Controller API>` and
3566844c347SMadhukar Pappireddy   :ref:`Interrupt Management Framework<Interrupt Management Framework>`.
35743f35ef5SPaul Beesley   This allows GICv2 platforms to enable features requiring EL3 interrupt type.
35843f35ef5SPaul Beesley   This also means that all GICv2 Group 0 interrupts are delivered to EL3, and
35943f35ef5SPaul Beesley   the Secure Payload interrupts needs to be synchronously handed over to Secure
36043f35ef5SPaul Beesley   EL1 for handling. The default value of this option is ``0``, which means the
36143f35ef5SPaul Beesley   Group 0 interrupts are assumed to be handled by Secure EL1.
36243f35ef5SPaul Beesley
36343f35ef5SPaul Beesley-  ``HANDLE_EA_EL3_FIRST``: When set to ``1``, External Aborts and SError
36443f35ef5SPaul Beesley   Interrupts will be always trapped in EL3 i.e. in BL31 at runtime. When set to
36543f35ef5SPaul Beesley   ``0`` (default), these exceptions will be trapped in the current exception
36643f35ef5SPaul Beesley   level (or in EL1 if the current exception level is EL0).
36743f35ef5SPaul Beesley
36843f35ef5SPaul Beesley-  ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific
36943f35ef5SPaul Beesley   software operations are required for CPUs to enter and exit coherency.
37043f35ef5SPaul Beesley   However, newer systems exist where CPUs' entry to and exit from coherency
37143f35ef5SPaul Beesley   is managed in hardware. Such systems require software to only initiate these
37243f35ef5SPaul Beesley   operations, and the rest is managed in hardware, minimizing active software
37343f35ef5SPaul Beesley   management. In such systems, this boolean option enables TF-A to carry out
37443f35ef5SPaul Beesley   build and run-time optimizations during boot and power management operations.
37543f35ef5SPaul Beesley   This option defaults to 0 and if it is enabled, then it implies
37643f35ef5SPaul Beesley   ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled.
37743f35ef5SPaul Beesley
37843f35ef5SPaul Beesley   If this flag is disabled while the platform which TF-A is compiled for
37943f35ef5SPaul Beesley   includes cores that manage coherency in hardware, then a compilation error is
38043f35ef5SPaul Beesley   generated. This is based on the fact that a system cannot have, at the same
38143f35ef5SPaul Beesley   time, cores that manage coherency in hardware and cores that don't. In other
38243f35ef5SPaul Beesley   words, a platform cannot have, at the same time, cores that require
38343f35ef5SPaul Beesley   ``HW_ASSISTED_COHERENCY=1`` and cores that require
38443f35ef5SPaul Beesley   ``HW_ASSISTED_COHERENCY=0``.
38543f35ef5SPaul Beesley
38643f35ef5SPaul Beesley   Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of
38743f35ef5SPaul Beesley   translation library (xlat tables v2) must be used; version 1 of translation
38843f35ef5SPaul Beesley   library is not supported.
38943f35ef5SPaul Beesley
390b890b36dSLouis Mayencourt-  ``INVERTED_MEMMAP``: memmap tool print by default lower addresses at the
391b890b36dSLouis Mayencourt   bottom, higher addresses at the top. This buid flag can be set to '1' to
392b890b36dSLouis Mayencourt   invert this behavior. Lower addresses will be printed at the top and higher
393b890b36dSLouis Mayencourt   addresses at the bottom.
394b890b36dSLouis Mayencourt
39543f35ef5SPaul Beesley-  ``JUNO_AARCH32_EL3_RUNTIME``: This build flag enables you to execute EL3
39643f35ef5SPaul Beesley   runtime software in AArch32 mode, which is required to run AArch32 on Juno.
39743f35ef5SPaul Beesley   By default this flag is set to '0'. Enabling this flag builds BL1 and BL2 in
39843f35ef5SPaul Beesley   AArch64 and facilitates the loading of ``SP_MIN`` and BL33 as AArch32 executable
39943f35ef5SPaul Beesley   images.
40043f35ef5SPaul Beesley
40143f35ef5SPaul Beesley-  ``KEY_ALG``: This build flag enables the user to select the algorithm to be
40243f35ef5SPaul Beesley   used for generating the PKCS keys and subsequent signing of the certificate.
40343f35ef5SPaul Beesley   It accepts 3 values: ``rsa``, ``rsa_1_5`` and ``ecdsa``. The option
40443f35ef5SPaul Beesley   ``rsa_1_5`` is the legacy PKCS#1 RSA 1.5 algorithm which is not TBBR
40543f35ef5SPaul Beesley   compliant and is retained only for compatibility. The default value of this
40643f35ef5SPaul Beesley   flag is ``rsa`` which is the TBBR compliant PKCS#1 RSA 2.1 scheme.
40743f35ef5SPaul Beesley
408b8622922SGilad Ben-Yossef-  ``KEY_SIZE``: This build flag enables the user to select the key size for
409b8622922SGilad Ben-Yossef   the algorithm specified by ``KEY_ALG``. The valid values for ``KEY_SIZE``
410b8622922SGilad Ben-Yossef   depend on the chosen algorithm and the cryptographic module.
411b8622922SGilad Ben-Yossef
412b8622922SGilad Ben-Yossef   +-----------+------------------------------------+
413b8622922SGilad Ben-Yossef   |  KEY_ALG  |        Possible key sizes          |
414b8622922SGilad Ben-Yossef   +===========+====================================+
415b8622922SGilad Ben-Yossef   |    rsa    | 1024 , 2048 (default), 3072, 4096* |
416b8622922SGilad Ben-Yossef   +-----------+------------------------------------+
417b8622922SGilad Ben-Yossef   |   ecdsa   |            unavailable             |
418b8622922SGilad Ben-Yossef   +-----------+------------------------------------+
419b8622922SGilad Ben-Yossef
420b8622922SGilad Ben-Yossef   * Only 2048 bits size is available with CryptoCell 712 SBROM release 1.
421b8622922SGilad Ben-Yossef     Only 3072 bits size is available with CryptoCell 712 SBROM release 2.
422b8622922SGilad Ben-Yossef
42343f35ef5SPaul Beesley-  ``HASH_ALG``: This build flag enables the user to select the secure hash
42443f35ef5SPaul Beesley   algorithm. It accepts 3 values: ``sha256``, ``sha384`` and ``sha512``.
42543f35ef5SPaul Beesley   The default value of this flag is ``sha256``.
42643f35ef5SPaul Beesley
42743f35ef5SPaul Beesley-  ``LDFLAGS``: Extra user options appended to the linkers' command line in
42843f35ef5SPaul Beesley   addition to the one set by the build system.
42943f35ef5SPaul Beesley
43043f35ef5SPaul Beesley-  ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log
43143f35ef5SPaul Beesley   output compiled into the build. This should be one of the following:
43243f35ef5SPaul Beesley
43343f35ef5SPaul Beesley   ::
43443f35ef5SPaul Beesley
43543f35ef5SPaul Beesley       0  (LOG_LEVEL_NONE)
43643f35ef5SPaul Beesley       10 (LOG_LEVEL_ERROR)
43743f35ef5SPaul Beesley       20 (LOG_LEVEL_NOTICE)
43843f35ef5SPaul Beesley       30 (LOG_LEVEL_WARNING)
43943f35ef5SPaul Beesley       40 (LOG_LEVEL_INFO)
44043f35ef5SPaul Beesley       50 (LOG_LEVEL_VERBOSE)
44143f35ef5SPaul Beesley
44243f35ef5SPaul Beesley   All log output up to and including the selected log level is compiled into
44343f35ef5SPaul Beesley   the build. The default value is 40 in debug builds and 20 in release builds.
44443f35ef5SPaul Beesley
4458c105290SAlexei Fedorov-  ``MEASURED_BOOT``: Boolean flag to include support for the Measured Boot
4468c105290SAlexei Fedorov   feature. If this flag is enabled ``TRUSTED_BOARD_BOOT`` must be set.
4478c105290SAlexei Fedorov   This option defaults to 0 and is an experimental feature in the stage of
4488c105290SAlexei Fedorov   development.
4498c105290SAlexei Fedorov
45043f35ef5SPaul Beesley-  ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
45143f35ef5SPaul Beesley   specifies the file that contains the Non-Trusted World private key in PEM
45243f35ef5SPaul Beesley   format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
45343f35ef5SPaul Beesley
45443f35ef5SPaul Beesley-  ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is
45543f35ef5SPaul Beesley   optional. It is only needed if the platform makefile specifies that it
45643f35ef5SPaul Beesley   is required in order to build the ``fwu_fip`` target.
45743f35ef5SPaul Beesley
45843f35ef5SPaul Beesley-  ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register
45943f35ef5SPaul Beesley   contents upon world switch. It can take either 0 (don't save and restore) or
46043f35ef5SPaul Beesley   1 (do save and restore). 0 is the default. An SPD may set this to 1 if it
46143f35ef5SPaul Beesley   wants the timer registers to be saved and restored.
46243f35ef5SPaul Beesley
46343f35ef5SPaul Beesley-  ``OVERRIDE_LIBC``: This option allows platforms to override the default libc
46443f35ef5SPaul Beesley   for the BL image. It can be either 0 (include) or 1 (remove). The default
46543f35ef5SPaul Beesley   value is 0.
46643f35ef5SPaul Beesley
46743f35ef5SPaul Beesley-  ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that
46843f35ef5SPaul Beesley   the underlying hardware is not a full PL011 UART but a minimally compliant
46943f35ef5SPaul Beesley   generic UART, which is a subset of the PL011. The driver will not access
47043f35ef5SPaul Beesley   any register that is not part of the SBSA generic UART specification.
47143f35ef5SPaul Beesley   Default value is 0 (a full PL011 compliant UART is present).
47243f35ef5SPaul Beesley
47343f35ef5SPaul Beesley-  ``PLAT``: Choose a platform to build TF-A for. The chosen platform name
47443f35ef5SPaul Beesley   must be subdirectory of any depth under ``plat/``, and must contain a
47543f35ef5SPaul Beesley   platform makefile named ``platform.mk``. For example, to build TF-A for the
47643f35ef5SPaul Beesley   Arm Juno board, select PLAT=juno.
47743f35ef5SPaul Beesley
47843f35ef5SPaul Beesley-  ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image
47943f35ef5SPaul Beesley   instead of the normal boot flow. When defined, it must specify the entry
48043f35ef5SPaul Beesley   point address for the preloaded BL33 image. This option is incompatible with
48143f35ef5SPaul Beesley   ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority
48243f35ef5SPaul Beesley   over ``PRELOADED_BL33_BASE``.
48343f35ef5SPaul Beesley
48443f35ef5SPaul Beesley-  ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset
48543f35ef5SPaul Beesley   vector address can be programmed or is fixed on the platform. It can take
48643f35ef5SPaul Beesley   either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
48743f35ef5SPaul Beesley   programmable reset address, it is expected that a CPU will start executing
48843f35ef5SPaul Beesley   code directly at the right address, both on a cold and warm reset. In this
48943f35ef5SPaul Beesley   case, there is no need to identify the entrypoint on boot and the boot path
49043f35ef5SPaul Beesley   can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface
49143f35ef5SPaul Beesley   does not need to be implemented in this case.
49243f35ef5SPaul Beesley
49343f35ef5SPaul Beesley-  ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats
49443f35ef5SPaul Beesley   possible for the PSCI power-state parameter: original and extended State-ID
49543f35ef5SPaul Beesley   formats. This flag if set to 1, configures the generic PSCI layer to use the
49643f35ef5SPaul Beesley   extended format. The default value of this flag is 0, which means by default
49743f35ef5SPaul Beesley   the original power-state format is used by the PSCI implementation. This flag
49843f35ef5SPaul Beesley   should be specified by the platform makefile and it governs the return value
49943f35ef5SPaul Beesley   of PSCI_FEATURES API for CPU_SUSPEND smc function id. When this option is
50043f35ef5SPaul Beesley   enabled on Arm platforms, the option ``ARM_RECOM_STATE_ID_ENC`` needs to be
50143f35ef5SPaul Beesley   set to 1 as well.
50243f35ef5SPaul Beesley
50343f35ef5SPaul Beesley-  ``RAS_EXTENSION``: When set to ``1``, enable Armv8.2 RAS features. RAS features
50443f35ef5SPaul Beesley   are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2
50543f35ef5SPaul Beesley   or later CPUs.
50643f35ef5SPaul Beesley
50743f35ef5SPaul Beesley   When ``RAS_EXTENSION`` is set to ``1``, ``HANDLE_EA_EL3_FIRST`` must also be
50843f35ef5SPaul Beesley   set to ``1``.
50943f35ef5SPaul Beesley
51043f35ef5SPaul Beesley   This option is disabled by default.
51143f35ef5SPaul Beesley
51243f35ef5SPaul Beesley-  ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead
51343f35ef5SPaul Beesley   of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
51443f35ef5SPaul Beesley   entrypoint) or 1 (CPU reset to BL31 entrypoint).
51543f35ef5SPaul Beesley   The default value is 0.
51643f35ef5SPaul Beesley
51743f35ef5SPaul Beesley-  ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided
51843f35ef5SPaul Beesley   in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector
51943f35ef5SPaul Beesley   instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
52043f35ef5SPaul Beesley   entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0.
52143f35ef5SPaul Beesley
52243f35ef5SPaul Beesley-  ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
523a6ffddecSMax Shvetsov   file that contains the ROT private key in PEM format and enforces public key
524a6ffddecSMax Shvetsov   hash generation. If ``SAVE_KEYS=1``, this
52543f35ef5SPaul Beesley   file name will be used to save the key.
52643f35ef5SPaul Beesley
52743f35ef5SPaul Beesley-  ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
52843f35ef5SPaul Beesley   certificate generation tool to save the keys used to establish the Chain of
52943f35ef5SPaul Beesley   Trust. Allowed options are '0' or '1'. Default is '0' (do not save).
53043f35ef5SPaul Beesley
53143f35ef5SPaul Beesley-  ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional.
53243f35ef5SPaul Beesley   If a SCP_BL2 image is present then this option must be passed for the ``fip``
53343f35ef5SPaul Beesley   target.
53443f35ef5SPaul Beesley
53543f35ef5SPaul Beesley-  ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
53643f35ef5SPaul Beesley   file that contains the SCP_BL2 private key in PEM format. If ``SAVE_KEYS=1``,
53743f35ef5SPaul Beesley   this file name will be used to save the key.
53843f35ef5SPaul Beesley
53943f35ef5SPaul Beesley-  ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is
54043f35ef5SPaul Beesley   optional. It is only needed if the platform makefile specifies that it
54143f35ef5SPaul Beesley   is required in order to build the ``fwu_fip`` target.
54243f35ef5SPaul Beesley
54343f35ef5SPaul Beesley-  ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software
54443f35ef5SPaul Beesley   Delegated Exception Interface to BL31 image. This defaults to ``0``.
54543f35ef5SPaul Beesley
54643f35ef5SPaul Beesley   When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be
54743f35ef5SPaul Beesley   set to ``1``.
54843f35ef5SPaul Beesley
54943f35ef5SPaul Beesley-  ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be
55043f35ef5SPaul Beesley   isolated on separate memory pages. This is a trade-off between security and
55143f35ef5SPaul Beesley   memory usage. See "Isolating code and read-only data on separate memory
5524c65b4deSOlivier Deprez   pages" section in :ref:`Firmware Design`. This flag is disabled by default
5534c65b4deSOlivier Deprez   and affects all BL images.
55443f35ef5SPaul Beesley
555f8578e64SSamuel Holland-  ``SEPARATE_NOBITS_REGION``: Setting this option to ``1`` allows the NOBITS
556f8578e64SSamuel Holland   sections of BL31 (.bss, stacks, page tables, and coherent memory) to be
557f8578e64SSamuel Holland   allocated in RAM discontiguous from the loaded firmware image. When set, the
558f8578e64SSamuel Holland   platform is expected to provide definitons for ``BL31_NOBITS_BASE`` and
559f8578e64SSamuel Holland   ``BL31_NOBITS_LIMIT``. When the option is ``0`` (the default), NOBITS
560f8578e64SSamuel Holland   sections are placed in RAM immediately following the loaded firmware image.
561f8578e64SSamuel Holland
56243f35ef5SPaul Beesley-  ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A.
56343f35ef5SPaul Beesley   This build option is only valid if ``ARCH=aarch64``. The value should be
56443f35ef5SPaul Beesley   the path to the directory containing the SPD source, relative to
56543f35ef5SPaul Beesley   ``services/spd/``; the directory is expected to contain a makefile called
5664c65b4deSOlivier Deprez   ``<spd-value>.mk``. The SPM Dispatcher standard service is located in
5674c65b4deSOlivier Deprez   services/std_svc/spmd and enabled by ``SPD=spmd``. The SPM Dispatcher
5684c65b4deSOlivier Deprez   cannot be enabled when the ``SPM_MM`` option is enabled.
56943f35ef5SPaul Beesley
57043f35ef5SPaul Beesley-  ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can
57143f35ef5SPaul Beesley   take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
57243f35ef5SPaul Beesley   execution in BL1 just before handing over to BL31. At this point, all
57343f35ef5SPaul Beesley   firmware images have been loaded in memory, and the MMU and caches are
57443f35ef5SPaul Beesley   turned off. Refer to the "Debugging options" section for more details.
57543f35ef5SPaul Beesley
5764c65b4deSOlivier Deprez-  ``SPMD_SPM_AT_SEL2`` : this boolean option is used jointly with the SPM
5774c65b4deSOlivier Deprez   Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC
5784c65b4deSOlivier Deprez   component runs at the S-EL2 execution state provided by the Armv8.4-SecEL2
5794c65b4deSOlivier Deprez   extension. This is the default when enabling the SPM Dispatcher. When
5804c65b4deSOlivier Deprez   disabled (0) it indicates the SPMC component runs at the S-EL1 execution
5814c65b4deSOlivier Deprez   state. This latter configuration supports pre-Armv8.4 platforms (aka not
5824c65b4deSOlivier Deprez   implementing the Armv8.4-SecEL2 extension).
5834c65b4deSOlivier Deprez
5843f3c341aSPaul Beesley-  ``SPM_MM`` : Boolean option to enable the Management Mode (MM)-based Secure
5854c65b4deSOlivier Deprez   Partition Manager (SPM) implementation. The default value is ``0``
5864c65b4deSOlivier Deprez   (disabled). This option cannot be enabled (``1``) when SPM Dispatcher is
5874c65b4deSOlivier Deprez   enabled (``SPD=spmd``).
5883f3c341aSPaul Beesley
589ce2b1ec6SManish Pandey-  ``SP_LAYOUT_FILE``: Platform provided path to JSON file containing the
5904c65b4deSOlivier Deprez   description of secure partitions. The build system will parse this file and
5914c65b4deSOlivier Deprez   package all secure partition blobs into the FIP. This file is not
5924c65b4deSOlivier Deprez   necessarily part of TF-A tree. Only available when ``SPD=spmd``.
593ce2b1ec6SManish Pandey
59443f35ef5SPaul Beesley-  ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles
59543f35ef5SPaul Beesley   secure interrupts (caught through the FIQ line). Platforms can enable
59643f35ef5SPaul Beesley   this directive if they need to handle such interruption. When enabled,
59743f35ef5SPaul Beesley   the FIQ are handled in monitor mode and non secure world is not allowed
59843f35ef5SPaul Beesley   to mask these events. Platforms that enable FIQ handling in SP_MIN shall
59943f35ef5SPaul Beesley   implement the api ``sp_min_plat_fiq_handler()``. The default value is 0.
60043f35ef5SPaul Beesley
60143f35ef5SPaul Beesley-  ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board
60243f35ef5SPaul Beesley   Boot feature. When set to '1', BL1 and BL2 images include support to load
60343f35ef5SPaul Beesley   and verify the certificates and images in a FIP, and BL1 includes support
60443f35ef5SPaul Beesley   for the Firmware Update. The default value is '0'. Generation and inclusion
60543f35ef5SPaul Beesley   of certificates in the FIP and FWU_FIP depends upon the value of the
60643f35ef5SPaul Beesley   ``GENERATE_COT`` option.
60743f35ef5SPaul Beesley
60843f35ef5SPaul Beesley   .. warning::
60943f35ef5SPaul Beesley      This option depends on ``CREATE_KEYS`` to be enabled. If the keys
61043f35ef5SPaul Beesley      already exist in disk, they will be overwritten without further notice.
61143f35ef5SPaul Beesley
61243f35ef5SPaul Beesley-  ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
61343f35ef5SPaul Beesley   specifies the file that contains the Trusted World private key in PEM
61443f35ef5SPaul Beesley   format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
61543f35ef5SPaul Beesley
61643f35ef5SPaul Beesley-  ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or
61743f35ef5SPaul Beesley   synchronous, (see "Initializing a BL32 Image" section in
61843f35ef5SPaul Beesley   :ref:`Firmware Design`). It can take the value 0 (BL32 is initialized using
61943f35ef5SPaul Beesley   synchronous method) or 1 (BL32 is initialized using asynchronous method).
62043f35ef5SPaul Beesley   Default is 0.
62143f35ef5SPaul Beesley
62243f35ef5SPaul Beesley-  ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt
62343f35ef5SPaul Beesley   routing model which routes non-secure interrupts asynchronously from TSP
62443f35ef5SPaul Beesley   to EL3 causing immediate preemption of TSP. The EL3 is responsible
62543f35ef5SPaul Beesley   for saving and restoring the TSP context in this routing model. The
62643f35ef5SPaul Beesley   default routing model (when the value is 0) is to route non-secure
62743f35ef5SPaul Beesley   interrupts to TSP allowing it to save its context and hand over
62843f35ef5SPaul Beesley   synchronously to EL3 via an SMC.
62943f35ef5SPaul Beesley
63043f35ef5SPaul Beesley   .. note::
63143f35ef5SPaul Beesley      When ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT``
63243f35ef5SPaul Beesley      must also be set to ``1``.
63343f35ef5SPaul Beesley
63443f35ef5SPaul Beesley-  ``USE_ARM_LINK``: This flag determines whether to enable support for ARM
63543f35ef5SPaul Beesley   linker. When the ``LINKER`` build variable points to the armlink linker,
63643f35ef5SPaul Beesley   this flag is enabled automatically. To enable support for armlink, platforms
63743f35ef5SPaul Beesley   will have to provide a scatter file for the BL image. Currently, Tegra
63843f35ef5SPaul Beesley   platforms use the armlink support to compile BL3-1 images.
63943f35ef5SPaul Beesley
64043f35ef5SPaul Beesley-  ``USE_COHERENT_MEM``: This flag determines whether to include the coherent
64143f35ef5SPaul Beesley   memory region in the BL memory map or not (see "Use of Coherent memory in
64243f35ef5SPaul Beesley   TF-A" section in :ref:`Firmware Design`). It can take the value 1
64343f35ef5SPaul Beesley   (Coherent memory region is included) or 0 (Coherent memory region is
64443f35ef5SPaul Beesley   excluded). Default is 1.
64543f35ef5SPaul Beesley
646992f091bSAmbroise Vincent-  ``USE_DEBUGFS``: When set to 1 this option activates an EXPERIMENTAL feature
647992f091bSAmbroise Vincent   exposing a virtual filesystem interface through BL31 as a SiP SMC function.
648992f091bSAmbroise Vincent   Default is 0.
649992f091bSAmbroise Vincent
650a6de824fSLouis Mayencourt-  ``ARM_IO_IN_DTB``: This flag determines whether to use IO based on the
651a6de824fSLouis Mayencourt   firmware configuration framework. This will move the io_policies into a
6520a6e7e3bSLouis Mayencourt   configuration device tree, instead of static structure in the code base.
653c2c150e7SLouis Mayencourt   This is currently an experimental feature.
6540a6e7e3bSLouis Mayencourt
65584ef9cd8SManish V Badarkhe-  ``COT_DESC_IN_DTB``: This flag determines whether to create COT descriptors
65684ef9cd8SManish V Badarkhe   at runtime using fconf. If this flag is enabled, COT descriptors are
65784ef9cd8SManish V Badarkhe   statically captured in tb_fw_config file in the form of device tree nodes
65884ef9cd8SManish V Badarkhe   and properties. Currently, COT descriptors used by BL2 are moved to the
65984ef9cd8SManish V Badarkhe   device tree and COT descriptors used by BL1 are retained in the code
66084ef9cd8SManish V Badarkhe   base statically. This is currently an experimental feature.
66184ef9cd8SManish V Badarkhe
662cbf9e84aSBalint Dobszay-  ``SDEI_IN_FCONF``: This flag determines whether to configure SDEI setup in
663cbf9e84aSBalint Dobszay   runtime using firmware configuration framework. The platform specific SDEI
664cbf9e84aSBalint Dobszay   shared and private events configuration is retrieved from device tree rather
665cbf9e84aSBalint Dobszay   than static C structures at compile time. This is currently an experimental
666cbf9e84aSBalint Dobszay   feature and is only supported if SDEI_SUPPORT build flag is enabled.
6670a6e7e3bSLouis Mayencourt
668452d5e5eSMadhukar Pappireddy-  ``SEC_INT_DESC_IN_FCONF``: This flag determines whether to configure Group 0
669452d5e5eSMadhukar Pappireddy   and Group1 secure interrupts using the firmware configuration framework. The
670452d5e5eSMadhukar Pappireddy   platform specific secure interrupt property descriptor is retrieved from
671452d5e5eSMadhukar Pappireddy   device tree in runtime rather than depending on static C structure at compile
672452d5e5eSMadhukar Pappireddy   time. This is currently an experimental feature.
673452d5e5eSMadhukar Pappireddy
67443f35ef5SPaul Beesley-  ``USE_ROMLIB``: This flag determines whether library at ROM will be used.
67543f35ef5SPaul Beesley   This feature creates a library of functions to be placed in ROM and thus
67643f35ef5SPaul Beesley   reduces SRAM usage. Refer to :ref:`Library at ROM` for further details. Default
67743f35ef5SPaul Beesley   is 0.
67843f35ef5SPaul Beesley
67943f35ef5SPaul Beesley-  ``V``: Verbose build. If assigned anything other than 0, the build commands
68043f35ef5SPaul Beesley   are printed. Default is 0.
68143f35ef5SPaul Beesley
68243f35ef5SPaul Beesley-  ``VERSION_STRING``: String used in the log output for each TF-A image.
68343f35ef5SPaul Beesley   Defaults to a string formed by concatenating the version number, build type
68443f35ef5SPaul Beesley   and build string.
68543f35ef5SPaul Beesley
68643f35ef5SPaul Beesley-  ``W``: Warning level. Some compiler warning options of interest have been
68743f35ef5SPaul Beesley   regrouped and put in the root Makefile. This flag can take the values 0 to 3,
68843f35ef5SPaul Beesley   each level enabling more warning options. Default is 0.
68943f35ef5SPaul Beesley
69043f35ef5SPaul Beesley-  ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on
69143f35ef5SPaul Beesley   the CPU after warm boot. This is applicable for platforms which do not
69243f35ef5SPaul Beesley   require interconnect programming to enable cache coherency (eg: single
69343f35ef5SPaul Beesley   cluster platforms). If this option is enabled, then warm boot path
69443f35ef5SPaul Beesley   enables D-caches immediately after enabling MMU. This option defaults to 0.
69543f35ef5SPaul Beesley
6967ff088d1SManish V Badarkhe-  ``SUPPORT_STACK_MEMTAG``: This flag determines whether to enable memory
6977ff088d1SManish V Badarkhe   tagging for stack or not. It accepts 2 values: ``yes`` and ``no``. The
6987ff088d1SManish V Badarkhe   default value of this flag is ``no``. Note this option must be enabled only
6997ff088d1SManish V Badarkhe   for ARM architecture greater than Armv8.5-A.
7007ff088d1SManish V Badarkhe
701e008a29aSManish V Badarkhe-  ``ERRATA_SPECULATIVE_AT``: This flag determines whether to enable ``AT``
702e008a29aSManish V Badarkhe   speculative errata workaround or not. It accepts 2 values: ``1`` and ``0``.
703e008a29aSManish V Badarkhe   The default value of this flag is ``0``.
704e008a29aSManish V Badarkhe
705e008a29aSManish V Badarkhe   ``AT`` speculative errata workaround disables stage1 page table walk for
706e008a29aSManish V Badarkhe   lower ELs (EL1 and EL0) in EL3 so that ``AT`` speculative fetch at any point
707e008a29aSManish V Badarkhe   produces either the correct result or failure without TLB allocation.
70845aecff0SManish V Badarkhe
70945aecff0SManish V Badarkhe   This boolean option enables errata for all below CPUs.
71045aecff0SManish V Badarkhe
711e008a29aSManish V Badarkhe   +---------+--------------+-------------------------+
712e008a29aSManish V Badarkhe   | Errata  |      CPU     |     Workaround Define   |
713e008a29aSManish V Badarkhe   +=========+==============+=========================+
714e008a29aSManish V Badarkhe   | 1165522 |  Cortex-A76  |  ``ERRATA_A76_1165522`` |
715e008a29aSManish V Badarkhe   +---------+--------------+-------------------------+
716e008a29aSManish V Badarkhe   | 1319367 |  Cortex-A72  |  ``ERRATA_A72_1319367`` |
717e008a29aSManish V Badarkhe   +---------+--------------+-------------------------+
718e008a29aSManish V Badarkhe   | 1319537 |  Cortex-A57  |  ``ERRATA_A57_1319537`` |
719e008a29aSManish V Badarkhe   +---------+--------------+-------------------------+
720e008a29aSManish V Badarkhe   | 1530923 |  Cortex-A55  |  ``ERRATA_A55_1530923`` |
721e008a29aSManish V Badarkhe   +---------+--------------+-------------------------+
722e008a29aSManish V Badarkhe   | 1530924 |  Cortex-A53  |  ``ERRATA_A53_1530924`` |
723e008a29aSManish V Badarkhe   +---------+--------------+-------------------------+
724e008a29aSManish V Badarkhe
725e008a29aSManish V Badarkhe   .. note::
726e008a29aSManish V Badarkhe      This option is enabled by build only if platform sets any of above defines
727e008a29aSManish V Badarkhe      mentioned in ’Workaround Define' column in the table.
728e008a29aSManish V Badarkhe      If this option is enabled for the EL3 software then EL2 software also must
729e008a29aSManish V Badarkhe      implement this workaround due to the behaviour of the errata mentioned
730e008a29aSManish V Badarkhe      in new SDEN document which will get published soon.
73145aecff0SManish V Badarkhe
732fbc44bd1SVarun Wadekar- ``RAS_TRAP_LOWER_EL_ERR_ACCESS``: This flag enables/disables the SCR_EL3.TERR
733fbc44bd1SVarun Wadekar  bit, to trap access to the RAS ERR and RAS ERX registers from lower ELs.
734fbc44bd1SVarun Wadekar  This flag is disabled by default.
735fbc44bd1SVarun Wadekar
736582e4e7bSManish V Badarkhe- ``OPENSSL_DIR``: This flag is used to provide the installed openssl directory
737582e4e7bSManish V Badarkhe  path on the host machine which is used to build certificate generation and
738582e4e7bSManish V Badarkhe  firmware encryption tool.
739582e4e7bSManish V Badarkhe
740fddfb3baSMadhukar Pappireddy- ``USE_SP804_TIMER``: Use the SP804 timer instead of the Generic Timer for
741fddfb3baSMadhukar Pappireddy  functions that wait for an arbitrary time length (udelay and mdelay). The
742fddfb3baSMadhukar Pappireddy  default value is 0.
743fddfb3baSMadhukar Pappireddy
744a6ea06f5SAlexei FedorovGICv3 driver options
745a6ea06f5SAlexei Fedorov--------------------
746a6ea06f5SAlexei Fedorov
747a6ea06f5SAlexei FedorovGICv3 driver files are included using directive:
748a6ea06f5SAlexei Fedorov
749a6ea06f5SAlexei Fedorov``include drivers/arm/gic/v3/gicv3.mk``
750a6ea06f5SAlexei Fedorov
751a6ea06f5SAlexei FedorovThe driver can be configured with the following options set in the platform
752a6ea06f5SAlexei Fedorovmakefile:
753a6ea06f5SAlexei Fedorov
754b4ad365aSAndre Przywara-  ``GICV3_SUPPORT_GIC600``: Add support for the GIC-600 variants of GICv3.
755b4ad365aSAndre Przywara   Enabling this option will add runtime detection support for the
756b4ad365aSAndre Przywara   GIC-600, so is safe to select even for a GIC500 implementation.
757b4ad365aSAndre Przywara   This option defaults to 0.
758a6ea06f5SAlexei Fedorov
759a6ea06f5SAlexei Fedorov-  ``GICV3_IMPL_GIC600_MULTICHIP``: Selects GIC-600 variant with multichip
760a6ea06f5SAlexei Fedorov   functionality. This option defaults to 0
761a6ea06f5SAlexei Fedorov
762a6ea06f5SAlexei Fedorov-  ``GICV3_OVERRIDE_DISTIF_PWR_OPS``: Allows override of default implementation
763a6ea06f5SAlexei Fedorov   of ``arm_gicv3_distif_pre_save`` and ``arm_gicv3_distif_post_restore``
764a6ea06f5SAlexei Fedorov   functions. This is required for FVP platform which need to simulate GIC save
765a6ea06f5SAlexei Fedorov   and restore during SYSTEM_SUSPEND without powering down GIC. Default is 0.
766a6ea06f5SAlexei Fedorov
7675875f266SAlexei Fedorov-  ``GIC_ENABLE_V4_EXTN`` : Enables GICv4 related changes in GICv3 driver.
7685875f266SAlexei Fedorov   This option defaults to 0.
7695875f266SAlexei Fedorov
7708f3ad766SAlexei Fedorov-  ``GIC_EXT_INTID``: When set to ``1``, GICv3 driver will support extended
7718f3ad766SAlexei Fedorov   PPI (1056-1119) and SPI (4096-5119) range. This option defaults to 0.
7728f3ad766SAlexei Fedorov
77343f35ef5SPaul BeesleyDebugging options
77443f35ef5SPaul Beesley-----------------
77543f35ef5SPaul Beesley
77643f35ef5SPaul BeesleyTo compile a debug version and make the build more verbose use
77743f35ef5SPaul Beesley
77843f35ef5SPaul Beesley.. code:: shell
77943f35ef5SPaul Beesley
78043f35ef5SPaul Beesley    make PLAT=<platform> DEBUG=1 V=1 all
78143f35ef5SPaul Beesley
78243f35ef5SPaul BeesleyAArch64 GCC uses DWARF version 4 debugging symbols by default. Some tools (for
78343f35ef5SPaul Beesleyexample DS-5) might not support this and may need an older version of DWARF
78443f35ef5SPaul Beesleysymbols to be emitted by GCC. This can be achieved by using the
78543f35ef5SPaul Beesley``-gdwarf-<version>`` flag, with the version being set to 2 or 3. Setting the
78643f35ef5SPaul Beesleyversion to 2 is recommended for DS-5 versions older than 5.16.
78743f35ef5SPaul Beesley
78843f35ef5SPaul BeesleyWhen debugging logic problems it might also be useful to disable all compiler
78943f35ef5SPaul Beesleyoptimizations by using ``-O0``.
79043f35ef5SPaul Beesley
79143f35ef5SPaul Beesley.. warning::
79243f35ef5SPaul Beesley   Using ``-O0`` could cause output images to be larger and base addresses
79343f35ef5SPaul Beesley   might need to be recalculated (see the **Memory layout on Arm development
79443f35ef5SPaul Beesley   platforms** section in the :ref:`Firmware Design`).
79543f35ef5SPaul Beesley
79643f35ef5SPaul BeesleyExtra debug options can be passed to the build system by setting ``CFLAGS`` or
79743f35ef5SPaul Beesley``LDFLAGS``:
79843f35ef5SPaul Beesley
79943f35ef5SPaul Beesley.. code:: shell
80043f35ef5SPaul Beesley
80143f35ef5SPaul Beesley    CFLAGS='-O0 -gdwarf-2'                                     \
80243f35ef5SPaul Beesley    make PLAT=<platform> DEBUG=1 V=1 all
80343f35ef5SPaul Beesley
80443f35ef5SPaul BeesleyNote that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be
80543f35ef5SPaul Beesleyignored as the linker is called directly.
80643f35ef5SPaul Beesley
80743f35ef5SPaul BeesleyIt is also possible to introduce an infinite loop to help in debugging the
80843f35ef5SPaul Beesleypost-BL2 phase of TF-A. This can be done by rebuilding BL1 with the
80943f35ef5SPaul Beesley``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the :ref:`build_options_common`
81043f35ef5SPaul Beesleysection. In this case, the developer may take control of the target using a
81143f35ef5SPaul Beesleydebugger when indicated by the console output. When using DS-5, the following
81243f35ef5SPaul Beesleycommands can be used:
81343f35ef5SPaul Beesley
81443f35ef5SPaul Beesley::
81543f35ef5SPaul Beesley
81643f35ef5SPaul Beesley    # Stop target execution
81743f35ef5SPaul Beesley    interrupt
81843f35ef5SPaul Beesley
81943f35ef5SPaul Beesley    #
82043f35ef5SPaul Beesley    # Prepare your debugging environment, e.g. set breakpoints
82143f35ef5SPaul Beesley    #
82243f35ef5SPaul Beesley
82343f35ef5SPaul Beesley    # Jump over the debug loop
82443f35ef5SPaul Beesley    set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4
82543f35ef5SPaul Beesley
82643f35ef5SPaul Beesley    # Resume execution
82743f35ef5SPaul Beesley    continue
82843f35ef5SPaul Beesley
82943f35ef5SPaul Beesley--------------
83043f35ef5SPaul Beesley
8318d52e16bSImre Kis*Copyright (c) 2019-2020, Arm Limited. All rights reserved.*
832