143f35ef5SPaul BeesleyBuild Options 243f35ef5SPaul Beesley============= 343f35ef5SPaul Beesley 443f35ef5SPaul BeesleyThe TF-A build system supports the following build options. Unless mentioned 543f35ef5SPaul Beesleyotherwise, these options are expected to be specified at the build command 643f35ef5SPaul Beesleyline and are not to be modified in any component makefiles. Note that the 743f35ef5SPaul Beesleybuild system doesn't track dependency for build options. Therefore, if any of 843f35ef5SPaul Beesleythe build options are changed from a previous build, a clean build must be 943f35ef5SPaul Beesleyperformed. 1043f35ef5SPaul Beesley 1143f35ef5SPaul Beesley.. _build_options_common: 1243f35ef5SPaul Beesley 1343f35ef5SPaul BeesleyCommon build options 1443f35ef5SPaul Beesley-------------------- 1543f35ef5SPaul Beesley 1643f35ef5SPaul Beesley- ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the 1743f35ef5SPaul Beesley compiler should use. Valid values are T32 and A32. It defaults to T32 due to 1843f35ef5SPaul Beesley code having a smaller resulting size. 1943f35ef5SPaul Beesley 2043f35ef5SPaul Beesley- ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as 2143f35ef5SPaul Beesley as the BL32 image when ``ARCH=aarch32``. The value should be the path to the 2243f35ef5SPaul Beesley directory containing the SP source, relative to the ``bl32/``; the directory 2343f35ef5SPaul Beesley is expected to contain a makefile called ``<aarch32_sp-value>.mk``. 2443f35ef5SPaul Beesley 25873d4241Sjohpow01- ``AMU_RESTRICT_COUNTERS``: Register reads to the group 1 counters will return 26873d4241Sjohpow01 zero at all but the highest implemented exception level. Reads from the 27873d4241Sjohpow01 memory mapped view are unaffected by this control. 28873d4241Sjohpow01 2943f35ef5SPaul Beesley- ``ARCH`` : Choose the target build architecture for TF-A. It can take either 3043f35ef5SPaul Beesley ``aarch64`` or ``aarch32`` as values. By default, it is defined to 3143f35ef5SPaul Beesley ``aarch64``. 3243f35ef5SPaul Beesley 33f1821790SAlexei Fedorov- ``ARM_ARCH_FEATURE``: Optional Arm Architecture build option which specifies 34f1821790SAlexei Fedorov one or more feature modifiers. This option has the form ``[no]feature+...`` 35f1821790SAlexei Fedorov and defaults to ``none``. It translates into compiler option 36f1821790SAlexei Fedorov ``-march=armvX[.Y]-a+[no]feature+...``. See compiler's documentation for the 37f1821790SAlexei Fedorov list of supported feature modifiers. 38f1821790SAlexei Fedorov 3943f35ef5SPaul Beesley- ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when 4043f35ef5SPaul Beesley compiling TF-A. Its value must be numeric, and defaults to 8 . See also, 4143f35ef5SPaul Beesley *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in 4243f35ef5SPaul Beesley :ref:`Firmware Design`. 4343f35ef5SPaul Beesley 4443f35ef5SPaul Beesley- ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when 4543f35ef5SPaul Beesley compiling TF-A. Its value must be a numeric, and defaults to 0. See also, 4643f35ef5SPaul Beesley *Armv8 Architecture Extensions* in :ref:`Firmware Design`. 4743f35ef5SPaul Beesley 4843f35ef5SPaul Beesley- ``BL2``: This is an optional build option which specifies the path to BL2 4943f35ef5SPaul Beesley image for the ``fip`` target. In this case, the BL2 in the TF-A will not be 5043f35ef5SPaul Beesley built. 5143f35ef5SPaul Beesley 5243f35ef5SPaul Beesley- ``BL2U``: This is an optional build option which specifies the path to 5343f35ef5SPaul Beesley BL2U image. In this case, the BL2U in TF-A will not be built. 5443f35ef5SPaul Beesley 5542d4d3baSArvind Ram Prakash- ``RESET_TO_BL2``: Boolean option to enable BL2 entrypoint as the CPU reset 5642d4d3baSArvind Ram Prakash vector instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1 5742d4d3baSArvind Ram Prakash entrypoint) or 1 (CPU reset to BL2 entrypoint). 5842d4d3baSArvind Ram Prakash The default value is 0. 5942d4d3baSArvind Ram Prakash 6042d4d3baSArvind Ram Prakash- ``BL2_RUNS_AT_EL3``: This is an implicit flag to denote that BL2 runs at EL3. 6142d4d3baSArvind Ram Prakash While it is explicitly set to 1 when RESET_TO_BL2 is set to 1 it can also be 6242d4d3baSArvind Ram Prakash true in a 4-world system where RESET_TO_BL2 is 0. 6343f35ef5SPaul Beesley 6446789a7cSBalint Dobszay- ``BL2_ENABLE_SP_LOAD``: Boolean option to enable loading SP packages from the 6546789a7cSBalint Dobszay FIP. Automatically enabled if ``SP_LAYOUT_FILE`` is provided. 6646789a7cSBalint Dobszay 6743f35ef5SPaul Beesley- ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place 6843f35ef5SPaul Beesley (XIP) memory, like BL1. In these use-cases, it is necessary to initialize 6943f35ef5SPaul Beesley the RW sections in RAM, while leaving the RO sections in place. This option 7042d4d3baSArvind Ram Prakash enable this use-case. For now, this option is only supported 7142d4d3baSArvind Ram Prakash when RESET_TO_BL2 is set to '1'. 7243f35ef5SPaul Beesley 7343f35ef5SPaul Beesley- ``BL31``: This is an optional build option which specifies the path to 7443f35ef5SPaul Beesley BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not 7543f35ef5SPaul Beesley be built. 7643f35ef5SPaul Beesley 7743f35ef5SPaul Beesley- ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the 7843f35ef5SPaul Beesley file that contains the BL31 private key in PEM format. If ``SAVE_KEYS=1``, 7943f35ef5SPaul Beesley this file name will be used to save the key. 8043f35ef5SPaul Beesley 8143f35ef5SPaul Beesley- ``BL32``: This is an optional build option which specifies the path to 8243f35ef5SPaul Beesley BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not 8343f35ef5SPaul Beesley be built. 8443f35ef5SPaul Beesley 8543f35ef5SPaul Beesley- ``BL32_EXTRA1``: This is an optional build option which specifies the path to 8643f35ef5SPaul Beesley Trusted OS Extra1 image for the ``fip`` target. 8743f35ef5SPaul Beesley 8843f35ef5SPaul Beesley- ``BL32_EXTRA2``: This is an optional build option which specifies the path to 8943f35ef5SPaul Beesley Trusted OS Extra2 image for the ``fip`` target. 9043f35ef5SPaul Beesley 9143f35ef5SPaul Beesley- ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the 9243f35ef5SPaul Beesley file that contains the BL32 private key in PEM format. If ``SAVE_KEYS=1``, 9343f35ef5SPaul Beesley this file name will be used to save the key. 9443f35ef5SPaul Beesley 9543f35ef5SPaul Beesley- ``BL33``: Path to BL33 image in the host file system. This is mandatory for 9643f35ef5SPaul Beesley ``fip`` target in case TF-A BL2 is used. 9743f35ef5SPaul Beesley 9843f35ef5SPaul Beesley- ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the 9943f35ef5SPaul Beesley file that contains the BL33 private key in PEM format. If ``SAVE_KEYS=1``, 10043f35ef5SPaul Beesley this file name will be used to save the key. 10143f35ef5SPaul Beesley 10243f35ef5SPaul Beesley- ``BRANCH_PROTECTION``: Numeric value to enable ARMv8.3 Pointer Authentication 10343f35ef5SPaul Beesley and ARMv8.5 Branch Target Identification support for TF-A BL images themselves. 10443f35ef5SPaul Beesley If enabled, it is needed to use a compiler that supports the option 10543f35ef5SPaul Beesley ``-mbranch-protection``. Selects the branch protection features to use: 10643f35ef5SPaul Beesley- 0: Default value turns off all types of branch protection 10743f35ef5SPaul Beesley- 1: Enables all types of branch protection features 10843f35ef5SPaul Beesley- 2: Return address signing to its standard level 10943f35ef5SPaul Beesley- 3: Extend the signing to include leaf functions 1103768fecfSAlexei Fedorov- 4: Turn on branch target identification mechanism 11143f35ef5SPaul Beesley 11243f35ef5SPaul Beesley The table below summarizes ``BRANCH_PROTECTION`` values, GCC compilation options 11343f35ef5SPaul Beesley and resulting PAuth/BTI features. 11443f35ef5SPaul Beesley 11543f35ef5SPaul Beesley +-------+--------------+-------+-----+ 11643f35ef5SPaul Beesley | Value | GCC option | PAuth | BTI | 11743f35ef5SPaul Beesley +=======+==============+=======+=====+ 11843f35ef5SPaul Beesley | 0 | none | N | N | 11943f35ef5SPaul Beesley +-------+--------------+-------+-----+ 12043f35ef5SPaul Beesley | 1 | standard | Y | Y | 12143f35ef5SPaul Beesley +-------+--------------+-------+-----+ 12243f35ef5SPaul Beesley | 2 | pac-ret | Y | N | 12343f35ef5SPaul Beesley +-------+--------------+-------+-----+ 12443f35ef5SPaul Beesley | 3 | pac-ret+leaf | Y | N | 12543f35ef5SPaul Beesley +-------+--------------+-------+-----+ 1263768fecfSAlexei Fedorov | 4 | bti | N | Y | 1273768fecfSAlexei Fedorov +-------+--------------+-------+-----+ 12843f35ef5SPaul Beesley 129700e7685SManish Pandey This option defaults to 0. 13043f35ef5SPaul Beesley Note that Pointer Authentication is enabled for Non-secure world 13143f35ef5SPaul Beesley irrespective of the value of this option if the CPU supports it. 13243f35ef5SPaul Beesley 13343f35ef5SPaul Beesley- ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the 13443f35ef5SPaul Beesley compilation of each build. It must be set to a C string (including quotes 13543f35ef5SPaul Beesley where applicable). Defaults to a string that contains the time and date of 13643f35ef5SPaul Beesley the compilation. 13743f35ef5SPaul Beesley 13843f35ef5SPaul Beesley- ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A 13943f35ef5SPaul Beesley build to be uniquely identified. Defaults to the current git commit id. 14043f35ef5SPaul Beesley 14129214e95SGrant Likely- ``BUILD_BASE``: Output directory for the build. Defaults to ``./build`` 14229214e95SGrant Likely 14343f35ef5SPaul Beesley- ``CFLAGS``: Extra user options appended on the compiler's command line in 14443f35ef5SPaul Beesley addition to the options set by the build system. 14543f35ef5SPaul Beesley 14643f35ef5SPaul Beesley- ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may 14743f35ef5SPaul Beesley release several CPUs out of reset. It can take either 0 (several CPUs may be 14843f35ef5SPaul Beesley brought up) or 1 (only one CPU will ever be brought up during cold reset). 14943f35ef5SPaul Beesley Default is 0. If the platform always brings up a single CPU, there is no 15043f35ef5SPaul Beesley need to distinguish between primary and secondary CPUs and the boot path can 15143f35ef5SPaul Beesley be optimised. The ``plat_is_my_cpu_primary()`` and 15243f35ef5SPaul Beesley ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need 15343f35ef5SPaul Beesley to be implemented in this case. 15443f35ef5SPaul Beesley 1553bff910dSSandrine Bailleux- ``COT``: When Trusted Boot is enabled, selects the desired chain of trust. 1563bff910dSSandrine Bailleux Defaults to ``tbbr``. 1573bff910dSSandrine Bailleux 15843f35ef5SPaul Beesley- ``CRASH_REPORTING``: A non-zero value enables a console dump of processor 15943f35ef5SPaul Beesley register state when an unexpected exception occurs during execution of 16043f35ef5SPaul Beesley BL31. This option defaults to the value of ``DEBUG`` - i.e. by default 16143f35ef5SPaul Beesley this is only enabled for a debug build of the firmware. 16243f35ef5SPaul Beesley 16343f35ef5SPaul Beesley- ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the 16443f35ef5SPaul Beesley certificate generation tool to create new keys in case no valid keys are 16543f35ef5SPaul Beesley present or specified. Allowed options are '0' or '1'. Default is '1'. 16643f35ef5SPaul Beesley 16743f35ef5SPaul Beesley- ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause 16843f35ef5SPaul Beesley the AArch32 system registers to be included when saving and restoring the 16943f35ef5SPaul Beesley CPU context. The option must be set to 0 for AArch64-only platforms (that 17043f35ef5SPaul Beesley is on hardware that does not implement AArch32, or at least not at EL1 and 17143f35ef5SPaul Beesley higher ELs). Default value is 1. 17243f35ef5SPaul Beesley 17343f35ef5SPaul Beesley- ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP 17443f35ef5SPaul Beesley registers to be included when saving and restoring the CPU context. Default 17543f35ef5SPaul Beesley is 0. 17643f35ef5SPaul Beesley 177d9e984ccSJayanth Dodderi Chidanand- ``CTX_INCLUDE_MTE_REGS``: Numeric value to include Memory Tagging Extension 178d9e984ccSJayanth Dodderi Chidanand registers in cpu context. This must be enabled, if the platform wants to use 179d9e984ccSJayanth Dodderi Chidanand this feature in the Secure world and MTE is enabled at ELX. This flag can 180d9e984ccSJayanth Dodderi Chidanand take values 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. 181d9e984ccSJayanth Dodderi Chidanand Default value is 0. 182062f8aafSArunachalam Ganapathy 183d9e984ccSJayanth Dodderi Chidanand- ``CTX_INCLUDE_NEVE_REGS``: Numeric value, when set will cause the Armv8.4-NV 184d9e984ccSJayanth Dodderi Chidanand registers to be saved/restored when entering/exiting an EL2 execution 185d9e984ccSJayanth Dodderi Chidanand context. This flag can take values 0 to 2, to align with the 186d9e984ccSJayanth Dodderi Chidanand ``FEATURE_DETECTION`` mechanism. Default value is 0. 187d9e984ccSJayanth Dodderi Chidanand 188d9e984ccSJayanth Dodderi Chidanand- ``CTX_INCLUDE_PAUTH_REGS``: Numeric value to enable the Pointer 189d9e984ccSJayanth Dodderi Chidanand Authentication for Secure world. This will cause the ARMv8.3-PAuth registers 190d9e984ccSJayanth Dodderi Chidanand to be included when saving and restoring the CPU context as part of world 191d9e984ccSJayanth Dodderi Chidanand switch. This flag can take values 0 to 2, to align with ``FEATURE_DETECTION`` 192d9e984ccSJayanth Dodderi Chidanand mechanism. Default value is 0. 193d9e984ccSJayanth Dodderi Chidanand 19443f35ef5SPaul Beesley Note that Pointer Authentication is enabled for Non-secure world irrespective 19543f35ef5SPaul Beesley of the value of this flag if the CPU supports it. 19643f35ef5SPaul Beesley 19743f35ef5SPaul Beesley- ``DEBUG``: Chooses between a debug and release build. It can take either 0 19843f35ef5SPaul Beesley (release) or 1 (debug) as values. 0 is the default. 19943f35ef5SPaul Beesley 2007cda17bbSSumit Garg- ``DECRYPTION_SUPPORT``: This build flag enables the user to select the 2017cda17bbSSumit Garg authenticated decryption algorithm to be used to decrypt firmware/s during 2027cda17bbSSumit Garg boot. It accepts 2 values: ``aes_gcm`` and ``none``. The default value of 2037cda17bbSSumit Garg this flag is ``none`` to disable firmware decryption which is an optional 204700e7685SManish Pandey feature as per TBBR. 2057cda17bbSSumit Garg 20643f35ef5SPaul Beesley- ``DISABLE_BIN_GENERATION``: Boolean option to disable the generation 20743f35ef5SPaul Beesley of the binary image. If set to 1, then only the ELF image is built. 20843f35ef5SPaul Beesley 0 is the default. 20943f35ef5SPaul Beesley 2100063dd17SJavier Almansa Sobrino- ``DISABLE_MTPMU``: Boolean option to disable FEAT_MTPMU if implemented 2110063dd17SJavier Almansa Sobrino (Armv8.6 onwards). Its default value is 0 to keep consistency with platforms 2120063dd17SJavier Almansa Sobrino that do not implement FEAT_MTPMU. For more information on FEAT_MTPMU, 2130063dd17SJavier Almansa Sobrino check the latest Arm ARM. 2140063dd17SJavier Almansa Sobrino 21543f35ef5SPaul Beesley- ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted 21643f35ef5SPaul Beesley Board Boot authentication at runtime. This option is meant to be enabled only 21743f35ef5SPaul Beesley for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this 21843f35ef5SPaul Beesley flag has to be enabled. 0 is the default. 21943f35ef5SPaul Beesley 22043f35ef5SPaul Beesley- ``E``: Boolean option to make warnings into errors. Default is 1. 22143f35ef5SPaul Beesley 222291be198SBoyan Karatotev When specifying higher warnings levels (``W=1`` and higher), this option 223291be198SBoyan Karatotev defaults to 0. This is done to encourage contributors to use them, as they 224291be198SBoyan Karatotev are expected to produce warnings that would otherwise fail the build. New 225291be198SBoyan Karatotev contributions are still expected to build with ``W=0`` and ``E=1`` (the 226291be198SBoyan Karatotev default). 227291be198SBoyan Karatotev 22843f35ef5SPaul Beesley- ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of 22943f35ef5SPaul Beesley the normal boot flow. It must specify the entry point address of the EL3 23043f35ef5SPaul Beesley payload. Please refer to the "Booting an EL3 payload" section for more 23143f35ef5SPaul Beesley details. 23243f35ef5SPaul Beesley 23343f35ef5SPaul Beesley- ``ENABLE_AMU``: Boolean option to enable Activity Monitor Unit extensions. 23443f35ef5SPaul Beesley This is an optional architectural feature available on v8.4 onwards. Some 23543f35ef5SPaul Beesley v8.2 implementations also implement an AMU and this option can be used to 23643f35ef5SPaul Beesley enable this feature on those systems as well. Default is 0. 23743f35ef5SPaul Beesley 2381fd685a7SChris Kay- ``ENABLE_AMU_AUXILIARY_COUNTERS``: Enables support for AMU auxiliary counters 2391fd685a7SChris Kay (also known as group 1 counters). These are implementation-defined counters, 2401fd685a7SChris Kay and as such require additional platform configuration. Default is 0. 2411fd685a7SChris Kay 242742ca230SChris Kay- ``ENABLE_AMU_FCONF``: Enables configuration of the AMU through FCONF, which 243742ca230SChris Kay allows platforms with auxiliary counters to describe them via the 244742ca230SChris Kay ``HW_CONFIG`` device tree blob. Default is 0. 245742ca230SChris Kay 24643f35ef5SPaul Beesley- ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()`` 24743f35ef5SPaul Beesley are compiled out. For debug builds, this option defaults to 1, and calls to 24843f35ef5SPaul Beesley ``assert()`` are left in place. For release builds, this option defaults to 0 24943f35ef5SPaul Beesley and calls to ``assert()`` function are compiled out. This option can be set 25043f35ef5SPaul Beesley independently of ``DEBUG``. It can also be used to hide any auxiliary code 25143f35ef5SPaul Beesley that is only required for the assertion and does not fit in the assertion 25243f35ef5SPaul Beesley itself. 25343f35ef5SPaul Beesley 25468c76088SAlexei Fedorov- ``ENABLE_BACKTRACE``: This option controls whether to enable backtrace 25543f35ef5SPaul Beesley dumps or not. It is supported in both AArch64 and AArch32. However, in 25643f35ef5SPaul Beesley AArch32 the format of the frame records are not defined in the AAPCS and they 25743f35ef5SPaul Beesley are defined by the implementation. This implementation of backtrace only 25843f35ef5SPaul Beesley supports the format used by GCC when T32 interworking is disabled. For this 25943f35ef5SPaul Beesley reason enabling this option in AArch32 will force the compiler to only 26043f35ef5SPaul Beesley generate A32 code. This option is enabled by default only in AArch64 debug 26143f35ef5SPaul Beesley builds, but this behaviour can be overridden in each platform's Makefile or 26243f35ef5SPaul Beesley in the build command line. 26343f35ef5SPaul Beesley 264d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_AMUv1``: Numeric value to enable access to the HAFGRTR_EL2 26564017767SJayanth Dodderi Chidanand (Hypervisor Activity Monitors Fine-Grained Read Trap Register) during EL2 266d9e984ccSJayanth Dodderi Chidanand to EL3 context save/restore operations. This flag can take the values 0 to 2, 267d9e984ccSJayanth Dodderi Chidanand to align with the ``FEATURE_DETECTION`` mechanism. It is an optional feature 268d9e984ccSJayanth Dodderi Chidanand available on v8.4 and onwards and must be set to either 1 or 2 alongside 269d9e984ccSJayanth Dodderi Chidanand ``ENABLE_FEAT_FGT``, to access the HAFGRTR_EL2 register. 270d9e984ccSJayanth Dodderi Chidanand Default value is ``0``. 27164017767SJayanth Dodderi Chidanand 272d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_AMUv1p1``: Numeric value to enable the ``FEAT_AMUv1p1`` 273d9e984ccSJayanth Dodderi Chidanand extension. ``FEAT_AMUv1p1`` is an optional feature available on Arm v8.6 274d9e984ccSJayanth Dodderi Chidanand onwards. This flag can take the values 0 to 2, to align with the 275d9e984ccSJayanth Dodderi Chidanand ``FEATURE_DETECTION`` mechanism. Default value is ``0``. 276d9e984ccSJayanth Dodderi Chidanand 277d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_CSV2_2``: Numeric value to enable the ``FEAT_CSV2_2`` 278d9e984ccSJayanth Dodderi Chidanand extension. It allows access to the SCXTNUM_EL2 (Software Context Number) 279d9e984ccSJayanth Dodderi Chidanand register during EL2 context save/restore operations. ``FEAT_CSV2_2`` is an 280d9e984ccSJayanth Dodderi Chidanand optional feature available on Arm v8.0 onwards. This flag can take values 281d9e984ccSJayanth Dodderi Chidanand 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. 282d9e984ccSJayanth Dodderi Chidanand Default value is ``0``. 283d9e984ccSJayanth Dodderi Chidanand 284d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_DIT``: Numeric value to enable ``FEAT_DIT`` (Data Independent 285d9e984ccSJayanth Dodderi Chidanand Timing) extension. It allows setting the ``DIT`` bit of PSTATE in EL3. 286d9e984ccSJayanth Dodderi Chidanand ``FEAT_DIT`` is a mandatory architectural feature and is enabled from v8.4 287d9e984ccSJayanth Dodderi Chidanand and upwards. This flag can take the values 0 to 2, to align with the 288d9e984ccSJayanth Dodderi Chidanand ``FEATURE_DETECTION`` mechanism. Default value is ``0``. 289d9e984ccSJayanth Dodderi Chidanand 290d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_ECV``: Numeric value to enable support for the Enhanced Counter 29164017767SJayanth Dodderi Chidanand Virtualization feature, allowing for access to the CNTPOFF_EL2 (Counter-timer 29264017767SJayanth Dodderi Chidanand Physical Offset register) during EL2 to EL3 context save/restore operations. 293d9e984ccSJayanth Dodderi Chidanand Its a mandatory architectural feature and is enabled from v8.6 and upwards. 294d9e984ccSJayanth Dodderi Chidanand This flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 295d9e984ccSJayanth Dodderi Chidanand mechanism. Default value is ``0``. 29664017767SJayanth Dodderi Chidanand 297d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_FGT``: Numeric value to enable support for FGT (Fine Grain Traps) 29864017767SJayanth Dodderi Chidanand feature allowing for access to the HDFGRTR_EL2 (Hypervisor Debug Fine-Grained 29964017767SJayanth Dodderi Chidanand Read Trap Register) during EL2 to EL3 context save/restore operations. 300d9e984ccSJayanth Dodderi Chidanand Its a mandatory architectural feature and is enabled from v8.6 and upwards. 301d9e984ccSJayanth Dodderi Chidanand This flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 302d9e984ccSJayanth Dodderi Chidanand mechanism. Default value is ``0``. 30364017767SJayanth Dodderi Chidanand 304d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_HCX``: Numeric value to set the bit SCR_EL3.HXEn in EL3 to 305d9e984ccSJayanth Dodderi Chidanand allow access to HCRX_EL2 (extended hypervisor control register) from EL2 as 306d9e984ccSJayanth Dodderi Chidanand well as adding HCRX_EL2 to the EL2 context save/restore operations. Its a 307d9e984ccSJayanth Dodderi Chidanand mandatory architectural feature and is enabled from v8.7 and upwards. This 308d9e984ccSJayanth Dodderi Chidanand flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 309d9e984ccSJayanth Dodderi Chidanand mechanism. Default value is ``0``. 310d9e984ccSJayanth Dodderi Chidanand 311d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_PAN``: Numeric value to enable the ``FEAT_PAN`` (Privileged 312d9e984ccSJayanth Dodderi Chidanand Access Never) extension. ``FEAT_PAN`` adds a bit to PSTATE, generating a 313d9e984ccSJayanth Dodderi Chidanand permission fault for any privileged data access from EL1/EL2 to virtual 314d9e984ccSJayanth Dodderi Chidanand memory address, accessible at EL0, provided (HCR_EL2.E2H=1). It is a 315d9e984ccSJayanth Dodderi Chidanand mandatory architectural feature and is enabled from v8.1 and upwards. This 316d9e984ccSJayanth Dodderi Chidanand flag can take values 0 to 2, to align with the ``FEATURE_DETECTION`` 317d9e984ccSJayanth Dodderi Chidanand mechanism. Default value is ``0``. 318d9e984ccSJayanth Dodderi Chidanand 319d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_RNG``: Numeric value to enable the ``FEAT_RNG`` extension. 320d9e984ccSJayanth Dodderi Chidanand ``FEAT_RNG`` is an optional feature available on Arm v8.5 onwards. This 321d9e984ccSJayanth Dodderi Chidanand flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 322ff86e0b4SJuan Pablo Conde mechanism. Default value is ``0``. 323ff86e0b4SJuan Pablo Conde 324ff86e0b4SJuan Pablo Conde- ``ENABLE_FEAT_RNG_TRAP``: Numeric value to enable the ``FEAT_RNG_TRAP`` 325ff86e0b4SJuan Pablo Conde extension. This feature is only supported in AArch64 state. This flag can 326ff86e0b4SJuan Pablo Conde take values 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. 327ff86e0b4SJuan Pablo Conde Default value is ``0``. ``FEAT_RNG_TRAP`` is an optional feature from 328ff86e0b4SJuan Pablo Conde Armv8.5 onwards. 329d9e984ccSJayanth Dodderi Chidanand 330d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_SB``: Numeric value to enable the ``FEAT_SB`` (Speculation 331d9e984ccSJayanth Dodderi Chidanand Barrier) extension allowing access to ``sb`` instruction. ``FEAT_SB`` is an 332d9e984ccSJayanth Dodderi Chidanand optional feature and defaults to ``0`` for pre-Armv8.5 CPUs but are mandatory 333d9e984ccSJayanth Dodderi Chidanand for Armv8.5 or later CPUs. This flag can take values 0 to 2, to align with 334d9e984ccSJayanth Dodderi Chidanand ``FEATURE_DETECTION`` mechanism. It is enabled from v8.5 and upwards and if 335d9e984ccSJayanth Dodderi Chidanand needed could be overidden from platforms explicitly. Default value is ``0``. 336d9e984ccSJayanth Dodderi Chidanand 337d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_SEL2``: Numeric value to enable the ``FEAT_SEL2`` (Secure EL2) 338d9e984ccSJayanth Dodderi Chidanand extension. ``FEAT_SEL2`` is a mandatory feature available on Arm v8.4. 339d9e984ccSJayanth Dodderi Chidanand This flag can take values 0 to 2, to align with the ``FEATURE_DETECTION`` 340d9e984ccSJayanth Dodderi Chidanand mechanism. Default is ``0``. 341d9e984ccSJayanth Dodderi Chidanand 342781d07a4SJayanth Dodderi Chidanand- ``ENABLE_FEAT_TWED``: Numeric value to enable the ``FEAT_TWED`` (Delayed 343781d07a4SJayanth Dodderi Chidanand trapping of WFE Instruction) extension. ``FEAT_TWED`` is a optional feature 344781d07a4SJayanth Dodderi Chidanand available on Arm v8.6. This flag can take values 0 to 2, to align with the 345781d07a4SJayanth Dodderi Chidanand ``FEATURE_DETECTION`` mechanism. Default is ``0``. 346781d07a4SJayanth Dodderi Chidanand 347781d07a4SJayanth Dodderi Chidanand When ``ENABLE_FEAT_TWED`` is set to ``1``, WFE instruction trapping gets 348781d07a4SJayanth Dodderi Chidanand delayed by the amount of value in ``TWED_DELAY``. 349781d07a4SJayanth Dodderi Chidanand 350d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_VHE``: Numeric value to enable the ``FEAT_VHE`` (Virtualization 351d9e984ccSJayanth Dodderi Chidanand Host Extensions) extension. It allows access to CONTEXTIDR_EL2 register 352d9e984ccSJayanth Dodderi Chidanand during EL2 context save/restore operations.``FEAT_VHE`` is a mandatory 353d9e984ccSJayanth Dodderi Chidanand architectural feature and is enabled from v8.1 and upwards. It can take 354d9e984ccSJayanth Dodderi Chidanand values 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. 355d9e984ccSJayanth Dodderi Chidanand Default value is ``0``. 356cb4ec47bSjohpow01 357d3331603SMark Brown- ``ENABLE_FEAT_TCR2``: Numeric value to set the bit SCR_EL3.ENTCR2 in EL3 to 358d3331603SMark Brown allow access to TCR2_EL2 (extended translation control) from EL2 as 359d3331603SMark Brown well as adding TCR2_EL2 to the EL2 context save/restore operations. Its a 360d3331603SMark Brown mandatory architectural feature and is enabled from v8.9 and upwards. This 361d3331603SMark Brown flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 362d3331603SMark Brown mechanism. Default value is ``0``. 363d3331603SMark Brown 364edbce9aaSzelalem-aweke- ``ENABLE_LTO``: Boolean option to enable Link Time Optimization (LTO) 365edbce9aaSzelalem-aweke support in GCC for TF-A. This option is currently only supported for 366edbce9aaSzelalem-aweke AArch64. Default is 0. 367edbce9aaSzelalem-aweke 368d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_MPAM_FOR_LOWER_ELS``: Numeric value to enable lower ELs to use MPAM 36943f35ef5SPaul Beesley feature. MPAM is an optional Armv8.4 extension that enables various memory 37043f35ef5SPaul Beesley system components and resources to define partitions; software running at 37143f35ef5SPaul Beesley various ELs can assign themselves to desired partition to control their 37243f35ef5SPaul Beesley performance aspects. 37343f35ef5SPaul Beesley 374d9e984ccSJayanth Dodderi Chidanand This flag can take values 0 to 2, to align with the ``FEATURE_DETECTION`` 375d9e984ccSJayanth Dodderi Chidanand mechanism. When this option is set to ``1`` or ``2``, EL3 allows lower ELs to 376d9e984ccSJayanth Dodderi Chidanand access their own MPAM registers without trapping into EL3. This option 377d9e984ccSJayanth Dodderi Chidanand doesn't make use of partitioning in EL3, however. Platform initialisation 378d9e984ccSJayanth Dodderi Chidanand code should configure and use partitions in EL3 as required. This option 379d9e984ccSJayanth Dodderi Chidanand defaults to ``0``. 38043f35ef5SPaul Beesley 38168120783SChris Kay- ``ENABLE_MPMM``: Boolean option to enable support for the Maximum Power 38268120783SChris Kay Mitigation Mechanism supported by certain Arm cores, which allows the SoC 38368120783SChris Kay firmware to detect and limit high activity events to assist in SoC processor 38468120783SChris Kay power domain dynamic power budgeting and limit the triggering of whole-rail 38568120783SChris Kay (i.e. clock chopping) responses to overcurrent conditions. Defaults to ``0``. 38668120783SChris Kay 38768120783SChris Kay- ``ENABLE_MPMM_FCONF``: Enables configuration of MPMM through FCONF, which 38868120783SChris Kay allows platforms with cores supporting MPMM to describe them via the 38968120783SChris Kay ``HW_CONFIG`` device tree blob. Default is 0. 39068120783SChris Kay 39143f35ef5SPaul Beesley- ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE) 39243f35ef5SPaul Beesley support within generic code in TF-A. This option is currently only supported 39342d4d3baSArvind Ram Prakash in BL2, BL31, and BL32 (TSP) for AARCH64 binaries, and 39442d4d3baSArvind Ram Prakash in BL32 (SP_min) for AARCH32. Default is 0. 39543f35ef5SPaul Beesley 39643f35ef5SPaul Beesley- ``ENABLE_PMF``: Boolean option to enable support for optional Performance 39743f35ef5SPaul Beesley Measurement Framework(PMF). Default is 0. 39843f35ef5SPaul Beesley 39943f35ef5SPaul Beesley- ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI 40043f35ef5SPaul Beesley functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0. 40143f35ef5SPaul Beesley In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must 40243f35ef5SPaul Beesley be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in 40343f35ef5SPaul Beesley software. 40443f35ef5SPaul Beesley 405d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_RME``: Numeric value to enable support for the ARMv9 Realm 406d9e984ccSJayanth Dodderi Chidanand Management Extension. This flag can take the values 0 to 2, to align with 407d9e984ccSJayanth Dodderi Chidanand the ``FEATURE_DETECTION`` mechanism. Default value is 0. This is currently 408d9e984ccSJayanth Dodderi Chidanand an experimental feature. 4095b18de09SZelalem Aweke 41043f35ef5SPaul Beesley- ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime 41143f35ef5SPaul Beesley instrumentation which injects timestamp collection points into TF-A to 41243f35ef5SPaul Beesley allow runtime performance to be measured. Currently, only PSCI is 41343f35ef5SPaul Beesley instrumented. Enabling this option enables the ``ENABLE_PMF`` build option 41443f35ef5SPaul Beesley as well. Default is 0. 41543f35ef5SPaul Beesley 416dc78e62dSjohpow01- ``ENABLE_SME_FOR_NS``: Boolean option to enable Scalable Matrix Extension 417dc78e62dSjohpow01 (SME), SVE, and FPU/SIMD for the non-secure world only. These features share 418dc78e62dSjohpow01 registers so are enabled together. Using this option without 419dc78e62dSjohpow01 ENABLE_SME_FOR_SWD=1 will cause SME, SVE, and FPU/SIMD instructions in secure 420dc78e62dSjohpow01 world to trap to EL3. SME is an optional architectural feature for AArch64 421dc78e62dSjohpow01 and TF-A support is experimental. At this time, this build option cannot be 4224333f95bSManish Pandey used on systems that have SPD=spmd/SPM_MM or ENABLE_RME, and attempting to 4234333f95bSManish Pandey build with these options will fail. Default is 0. 424dc78e62dSjohpow01 425dc78e62dSjohpow01- ``ENABLE_SME_FOR_SWD``: Boolean option to enable the Scalable Matrix 426dc78e62dSjohpow01 Extension for secure world use along with SVE and FPU/SIMD, ENABLE_SME_FOR_NS 427dc78e62dSjohpow01 must also be set to use this. If enabling this, the secure world MUST 428dc78e62dSjohpow01 handle context switching for SME, SVE, and FPU/SIMD registers to ensure that 429dc78e62dSjohpow01 no data is leaked to non-secure world. This is experimental. Default is 0. 430dc78e62dSjohpow01 431*6437a09aSAndre Przywara- ``ENABLE_SPE_FOR_NS`` : Numeric value to enable Statistical Profiling 43243f35ef5SPaul Beesley extensions. This is an optional architectural feature for AArch64. 433*6437a09aSAndre Przywara This flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 434*6437a09aSAndre Przywara mechanism. The default is 2 but is automatically disabled when the target 435*6437a09aSAndre Przywara architecture is AArch32. 43643f35ef5SPaul Beesley 43743f35ef5SPaul Beesley- ``ENABLE_SVE_FOR_NS``: Boolean option to enable Scalable Vector Extension 43843f35ef5SPaul Beesley (SVE) for the Non-secure world only. SVE is an optional architectural feature 43943f35ef5SPaul Beesley for AArch64. Note that when SVE is enabled for the Non-secure world, access 4400c5e7d1cSMax Shvetsov to SIMD and floating-point functionality from the Secure world is disabled by 4410c5e7d1cSMax Shvetsov default and controlled with ENABLE_SVE_FOR_SWD. 44243f35ef5SPaul Beesley This is to avoid corruption of the Non-secure world data in the Z-registers 44343f35ef5SPaul Beesley which are aliased by the SIMD and FP registers. The build option is not 44443f35ef5SPaul Beesley compatible with the ``CTX_INCLUDE_FPREGS`` build option, and will raise an 44543f35ef5SPaul Beesley assert on platforms where SVE is implemented and ``ENABLE_SVE_FOR_NS`` set to 446dc78e62dSjohpow01 1. The default is 1 but is automatically disabled when ENABLE_SME_FOR_NS=1 4474333f95bSManish Pandey since SME encompasses SVE. At this time, this build option cannot be used on 4484333f95bSManish Pandey systems that have SPM_MM enabled. 44943f35ef5SPaul Beesley 4500c5e7d1cSMax Shvetsov- ``ENABLE_SVE_FOR_SWD``: Boolean option to enable SVE for the Secure world. 4510c5e7d1cSMax Shvetsov SVE is an optional architectural feature for AArch64. Note that this option 452d9e984ccSJayanth Dodderi Chidanand requires ENABLE_SVE_FOR_NS to be enabled. The default is 0 and it 453d9e984ccSJayanth Dodderi Chidanand is automatically disabled when the target architecture is AArch32. 4540c5e7d1cSMax Shvetsov 45543f35ef5SPaul Beesley- ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection 45643f35ef5SPaul Beesley checks in GCC. Allowed values are "all", "strong", "default" and "none". The 45743f35ef5SPaul Beesley default value is set to "none". "strong" is the recommended stack protection 45843f35ef5SPaul Beesley level if this feature is desired. "none" disables the stack protection. For 45943f35ef5SPaul Beesley all values other than "none", the ``plat_get_stack_protector_canary()`` 46043f35ef5SPaul Beesley platform hook needs to be implemented. The value is passed as the last 46143f35ef5SPaul Beesley component of the option ``-fstack-protector-$ENABLE_STACK_PROTECTOR``. 46243f35ef5SPaul Beesley 463f97062a5SSumit Garg- ``ENCRYPT_BL31``: Binary flag to enable encryption of BL31 firmware. This 464700e7685SManish Pandey flag depends on ``DECRYPTION_SUPPORT`` build flag. 465f97062a5SSumit Garg 466f97062a5SSumit Garg- ``ENCRYPT_BL32``: Binary flag to enable encryption of Secure BL32 payload. 467700e7685SManish Pandey This flag depends on ``DECRYPTION_SUPPORT`` build flag. 468f97062a5SSumit Garg 469f97062a5SSumit Garg- ``ENC_KEY``: A 32-byte (256-bit) symmetric key in hex string format. It could 470f97062a5SSumit Garg either be SSK or BSSK depending on ``FW_ENC_STATUS`` flag. This value depends 471700e7685SManish Pandey on ``DECRYPTION_SUPPORT`` build flag. 472f97062a5SSumit Garg 473f97062a5SSumit Garg- ``ENC_NONCE``: A 12-byte (96-bit) encryption nonce or Initialization Vector 474f97062a5SSumit Garg (IV) in hex string format. This value depends on ``DECRYPTION_SUPPORT`` 475700e7685SManish Pandey build flag. 476f97062a5SSumit Garg 47743f35ef5SPaul Beesley- ``ERROR_DEPRECATED``: This option decides whether to treat the usage of 47843f35ef5SPaul Beesley deprecated platform APIs, helper functions or drivers within Trusted 47943f35ef5SPaul Beesley Firmware as error. It can take the value 1 (flag the use of deprecated 48043f35ef5SPaul Beesley APIs as error) or 0. The default is 0. 48143f35ef5SPaul Beesley 48243f35ef5SPaul Beesley- ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions 48343f35ef5SPaul Beesley targeted at EL3. When set ``0`` (default), no exceptions are expected or 4847c2fe62fSRaghu Krishnamurthy handled at EL3, and a panic will result. The exception to this rule is when 4857c2fe62fSRaghu Krishnamurthy ``SPMD_SPM_AT_SEL2`` is set to ``1``, in which case, only exceptions 4867c2fe62fSRaghu Krishnamurthy occuring during normal world execution, are trapped to EL3. Any exception 4877c2fe62fSRaghu Krishnamurthy trapped during secure world execution are trapped to the SPMC. This is 4887c2fe62fSRaghu Krishnamurthy supported only for AArch64 builds. 48943f35ef5SPaul Beesley 4906ac269d1SJavier Almansa Sobrino- ``EVENT_LOG_LEVEL``: Chooses the log level to use for Measured Boot when 4916ac269d1SJavier Almansa Sobrino ``MEASURED_BOOT`` is enabled. For a list of valid values, see ``LOG_LEVEL``. 4926ac269d1SJavier Almansa Sobrino Default value is 40 (LOG_LEVEL_INFO). 4936ac269d1SJavier Almansa Sobrino 49443f35ef5SPaul Beesley- ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault 49543f35ef5SPaul Beesley injection from lower ELs, and this build option enables lower ELs to use 49643f35ef5SPaul Beesley Error Records accessed via System Registers to inject faults. This is 49743f35ef5SPaul Beesley applicable only to AArch64 builds. 49843f35ef5SPaul Beesley 49943f35ef5SPaul Beesley This feature is intended for testing purposes only, and is advisable to keep 50043f35ef5SPaul Beesley disabled for production images. 50143f35ef5SPaul Beesley 502d9e984ccSJayanth Dodderi Chidanand- ``FEATURE_DETECTION``: Boolean option to enable the architectural features 503d9e984ccSJayanth Dodderi Chidanand detection mechanism. It detects whether the Architectural features enabled 504d9e984ccSJayanth Dodderi Chidanand through feature specific build flags are supported by the PE or not by 505d9e984ccSJayanth Dodderi Chidanand validating them either at boot phase or at runtime based on the value 506d9e984ccSJayanth Dodderi Chidanand possessed by the feature flag (0 to 2) and report error messages at an early 507d9e984ccSJayanth Dodderi Chidanand stage. 508d9e984ccSJayanth Dodderi Chidanand 509d9e984ccSJayanth Dodderi Chidanand This prevents and benefits us from EL3 runtime exceptions during context save 510d9e984ccSJayanth Dodderi Chidanand and restore routines guarded by these build flags. Henceforth validating them 511d9e984ccSJayanth Dodderi Chidanand before their usage provides more control on the actions taken under them. 512d9e984ccSJayanth Dodderi Chidanand 513d9e984ccSJayanth Dodderi Chidanand The mechanism permits the build flags to take values 0, 1 or 2 and 514d9e984ccSJayanth Dodderi Chidanand evaluates them accordingly. 515d9e984ccSJayanth Dodderi Chidanand 516d9e984ccSJayanth Dodderi Chidanand Lets consider ``ENABLE_FEAT_HCX``, build flag for ``FEAT_HCX`` as an example: 517d9e984ccSJayanth Dodderi Chidanand 518d9e984ccSJayanth Dodderi Chidanand :: 519d9e984ccSJayanth Dodderi Chidanand 520d9e984ccSJayanth Dodderi Chidanand ENABLE_FEAT_HCX = 0: Feature disabled statically at compile time. 521d9e984ccSJayanth Dodderi Chidanand ENABLE_FEAT_HCX = 1: Feature Enabled and the flag is validated at boottime. 522d9e984ccSJayanth Dodderi Chidanand ENABLE_FEAT_HCX = 2: Feature Enabled and the flag is validated at runtime. 523d9e984ccSJayanth Dodderi Chidanand 524d9e984ccSJayanth Dodderi Chidanand In the above example, if the feature build flag, ``ENABLE_FEAT_HCX`` set to 525d9e984ccSJayanth Dodderi Chidanand 0, feature is disabled statically during compilation. If it is defined as 1, 526d9e984ccSJayanth Dodderi Chidanand feature is validated, wherein FEAT_HCX is detected at boot time. In case not 527d9e984ccSJayanth Dodderi Chidanand implemented by the PE, a hard panic is generated. Finally, if the flag is set 528d9e984ccSJayanth Dodderi Chidanand to 2, feature is validated at runtime. 529d9e984ccSJayanth Dodderi Chidanand 530d9e984ccSJayanth Dodderi Chidanand Note that the entire implementation is divided into two phases, wherein as 531d9e984ccSJayanth Dodderi Chidanand as part of phase-1 we are supporting the values 0,1. Value 2 is currently not 532d9e984ccSJayanth Dodderi Chidanand supported and is planned to be handled explicilty in phase-2 implementation. 533d9e984ccSJayanth Dodderi Chidanand 534d9e984ccSJayanth Dodderi Chidanand FEATURE_DETECTION macro is disabled by default, and is currently an 535d9e984ccSJayanth Dodderi Chidanand experimental procedure. Platforms can explicitly make use of this by 536d9e984ccSJayanth Dodderi Chidanand mechanism, by enabling it to validate whether they have set their build flags 537d9e984ccSJayanth Dodderi Chidanand properly at an early phase. 538d9e984ccSJayanth Dodderi Chidanand 53943f35ef5SPaul Beesley- ``FIP_NAME``: This is an optional build option which specifies the FIP 54043f35ef5SPaul Beesley filename for the ``fip`` target. Default is ``fip.bin``. 54143f35ef5SPaul Beesley 54243f35ef5SPaul Beesley- ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU 54343f35ef5SPaul Beesley FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``. 54443f35ef5SPaul Beesley 545f97062a5SSumit Garg- ``FW_ENC_STATUS``: Top level firmware's encryption numeric flag, values: 546f97062a5SSumit Garg 547f97062a5SSumit Garg :: 548f97062a5SSumit Garg 549f97062a5SSumit Garg 0: Encryption is done with Secret Symmetric Key (SSK) which is common 550f97062a5SSumit Garg for a class of devices. 551f97062a5SSumit Garg 1: Encryption is done with Binding Secret Symmetric Key (BSSK) which is 552f97062a5SSumit Garg unique per device. 553f97062a5SSumit Garg 554700e7685SManish Pandey This flag depends on ``DECRYPTION_SUPPORT`` build flag. 555f97062a5SSumit Garg 55643f35ef5SPaul Beesley- ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create`` 55743f35ef5SPaul Beesley tool to create certificates as per the Chain of Trust described in 55843f35ef5SPaul Beesley :ref:`Trusted Board Boot`. The build system then calls ``fiptool`` to 55943f35ef5SPaul Beesley include the certificates in the FIP and FWU_FIP. Default value is '0'. 56043f35ef5SPaul Beesley 56143f35ef5SPaul Beesley Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support 56243f35ef5SPaul Beesley for the Trusted Board Boot feature in the BL1 and BL2 images, to generate 56343f35ef5SPaul Beesley the corresponding certificates, and to include those certificates in the 56443f35ef5SPaul Beesley FIP and FWU_FIP. 56543f35ef5SPaul Beesley 56643f35ef5SPaul Beesley Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2 56743f35ef5SPaul Beesley images will not include support for Trusted Board Boot. The FIP will still 56843f35ef5SPaul Beesley include the corresponding certificates. This FIP can be used to verify the 56943f35ef5SPaul Beesley Chain of Trust on the host machine through other mechanisms. 57043f35ef5SPaul Beesley 57143f35ef5SPaul Beesley Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2 57243f35ef5SPaul Beesley images will include support for Trusted Board Boot, but the FIP and FWU_FIP 57343f35ef5SPaul Beesley will not include the corresponding certificates, causing a boot failure. 57443f35ef5SPaul Beesley 57543f35ef5SPaul Beesley- ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have 57643f35ef5SPaul Beesley inherent support for specific EL3 type interrupts. Setting this build option 57743f35ef5SPaul Beesley to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both 5786844c347SMadhukar Pappireddy by :ref:`platform abstraction layer<platform Interrupt Controller API>` and 5796844c347SMadhukar Pappireddy :ref:`Interrupt Management Framework<Interrupt Management Framework>`. 58043f35ef5SPaul Beesley This allows GICv2 platforms to enable features requiring EL3 interrupt type. 58143f35ef5SPaul Beesley This also means that all GICv2 Group 0 interrupts are delivered to EL3, and 58243f35ef5SPaul Beesley the Secure Payload interrupts needs to be synchronously handed over to Secure 58343f35ef5SPaul Beesley EL1 for handling. The default value of this option is ``0``, which means the 58443f35ef5SPaul Beesley Group 0 interrupts are assumed to be handled by Secure EL1. 58543f35ef5SPaul Beesley 58646cc41d5SManish Pandey- ``HANDLE_EA_EL3_FIRST_NS``: When set to ``1``, External Aborts and SError 58746cc41d5SManish Pandey Interrupts, resulting from errors in NS world, will be always trapped in 58846cc41d5SManish Pandey EL3 i.e. in BL31 at runtime. When set to ``0`` (default), these exceptions 58946cc41d5SManish Pandey will be trapped in the current exception level (or in EL1 if the current 59046cc41d5SManish Pandey exception level is EL0). 59143f35ef5SPaul Beesley 59243f35ef5SPaul Beesley- ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific 59343f35ef5SPaul Beesley software operations are required for CPUs to enter and exit coherency. 59443f35ef5SPaul Beesley However, newer systems exist where CPUs' entry to and exit from coherency 59543f35ef5SPaul Beesley is managed in hardware. Such systems require software to only initiate these 59643f35ef5SPaul Beesley operations, and the rest is managed in hardware, minimizing active software 59743f35ef5SPaul Beesley management. In such systems, this boolean option enables TF-A to carry out 59843f35ef5SPaul Beesley build and run-time optimizations during boot and power management operations. 59943f35ef5SPaul Beesley This option defaults to 0 and if it is enabled, then it implies 60043f35ef5SPaul Beesley ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled. 60143f35ef5SPaul Beesley 60243f35ef5SPaul Beesley If this flag is disabled while the platform which TF-A is compiled for 60343f35ef5SPaul Beesley includes cores that manage coherency in hardware, then a compilation error is 60443f35ef5SPaul Beesley generated. This is based on the fact that a system cannot have, at the same 60543f35ef5SPaul Beesley time, cores that manage coherency in hardware and cores that don't. In other 60643f35ef5SPaul Beesley words, a platform cannot have, at the same time, cores that require 60743f35ef5SPaul Beesley ``HW_ASSISTED_COHERENCY=1`` and cores that require 60843f35ef5SPaul Beesley ``HW_ASSISTED_COHERENCY=0``. 60943f35ef5SPaul Beesley 61043f35ef5SPaul Beesley Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of 61143f35ef5SPaul Beesley translation library (xlat tables v2) must be used; version 1 of translation 61243f35ef5SPaul Beesley library is not supported. 61343f35ef5SPaul Beesley 614b890b36dSLouis Mayencourt- ``INVERTED_MEMMAP``: memmap tool print by default lower addresses at the 61547147013SDavid Horstmann bottom, higher addresses at the top. This build flag can be set to '1' to 616b890b36dSLouis Mayencourt invert this behavior. Lower addresses will be printed at the top and higher 617b890b36dSLouis Mayencourt addresses at the bottom. 618b890b36dSLouis Mayencourt 61943f35ef5SPaul Beesley- ``JUNO_AARCH32_EL3_RUNTIME``: This build flag enables you to execute EL3 62043f35ef5SPaul Beesley runtime software in AArch32 mode, which is required to run AArch32 on Juno. 62143f35ef5SPaul Beesley By default this flag is set to '0'. Enabling this flag builds BL1 and BL2 in 62243f35ef5SPaul Beesley AArch64 and facilitates the loading of ``SP_MIN`` and BL33 as AArch32 executable 62343f35ef5SPaul Beesley images. 62443f35ef5SPaul Beesley 62543f35ef5SPaul Beesley- ``KEY_ALG``: This build flag enables the user to select the algorithm to be 62643f35ef5SPaul Beesley used for generating the PKCS keys and subsequent signing of the certificate. 627e78ba69eSLionel Debieve It accepts 5 values: ``rsa``, ``rsa_1_5``, ``ecdsa``, ``ecdsa-brainpool-regular`` 628e78ba69eSLionel Debieve and ``ecdsa-brainpool-twisted``. The option ``rsa_1_5`` is the legacy PKCS#1 629e78ba69eSLionel Debieve RSA 1.5 algorithm which is not TBBR compliant and is retained only for 630e78ba69eSLionel Debieve compatibility. The default value of this flag is ``rsa`` which is the TBBR 631e78ba69eSLionel Debieve compliant PKCS#1 RSA 2.1 scheme. 63243f35ef5SPaul Beesley 633b8622922SGilad Ben-Yossef- ``KEY_SIZE``: This build flag enables the user to select the key size for 634b8622922SGilad Ben-Yossef the algorithm specified by ``KEY_ALG``. The valid values for ``KEY_SIZE`` 635b8622922SGilad Ben-Yossef depend on the chosen algorithm and the cryptographic module. 636b8622922SGilad Ben-Yossef 637e78ba69eSLionel Debieve +---------------------------+------------------------------------+ 638b8622922SGilad Ben-Yossef | KEY_ALG | Possible key sizes | 639e78ba69eSLionel Debieve +===========================+====================================+ 640b8622922SGilad Ben-Yossef | rsa | 1024 , 2048 (default), 3072, 4096* | 641e78ba69eSLionel Debieve +---------------------------+------------------------------------+ 642b8622922SGilad Ben-Yossef | ecdsa | unavailable | 643e78ba69eSLionel Debieve +---------------------------+------------------------------------+ 644e78ba69eSLionel Debieve | ecdsa-brainpool-regular | unavailable | 645e78ba69eSLionel Debieve +---------------------------+------------------------------------+ 646e78ba69eSLionel Debieve | ecdsa-brainpool-twisted | unavailable | 647e78ba69eSLionel Debieve +---------------------------+------------------------------------+ 648e78ba69eSLionel Debieve 649b8622922SGilad Ben-Yossef 650b8622922SGilad Ben-Yossef * Only 2048 bits size is available with CryptoCell 712 SBROM release 1. 651b8622922SGilad Ben-Yossef Only 3072 bits size is available with CryptoCell 712 SBROM release 2. 652b8622922SGilad Ben-Yossef 65343f35ef5SPaul Beesley- ``HASH_ALG``: This build flag enables the user to select the secure hash 65443f35ef5SPaul Beesley algorithm. It accepts 3 values: ``sha256``, ``sha384`` and ``sha512``. 65543f35ef5SPaul Beesley The default value of this flag is ``sha256``. 65643f35ef5SPaul Beesley 65743f35ef5SPaul Beesley- ``LDFLAGS``: Extra user options appended to the linkers' command line in 65843f35ef5SPaul Beesley addition to the one set by the build system. 65943f35ef5SPaul Beesley 66043f35ef5SPaul Beesley- ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log 66143f35ef5SPaul Beesley output compiled into the build. This should be one of the following: 66243f35ef5SPaul Beesley 66343f35ef5SPaul Beesley :: 66443f35ef5SPaul Beesley 66543f35ef5SPaul Beesley 0 (LOG_LEVEL_NONE) 66643f35ef5SPaul Beesley 10 (LOG_LEVEL_ERROR) 66743f35ef5SPaul Beesley 20 (LOG_LEVEL_NOTICE) 66843f35ef5SPaul Beesley 30 (LOG_LEVEL_WARNING) 66943f35ef5SPaul Beesley 40 (LOG_LEVEL_INFO) 67043f35ef5SPaul Beesley 50 (LOG_LEVEL_VERBOSE) 67143f35ef5SPaul Beesley 67243f35ef5SPaul Beesley All log output up to and including the selected log level is compiled into 67343f35ef5SPaul Beesley the build. The default value is 40 in debug builds and 20 in release builds. 67443f35ef5SPaul Beesley 6758c105290SAlexei Fedorov- ``MEASURED_BOOT``: Boolean flag to include support for the Measured Boot 6760aa0b3afSManish V Badarkhe feature. This flag can be enabled with ``TRUSTED_BOARD_BOOT`` in order to 6770aa0b3afSManish V Badarkhe provide trust that the code taking the measurements and recording them has 6780aa0b3afSManish V Badarkhe not been tampered with. 679cc255b9fSSandrine Bailleux 680700e7685SManish Pandey This option defaults to 0. 6818c105290SAlexei Fedorov 682859eabd4SManish V Badarkhe- ``DRTM_SUPPORT``: Boolean flag to enable support for Dynamic Root of Trust 683859eabd4SManish V Badarkhe for Measurement (DRTM). This feature has trust dependency on BL31 for taking 684859eabd4SManish V Badarkhe the measurements and recording them as per `PSA DRTM specification`_. For 685859eabd4SManish V Badarkhe platforms which use BL2 to load/authenticate BL31 ``TRUSTED_BOARD_BOOT`` can 686859eabd4SManish V Badarkhe be used and for the platforms which use ``RESET_TO_BL31`` platform owners 68745d7c51aSManish V Badarkhe should have mechanism to authenticate BL31. This is an experimental feature. 688859eabd4SManish V Badarkhe 689859eabd4SManish V Badarkhe This option defaults to 0. 690859eabd4SManish V Badarkhe 69143f35ef5SPaul Beesley- ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It 69243f35ef5SPaul Beesley specifies the file that contains the Non-Trusted World private key in PEM 69343f35ef5SPaul Beesley format. If ``SAVE_KEYS=1``, this file name will be used to save the key. 69443f35ef5SPaul Beesley 69543f35ef5SPaul Beesley- ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is 69643f35ef5SPaul Beesley optional. It is only needed if the platform makefile specifies that it 69743f35ef5SPaul Beesley is required in order to build the ``fwu_fip`` target. 69843f35ef5SPaul Beesley 69943f35ef5SPaul Beesley- ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register 70043f35ef5SPaul Beesley contents upon world switch. It can take either 0 (don't save and restore) or 70143f35ef5SPaul Beesley 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it 70243f35ef5SPaul Beesley wants the timer registers to be saved and restored. 70343f35ef5SPaul Beesley 70443f35ef5SPaul Beesley- ``OVERRIDE_LIBC``: This option allows platforms to override the default libc 70543f35ef5SPaul Beesley for the BL image. It can be either 0 (include) or 1 (remove). The default 70643f35ef5SPaul Beesley value is 0. 70743f35ef5SPaul Beesley 70843f35ef5SPaul Beesley- ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that 70943f35ef5SPaul Beesley the underlying hardware is not a full PL011 UART but a minimally compliant 71043f35ef5SPaul Beesley generic UART, which is a subset of the PL011. The driver will not access 71143f35ef5SPaul Beesley any register that is not part of the SBSA generic UART specification. 71243f35ef5SPaul Beesley Default value is 0 (a full PL011 compliant UART is present). 71343f35ef5SPaul Beesley 71443f35ef5SPaul Beesley- ``PLAT``: Choose a platform to build TF-A for. The chosen platform name 71543f35ef5SPaul Beesley must be subdirectory of any depth under ``plat/``, and must contain a 71643f35ef5SPaul Beesley platform makefile named ``platform.mk``. For example, to build TF-A for the 71743f35ef5SPaul Beesley Arm Juno board, select PLAT=juno. 71843f35ef5SPaul Beesley 71943f35ef5SPaul Beesley- ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image 72043f35ef5SPaul Beesley instead of the normal boot flow. When defined, it must specify the entry 72143f35ef5SPaul Beesley point address for the preloaded BL33 image. This option is incompatible with 72243f35ef5SPaul Beesley ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority 72343f35ef5SPaul Beesley over ``PRELOADED_BL33_BASE``. 72443f35ef5SPaul Beesley 72543f35ef5SPaul Beesley- ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset 72643f35ef5SPaul Beesley vector address can be programmed or is fixed on the platform. It can take 72743f35ef5SPaul Beesley either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a 72843f35ef5SPaul Beesley programmable reset address, it is expected that a CPU will start executing 72943f35ef5SPaul Beesley code directly at the right address, both on a cold and warm reset. In this 73043f35ef5SPaul Beesley case, there is no need to identify the entrypoint on boot and the boot path 73143f35ef5SPaul Beesley can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface 73243f35ef5SPaul Beesley does not need to be implemented in this case. 73343f35ef5SPaul Beesley 73443f35ef5SPaul Beesley- ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats 73543f35ef5SPaul Beesley possible for the PSCI power-state parameter: original and extended State-ID 73643f35ef5SPaul Beesley formats. This flag if set to 1, configures the generic PSCI layer to use the 73743f35ef5SPaul Beesley extended format. The default value of this flag is 0, which means by default 73843f35ef5SPaul Beesley the original power-state format is used by the PSCI implementation. This flag 73943f35ef5SPaul Beesley should be specified by the platform makefile and it governs the return value 74043f35ef5SPaul Beesley of PSCI_FEATURES API for CPU_SUSPEND smc function id. When this option is 74143f35ef5SPaul Beesley enabled on Arm platforms, the option ``ARM_RECOM_STATE_ID_ENC`` needs to be 74243f35ef5SPaul Beesley set to 1 as well. 74343f35ef5SPaul Beesley 744d9e984ccSJayanth Dodderi Chidanand- ``RAS_EXTENSION``: Numeric value to enable Armv8.2 RAS features. RAS features 74543f35ef5SPaul Beesley are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2 746d9e984ccSJayanth Dodderi Chidanand or later CPUs. This flag can take the values 0 to 2, to align with the 747d9e984ccSJayanth Dodderi Chidanand ``FEATURE_DETECTION`` mechanism. 74843f35ef5SPaul Beesley 74946cc41d5SManish Pandey When ``RAS_EXTENSION`` is set to ``1``, ``HANDLE_EA_EL3_FIRST_NS`` must also be 75043f35ef5SPaul Beesley set to ``1``. 75143f35ef5SPaul Beesley 75243f35ef5SPaul Beesley This option is disabled by default. 75343f35ef5SPaul Beesley 75443f35ef5SPaul Beesley- ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead 75543f35ef5SPaul Beesley of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1 75643f35ef5SPaul Beesley entrypoint) or 1 (CPU reset to BL31 entrypoint). 75743f35ef5SPaul Beesley The default value is 0. 75843f35ef5SPaul Beesley 759ac4ac38cSJorge Ramirez-Ortiz- ``RESET_TO_BL31_WITH_PARAMS``: If ``RESET_TO_BL31`` has been enabled, setting 760ac4ac38cSJorge Ramirez-Ortiz this additional option guarantees that the input registers are not cleared 761ac4ac38cSJorge Ramirez-Ortiz therefore allowing parameters to be passed to the BL31 entrypoint. 762ac4ac38cSJorge Ramirez-Ortiz The default value is 0. 763ac4ac38cSJorge Ramirez-Ortiz 76443f35ef5SPaul Beesley- ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided 76543f35ef5SPaul Beesley in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector 76643f35ef5SPaul Beesley instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1 76743f35ef5SPaul Beesley entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0. 76843f35ef5SPaul Beesley 76943f35ef5SPaul Beesley- ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the 770a6ffddecSMax Shvetsov file that contains the ROT private key in PEM format and enforces public key 771a6ffddecSMax Shvetsov hash generation. If ``SAVE_KEYS=1``, this 77243f35ef5SPaul Beesley file name will be used to save the key. 77343f35ef5SPaul Beesley 77443f35ef5SPaul Beesley- ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the 77543f35ef5SPaul Beesley certificate generation tool to save the keys used to establish the Chain of 77643f35ef5SPaul Beesley Trust. Allowed options are '0' or '1'. Default is '0' (do not save). 77743f35ef5SPaul Beesley 77843f35ef5SPaul Beesley- ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional. 77943f35ef5SPaul Beesley If a SCP_BL2 image is present then this option must be passed for the ``fip`` 78043f35ef5SPaul Beesley target. 78143f35ef5SPaul Beesley 78243f35ef5SPaul Beesley- ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the 78343f35ef5SPaul Beesley file that contains the SCP_BL2 private key in PEM format. If ``SAVE_KEYS=1``, 78443f35ef5SPaul Beesley this file name will be used to save the key. 78543f35ef5SPaul Beesley 78643f35ef5SPaul Beesley- ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is 78743f35ef5SPaul Beesley optional. It is only needed if the platform makefile specifies that it 78843f35ef5SPaul Beesley is required in order to build the ``fwu_fip`` target. 78943f35ef5SPaul Beesley 79043f35ef5SPaul Beesley- ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software 79143f35ef5SPaul Beesley Delegated Exception Interface to BL31 image. This defaults to ``0``. 79243f35ef5SPaul Beesley 79343f35ef5SPaul Beesley When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be 79443f35ef5SPaul Beesley set to ``1``. 79543f35ef5SPaul Beesley 79643f35ef5SPaul Beesley- ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be 79743f35ef5SPaul Beesley isolated on separate memory pages. This is a trade-off between security and 79843f35ef5SPaul Beesley memory usage. See "Isolating code and read-only data on separate memory 7994c65b4deSOlivier Deprez pages" section in :ref:`Firmware Design`. This flag is disabled by default 8004c65b4deSOlivier Deprez and affects all BL images. 80143f35ef5SPaul Beesley 802f8578e64SSamuel Holland- ``SEPARATE_NOBITS_REGION``: Setting this option to ``1`` allows the NOBITS 803f8578e64SSamuel Holland sections of BL31 (.bss, stacks, page tables, and coherent memory) to be 804f8578e64SSamuel Holland allocated in RAM discontiguous from the loaded firmware image. When set, the 80547147013SDavid Horstmann platform is expected to provide definitions for ``BL31_NOBITS_BASE`` and 806f8578e64SSamuel Holland ``BL31_NOBITS_LIMIT``. When the option is ``0`` (the default), NOBITS 807f8578e64SSamuel Holland sections are placed in RAM immediately following the loaded firmware image. 808f8578e64SSamuel Holland 80996a8ed14SJiafei Pan- ``SEPARATE_BL2_NOLOAD_REGION``: Setting this option to ``1`` allows the 81096a8ed14SJiafei Pan NOLOAD sections of BL2 (.bss, stacks, page tables) to be allocated in RAM 81196a8ed14SJiafei Pan discontiguous from loaded firmware images. When set, the platform need to 81296a8ed14SJiafei Pan provide definitions of ``BL2_NOLOAD_START`` and ``BL2_NOLOAD_LIMIT``. This 81396a8ed14SJiafei Pan flag is disabled by default and NOLOAD sections are placed in RAM immediately 81496a8ed14SJiafei Pan following the loaded firmware image. 81596a8ed14SJiafei Pan 8162d31cb07SJeremy Linton- ``SMC_PCI_SUPPORT``: This option allows platforms to handle PCI configuration 8172d31cb07SJeremy Linton access requests via a standard SMCCC defined in `DEN0115`_. When combined with 8182d31cb07SJeremy Linton UEFI+ACPI this can provide a certain amount of OS forward compatibility 8192d31cb07SJeremy Linton with newer platforms that aren't ECAM compliant. 8202d31cb07SJeremy Linton 82143f35ef5SPaul Beesley- ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A. 82243f35ef5SPaul Beesley This build option is only valid if ``ARCH=aarch64``. The value should be 82343f35ef5SPaul Beesley the path to the directory containing the SPD source, relative to 82443f35ef5SPaul Beesley ``services/spd/``; the directory is expected to contain a makefile called 8254c65b4deSOlivier Deprez ``<spd-value>.mk``. The SPM Dispatcher standard service is located in 8264c65b4deSOlivier Deprez services/std_svc/spmd and enabled by ``SPD=spmd``. The SPM Dispatcher 8274c65b4deSOlivier Deprez cannot be enabled when the ``SPM_MM`` option is enabled. 82843f35ef5SPaul Beesley 82943f35ef5SPaul Beesley- ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can 83043f35ef5SPaul Beesley take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops 83143f35ef5SPaul Beesley execution in BL1 just before handing over to BL31. At this point, all 83243f35ef5SPaul Beesley firmware images have been loaded in memory, and the MMU and caches are 83343f35ef5SPaul Beesley turned off. Refer to the "Debugging options" section for more details. 83443f35ef5SPaul Beesley 8351d63ae4dSMarc Bonnici- ``SPMC_AT_EL3`` : This boolean option is used jointly with the SPM 8361d63ae4dSMarc Bonnici Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC 8371d63ae4dSMarc Bonnici component runs at the EL3 exception level. The default value is ``0`` ( 8381d63ae4dSMarc Bonnici disabled). This configuration supports pre-Armv8.4 platforms (aka not 8391d63ae4dSMarc Bonnici implementing the ``FEAT_SEL2`` extension). This is an experimental feature. 8401d63ae4dSMarc Bonnici 841bb0e3360SJens Wiklander- ``SPMC_OPTEE`` : This boolean option is used jointly with the SPM 842bb0e3360SJens Wiklander Dispatcher option (``SPD=spmd``) and with ``SPMD_SPM_AT_SEL2=0`` to 843bb0e3360SJens Wiklander indicate that the SPMC at S-EL1 is OP-TEE and an OP-TEE specific loading 844bb0e3360SJens Wiklander mechanism should be used. 845bb0e3360SJens Wiklander 846d9e984ccSJayanth Dodderi Chidanand- ``SPMD_SPM_AT_SEL2`` : This boolean option is used jointly with the SPM 8474c65b4deSOlivier Deprez Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC 8481d63ae4dSMarc Bonnici component runs at the S-EL2 exception level provided by the ``FEAT_SEL2`` 8494c65b4deSOlivier Deprez extension. This is the default when enabling the SPM Dispatcher. When 8504c65b4deSOlivier Deprez disabled (0) it indicates the SPMC component runs at the S-EL1 execution 8511d63ae4dSMarc Bonnici state or at EL3 if ``SPMC_AT_EL3`` is enabled. The latter configurations 8521d63ae4dSMarc Bonnici support pre-Armv8.4 platforms (aka not implementing the ``FEAT_SEL2`` 8531d63ae4dSMarc Bonnici extension). 8544c65b4deSOlivier Deprez 8553f3c341aSPaul Beesley- ``SPM_MM`` : Boolean option to enable the Management Mode (MM)-based Secure 8564c65b4deSOlivier Deprez Partition Manager (SPM) implementation. The default value is ``0`` 8574c65b4deSOlivier Deprez (disabled). This option cannot be enabled (``1``) when SPM Dispatcher is 8584c65b4deSOlivier Deprez enabled (``SPD=spmd``). 8593f3c341aSPaul Beesley 860ce2b1ec6SManish Pandey- ``SP_LAYOUT_FILE``: Platform provided path to JSON file containing the 8614c65b4deSOlivier Deprez description of secure partitions. The build system will parse this file and 8624c65b4deSOlivier Deprez package all secure partition blobs into the FIP. This file is not 8634c65b4deSOlivier Deprez necessarily part of TF-A tree. Only available when ``SPD=spmd``. 864ce2b1ec6SManish Pandey 86543f35ef5SPaul Beesley- ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles 86643f35ef5SPaul Beesley secure interrupts (caught through the FIQ line). Platforms can enable 86743f35ef5SPaul Beesley this directive if they need to handle such interruption. When enabled, 86843f35ef5SPaul Beesley the FIQ are handled in monitor mode and non secure world is not allowed 86943f35ef5SPaul Beesley to mask these events. Platforms that enable FIQ handling in SP_MIN shall 87043f35ef5SPaul Beesley implement the api ``sp_min_plat_fiq_handler()``. The default value is 0. 87143f35ef5SPaul Beesley 872bebcf27fSMark Brown- ``SVE_VECTOR_LEN``: SVE vector length to configure in ZCR_EL3. 873bebcf27fSMark Brown Platforms can configure this if they need to lower the hardware 874bebcf27fSMark Brown limit, for example due to asymmetric configuration or limitations of 875bebcf27fSMark Brown software run at lower ELs. The default is the architectural maximum 876bebcf27fSMark Brown of 2048 which should be suitable for most configurations, the 877bebcf27fSMark Brown hardware will limit the effective VL to the maximum physically supported 878bebcf27fSMark Brown VL. 879bebcf27fSMark Brown 8800b22e591SJayanth Dodderi Chidanand- ``TRNG_SUPPORT``: Setting this to ``1`` enables support for True 8810b22e591SJayanth Dodderi Chidanand Random Number Generator Interface to BL31 image. This defaults to ``0``. 8820b22e591SJayanth Dodderi Chidanand 88343f35ef5SPaul Beesley- ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board 88443f35ef5SPaul Beesley Boot feature. When set to '1', BL1 and BL2 images include support to load 88543f35ef5SPaul Beesley and verify the certificates and images in a FIP, and BL1 includes support 88643f35ef5SPaul Beesley for the Firmware Update. The default value is '0'. Generation and inclusion 88743f35ef5SPaul Beesley of certificates in the FIP and FWU_FIP depends upon the value of the 88843f35ef5SPaul Beesley ``GENERATE_COT`` option. 88943f35ef5SPaul Beesley 89043f35ef5SPaul Beesley .. warning:: 89143f35ef5SPaul Beesley This option depends on ``CREATE_KEYS`` to be enabled. If the keys 89243f35ef5SPaul Beesley already exist in disk, they will be overwritten without further notice. 89343f35ef5SPaul Beesley 89443f35ef5SPaul Beesley- ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It 89543f35ef5SPaul Beesley specifies the file that contains the Trusted World private key in PEM 89643f35ef5SPaul Beesley format. If ``SAVE_KEYS=1``, this file name will be used to save the key. 89743f35ef5SPaul Beesley 89843f35ef5SPaul Beesley- ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or 89943f35ef5SPaul Beesley synchronous, (see "Initializing a BL32 Image" section in 90043f35ef5SPaul Beesley :ref:`Firmware Design`). It can take the value 0 (BL32 is initialized using 90143f35ef5SPaul Beesley synchronous method) or 1 (BL32 is initialized using asynchronous method). 90243f35ef5SPaul Beesley Default is 0. 90343f35ef5SPaul Beesley 90443f35ef5SPaul Beesley- ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt 90543f35ef5SPaul Beesley routing model which routes non-secure interrupts asynchronously from TSP 90643f35ef5SPaul Beesley to EL3 causing immediate preemption of TSP. The EL3 is responsible 90743f35ef5SPaul Beesley for saving and restoring the TSP context in this routing model. The 90843f35ef5SPaul Beesley default routing model (when the value is 0) is to route non-secure 90943f35ef5SPaul Beesley interrupts to TSP allowing it to save its context and hand over 91043f35ef5SPaul Beesley synchronously to EL3 via an SMC. 91143f35ef5SPaul Beesley 91243f35ef5SPaul Beesley .. note:: 91343f35ef5SPaul Beesley When ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT`` 91443f35ef5SPaul Beesley must also be set to ``1``. 91543f35ef5SPaul Beesley 916781d07a4SJayanth Dodderi Chidanand- ``TWED_DELAY``: Numeric value to be set in order to delay the trapping of 917781d07a4SJayanth Dodderi Chidanand WFE instruction. ``ENABLE_FEAT_TWED`` build option must be enabled to set 918781d07a4SJayanth Dodderi Chidanand this delay. It can take values in the range (0-15). Default value is ``0`` 919781d07a4SJayanth Dodderi Chidanand and based on this value, 2^(TWED_DELAY + 8) cycles will be delayed. 920781d07a4SJayanth Dodderi Chidanand Platforms need to explicitly update this value based on their requirements. 921781d07a4SJayanth Dodderi Chidanand 92243f35ef5SPaul Beesley- ``USE_ARM_LINK``: This flag determines whether to enable support for ARM 92343f35ef5SPaul Beesley linker. When the ``LINKER`` build variable points to the armlink linker, 92443f35ef5SPaul Beesley this flag is enabled automatically. To enable support for armlink, platforms 92543f35ef5SPaul Beesley will have to provide a scatter file for the BL image. Currently, Tegra 92643f35ef5SPaul Beesley platforms use the armlink support to compile BL3-1 images. 92743f35ef5SPaul Beesley 92843f35ef5SPaul Beesley- ``USE_COHERENT_MEM``: This flag determines whether to include the coherent 92943f35ef5SPaul Beesley memory region in the BL memory map or not (see "Use of Coherent memory in 93043f35ef5SPaul Beesley TF-A" section in :ref:`Firmware Design`). It can take the value 1 93143f35ef5SPaul Beesley (Coherent memory region is included) or 0 (Coherent memory region is 93243f35ef5SPaul Beesley excluded). Default is 1. 93343f35ef5SPaul Beesley 934992f091bSAmbroise Vincent- ``USE_DEBUGFS``: When set to 1 this option activates an EXPERIMENTAL feature 935992f091bSAmbroise Vincent exposing a virtual filesystem interface through BL31 as a SiP SMC function. 936992f091bSAmbroise Vincent Default is 0. 937992f091bSAmbroise Vincent 938a6de824fSLouis Mayencourt- ``ARM_IO_IN_DTB``: This flag determines whether to use IO based on the 939a6de824fSLouis Mayencourt firmware configuration framework. This will move the io_policies into a 9400a6e7e3bSLouis Mayencourt configuration device tree, instead of static structure in the code base. 9410a6e7e3bSLouis Mayencourt 94284ef9cd8SManish V Badarkhe- ``COT_DESC_IN_DTB``: This flag determines whether to create COT descriptors 94384ef9cd8SManish V Badarkhe at runtime using fconf. If this flag is enabled, COT descriptors are 94484ef9cd8SManish V Badarkhe statically captured in tb_fw_config file in the form of device tree nodes 94584ef9cd8SManish V Badarkhe and properties. Currently, COT descriptors used by BL2 are moved to the 94684ef9cd8SManish V Badarkhe device tree and COT descriptors used by BL1 are retained in the code 947700e7685SManish Pandey base statically. 94884ef9cd8SManish V Badarkhe 949cbf9e84aSBalint Dobszay- ``SDEI_IN_FCONF``: This flag determines whether to configure SDEI setup in 950cbf9e84aSBalint Dobszay runtime using firmware configuration framework. The platform specific SDEI 951cbf9e84aSBalint Dobszay shared and private events configuration is retrieved from device tree rather 952700e7685SManish Pandey than static C structures at compile time. This is only supported if 953700e7685SManish Pandey SDEI_SUPPORT build flag is enabled. 9540a6e7e3bSLouis Mayencourt 955452d5e5eSMadhukar Pappireddy- ``SEC_INT_DESC_IN_FCONF``: This flag determines whether to configure Group 0 956452d5e5eSMadhukar Pappireddy and Group1 secure interrupts using the firmware configuration framework. The 957452d5e5eSMadhukar Pappireddy platform specific secure interrupt property descriptor is retrieved from 958452d5e5eSMadhukar Pappireddy device tree in runtime rather than depending on static C structure at compile 959700e7685SManish Pandey time. 960452d5e5eSMadhukar Pappireddy 96143f35ef5SPaul Beesley- ``USE_ROMLIB``: This flag determines whether library at ROM will be used. 96243f35ef5SPaul Beesley This feature creates a library of functions to be placed in ROM and thus 96343f35ef5SPaul Beesley reduces SRAM usage. Refer to :ref:`Library at ROM` for further details. Default 96443f35ef5SPaul Beesley is 0. 96543f35ef5SPaul Beesley 96643f35ef5SPaul Beesley- ``V``: Verbose build. If assigned anything other than 0, the build commands 96743f35ef5SPaul Beesley are printed. Default is 0. 96843f35ef5SPaul Beesley 96943f35ef5SPaul Beesley- ``VERSION_STRING``: String used in the log output for each TF-A image. 97043f35ef5SPaul Beesley Defaults to a string formed by concatenating the version number, build type 97143f35ef5SPaul Beesley and build string. 97243f35ef5SPaul Beesley 97343f35ef5SPaul Beesley- ``W``: Warning level. Some compiler warning options of interest have been 97443f35ef5SPaul Beesley regrouped and put in the root Makefile. This flag can take the values 0 to 3, 97543f35ef5SPaul Beesley each level enabling more warning options. Default is 0. 97643f35ef5SPaul Beesley 977291be198SBoyan Karatotev This option is closely related to the ``E`` option, which enables 978291be198SBoyan Karatotev ``-Werror``. 979291be198SBoyan Karatotev 980291be198SBoyan Karatotev - ``W=0`` (default) 981291be198SBoyan Karatotev 982291be198SBoyan Karatotev Enables a wide assortment of warnings, most notably ``-Wall`` and 983291be198SBoyan Karatotev ``-Wextra``, as well as various bad practices and things that are likely to 984291be198SBoyan Karatotev result in errors. Includes some compiler specific flags. No warnings are 985291be198SBoyan Karatotev expected at this level for any build. 986291be198SBoyan Karatotev 987291be198SBoyan Karatotev - ``W=1`` 988291be198SBoyan Karatotev 989291be198SBoyan Karatotev Enables warnings we want the generic build to include but are too time 990291be198SBoyan Karatotev consuming to fix at the moment. It re-enables warnings taken out for 991291be198SBoyan Karatotev ``W=0`` builds (a few of the ``-Wextra`` additions). This level is expected 992291be198SBoyan Karatotev to eventually be merged into ``W=0``. Some warnings are expected on some 993291be198SBoyan Karatotev builds, but new contributions should not introduce new ones. 994291be198SBoyan Karatotev 995291be198SBoyan Karatotev - ``W=2`` (recommended) 996291be198SBoyan Karatotev 997291be198SBoyan Karatotev Enables warnings we want the generic build to include but cannot be enabled 998291be198SBoyan Karatotev due to external libraries. This level is expected to eventually be merged 999291be198SBoyan Karatotev into ``W=0``. Lots of warnings are expected, primarily from external 1000291be198SBoyan Karatotev libraries like zlib and compiler-rt, but new controbutions should not 1001291be198SBoyan Karatotev introduce new ones. 1002291be198SBoyan Karatotev 1003291be198SBoyan Karatotev - ``W=3`` 1004291be198SBoyan Karatotev 1005291be198SBoyan Karatotev Enables warnings that are informative but not necessary and generally too 1006291be198SBoyan Karatotev verbose and frequently ignored. A very large number of warnings are 1007291be198SBoyan Karatotev expected. 1008291be198SBoyan Karatotev 1009291be198SBoyan Karatotev The exact set of warning flags depends on the compiler and TF-A warning 1010291be198SBoyan Karatotev level, however they are all succinctly set in the top-level Makefile. Please 1011291be198SBoyan Karatotev refer to the `GCC`_ or `Clang`_ documentation for more information on the 1012291be198SBoyan Karatotev individual flags. 1013291be198SBoyan Karatotev 101443f35ef5SPaul Beesley- ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on 101543f35ef5SPaul Beesley the CPU after warm boot. This is applicable for platforms which do not 101643f35ef5SPaul Beesley require interconnect programming to enable cache coherency (eg: single 101743f35ef5SPaul Beesley cluster platforms). If this option is enabled, then warm boot path 101843f35ef5SPaul Beesley enables D-caches immediately after enabling MMU. This option defaults to 0. 101943f35ef5SPaul Beesley 10207ff088d1SManish V Badarkhe- ``SUPPORT_STACK_MEMTAG``: This flag determines whether to enable memory 10217ff088d1SManish V Badarkhe tagging for stack or not. It accepts 2 values: ``yes`` and ``no``. The 10227ff088d1SManish V Badarkhe default value of this flag is ``no``. Note this option must be enabled only 10237ff088d1SManish V Badarkhe for ARM architecture greater than Armv8.5-A. 10247ff088d1SManish V Badarkhe 1025e008a29aSManish V Badarkhe- ``ERRATA_SPECULATIVE_AT``: This flag determines whether to enable ``AT`` 1026e008a29aSManish V Badarkhe speculative errata workaround or not. It accepts 2 values: ``1`` and ``0``. 1027e008a29aSManish V Badarkhe The default value of this flag is ``0``. 1028e008a29aSManish V Badarkhe 1029e008a29aSManish V Badarkhe ``AT`` speculative errata workaround disables stage1 page table walk for 1030e008a29aSManish V Badarkhe lower ELs (EL1 and EL0) in EL3 so that ``AT`` speculative fetch at any point 1031e008a29aSManish V Badarkhe produces either the correct result or failure without TLB allocation. 103245aecff0SManish V Badarkhe 103345aecff0SManish V Badarkhe This boolean option enables errata for all below CPUs. 103445aecff0SManish V Badarkhe 1035e008a29aSManish V Badarkhe +---------+--------------+-------------------------+ 1036e008a29aSManish V Badarkhe | Errata | CPU | Workaround Define | 1037e008a29aSManish V Badarkhe +=========+==============+=========================+ 1038e008a29aSManish V Badarkhe | 1165522 | Cortex-A76 | ``ERRATA_A76_1165522`` | 1039e008a29aSManish V Badarkhe +---------+--------------+-------------------------+ 1040e008a29aSManish V Badarkhe | 1319367 | Cortex-A72 | ``ERRATA_A72_1319367`` | 1041e008a29aSManish V Badarkhe +---------+--------------+-------------------------+ 1042e008a29aSManish V Badarkhe | 1319537 | Cortex-A57 | ``ERRATA_A57_1319537`` | 1043e008a29aSManish V Badarkhe +---------+--------------+-------------------------+ 1044e008a29aSManish V Badarkhe | 1530923 | Cortex-A55 | ``ERRATA_A55_1530923`` | 1045e008a29aSManish V Badarkhe +---------+--------------+-------------------------+ 1046e008a29aSManish V Badarkhe | 1530924 | Cortex-A53 | ``ERRATA_A53_1530924`` | 1047e008a29aSManish V Badarkhe +---------+--------------+-------------------------+ 1048e008a29aSManish V Badarkhe 1049e008a29aSManish V Badarkhe .. note:: 1050e008a29aSManish V Badarkhe This option is enabled by build only if platform sets any of above defines 1051e008a29aSManish V Badarkhe mentioned in ’Workaround Define' column in the table. 1052e008a29aSManish V Badarkhe If this option is enabled for the EL3 software then EL2 software also must 1053e008a29aSManish V Badarkhe implement this workaround due to the behaviour of the errata mentioned 1054e008a29aSManish V Badarkhe in new SDEN document which will get published soon. 105545aecff0SManish V Badarkhe 105600e8f79cSManish Pandey- ``RAS_TRAP_NS_ERR_REC_ACCESS``: This flag enables/disables the SCR_EL3.TERR 1057fbc44bd1SVarun Wadekar bit, to trap access to the RAS ERR and RAS ERX registers from lower ELs. 1058fbc44bd1SVarun Wadekar This flag is disabled by default. 1059fbc44bd1SVarun Wadekar 10608caf10acSJuan Pablo Conde- ``OPENSSL_DIR``: This option is used to provide the path to a directory on the 10618caf10acSJuan Pablo Conde host machine where a custom installation of OpenSSL is located, which is used 10628caf10acSJuan Pablo Conde to build the certificate generation, firmware encryption and FIP tools. If 10638caf10acSJuan Pablo Conde this option is not set, the default OS installation will be used. 1064582e4e7bSManish V Badarkhe 1065fddfb3baSMadhukar Pappireddy- ``USE_SP804_TIMER``: Use the SP804 timer instead of the Generic Timer for 1066fddfb3baSMadhukar Pappireddy functions that wait for an arbitrary time length (udelay and mdelay). The 1067fddfb3baSMadhukar Pappireddy default value is 0. 1068fddfb3baSMadhukar Pappireddy 10691298f2f1SJayanth Dodderi Chidanand- ``ENABLE_BRBE_FOR_NS``: Numeric value to enable access to the branch record 10701298f2f1SJayanth Dodderi Chidanand buffer registers from NS ELs when FEAT_BRBE is implemented. BRBE is an 10711298f2f1SJayanth Dodderi Chidanand optional architectural feature for AArch64. This flag can take the values 10721298f2f1SJayanth Dodderi Chidanand 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. The default is 0 10731298f2f1SJayanth Dodderi Chidanand and it is automatically disabled when the target architecture is AArch32. 1074744ad974Sjohpow01 107547c681b7SJayanth Dodderi Chidanand- ``ENABLE_TRBE_FOR_NS``: Numeric value to enable access of trace buffer 1076813524eaSManish V Badarkhe control registers from NS ELs, NS-EL2 or NS-EL1(when NS-EL2 is implemented 1077813524eaSManish V Badarkhe but unused) when FEAT_TRBE is implemented. TRBE is an optional architectural 107847c681b7SJayanth Dodderi Chidanand feature for AArch64. This flag can take the values 0 to 2, to align with the 107947c681b7SJayanth Dodderi Chidanand ``FEATURE_DETECTION`` mechanism. The default is 0 and it is automatically 108047c681b7SJayanth Dodderi Chidanand disabled when the target architecture is AArch32. 1081813524eaSManish V Badarkhe 1082d4582d30SManish V Badarkhe- ``ENABLE_SYS_REG_TRACE_FOR_NS``: Boolean option to enable trace system 1083d4582d30SManish V Badarkhe registers access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented 1084d4582d30SManish V Badarkhe but unused). This feature is available if trace unit such as ETMv4.x, and 1085d4582d30SManish V Badarkhe ETE(extending ETM feature) is implemented. This flag is disabled by default. 1086d4582d30SManish V Badarkhe 1087d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_TRF_FOR_NS``: Numeric value to enable trace filter control registers 10888fcd3d96SManish V Badarkhe access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented but unused), 1089d9e984ccSJayanth Dodderi Chidanand if FEAT_TRF is implemented. This flag can take the values 0 to 2, to align 1090d9e984ccSJayanth Dodderi Chidanand with the ``FEATURE_DETECTION`` mechanism. This flag is disabled by default. 10918fcd3d96SManish V Badarkhe 10920ce2072dSTamas Ban- ``PLAT_RSS_NOT_SUPPORTED``: Boolean option to enable the usage of the PSA 10930ce2072dSTamas Ban APIs on platforms that doesn't support RSS (providing Arm CCA HES 10940ce2072dSTamas Ban functionalities). When enabled (``1``), a mocked version of the APIs are used. 10950ce2072dSTamas Ban The default value is 0. 10960ce2072dSTamas Ban 109704c7303bSOkash Khawaja- ``CONDITIONAL_CMO``: Boolean option to enable call to platform-defined routine 109804c7303bSOkash Khawaja ``plat_can_cmo`` which will return zero if cache management operations should 109904c7303bSOkash Khawaja be skipped and non-zero otherwise. By default, this option is disabled which 110004c7303bSOkash Khawaja means platform hook won't be checked and CMOs will always be performed when 110104c7303bSOkash Khawaja related functions are called. 110204c7303bSOkash Khawaja 1103a6ea06f5SAlexei FedorovGICv3 driver options 1104a6ea06f5SAlexei Fedorov-------------------- 1105a6ea06f5SAlexei Fedorov 1106a6ea06f5SAlexei FedorovGICv3 driver files are included using directive: 1107a6ea06f5SAlexei Fedorov 1108a6ea06f5SAlexei Fedorov``include drivers/arm/gic/v3/gicv3.mk`` 1109a6ea06f5SAlexei Fedorov 1110a6ea06f5SAlexei FedorovThe driver can be configured with the following options set in the platform 1111a6ea06f5SAlexei Fedorovmakefile: 1112a6ea06f5SAlexei Fedorov 1113b4ad365aSAndre Przywara- ``GICV3_SUPPORT_GIC600``: Add support for the GIC-600 variants of GICv3. 1114b4ad365aSAndre Przywara Enabling this option will add runtime detection support for the 1115b4ad365aSAndre Przywara GIC-600, so is safe to select even for a GIC500 implementation. 1116b4ad365aSAndre Przywara This option defaults to 0. 1117a6ea06f5SAlexei Fedorov 11182c248adeSVarun Wadekar- ``GICV3_SUPPORT_GIC600AE_FMU``: Add support for the Fault Management Unit 11192c248adeSVarun Wadekar for GIC-600 AE. Enabling this option will introduce support to initialize 11202c248adeSVarun Wadekar the FMU. Platforms should call the init function during boot to enable the 11212c248adeSVarun Wadekar FMU and its safety mechanisms. This option defaults to 0. 11222c248adeSVarun Wadekar 1123a6ea06f5SAlexei Fedorov- ``GICV3_IMPL_GIC600_MULTICHIP``: Selects GIC-600 variant with multichip 1124a6ea06f5SAlexei Fedorov functionality. This option defaults to 0 1125a6ea06f5SAlexei Fedorov 1126a6ea06f5SAlexei Fedorov- ``GICV3_OVERRIDE_DISTIF_PWR_OPS``: Allows override of default implementation 1127a6ea06f5SAlexei Fedorov of ``arm_gicv3_distif_pre_save`` and ``arm_gicv3_distif_post_restore`` 1128a6ea06f5SAlexei Fedorov functions. This is required for FVP platform which need to simulate GIC save 1129a6ea06f5SAlexei Fedorov and restore during SYSTEM_SUSPEND without powering down GIC. Default is 0. 1130a6ea06f5SAlexei Fedorov 11315875f266SAlexei Fedorov- ``GIC_ENABLE_V4_EXTN`` : Enables GICv4 related changes in GICv3 driver. 11325875f266SAlexei Fedorov This option defaults to 0. 11335875f266SAlexei Fedorov 11348f3ad766SAlexei Fedorov- ``GIC_EXT_INTID``: When set to ``1``, GICv3 driver will support extended 11358f3ad766SAlexei Fedorov PPI (1056-1119) and SPI (4096-5119) range. This option defaults to 0. 11368f3ad766SAlexei Fedorov 113743f35ef5SPaul BeesleyDebugging options 113843f35ef5SPaul Beesley----------------- 113943f35ef5SPaul Beesley 114043f35ef5SPaul BeesleyTo compile a debug version and make the build more verbose use 114143f35ef5SPaul Beesley 114243f35ef5SPaul Beesley.. code:: shell 114343f35ef5SPaul Beesley 114443f35ef5SPaul Beesley make PLAT=<platform> DEBUG=1 V=1 all 114543f35ef5SPaul Beesley 11464466cf82SDaniel BoulbyAArch64 GCC 11 uses DWARF version 5 debugging symbols by default. Some tools 11474466cf82SDaniel Boulby(for example Arm-DS) might not support this and may need an older version of 11484466cf82SDaniel BoulbyDWARF symbols to be emitted by GCC. This can be achieved by using the 11494466cf82SDaniel Boulby``-gdwarf-<version>`` flag, with the version being set to 2, 3, 4 or 5. Setting 11504466cf82SDaniel Boulbythe version to 4 is recommended for Arm-DS. 115143f35ef5SPaul Beesley 115243f35ef5SPaul BeesleyWhen debugging logic problems it might also be useful to disable all compiler 115343f35ef5SPaul Beesleyoptimizations by using ``-O0``. 115443f35ef5SPaul Beesley 115543f35ef5SPaul Beesley.. warning:: 115643f35ef5SPaul Beesley Using ``-O0`` could cause output images to be larger and base addresses 115743f35ef5SPaul Beesley might need to be recalculated (see the **Memory layout on Arm development 115843f35ef5SPaul Beesley platforms** section in the :ref:`Firmware Design`). 115943f35ef5SPaul Beesley 116043f35ef5SPaul BeesleyExtra debug options can be passed to the build system by setting ``CFLAGS`` or 116143f35ef5SPaul Beesley``LDFLAGS``: 116243f35ef5SPaul Beesley 116343f35ef5SPaul Beesley.. code:: shell 116443f35ef5SPaul Beesley 116543f35ef5SPaul Beesley CFLAGS='-O0 -gdwarf-2' \ 116643f35ef5SPaul Beesley make PLAT=<platform> DEBUG=1 V=1 all 116743f35ef5SPaul Beesley 116843f35ef5SPaul BeesleyNote that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be 116943f35ef5SPaul Beesleyignored as the linker is called directly. 117043f35ef5SPaul Beesley 117143f35ef5SPaul BeesleyIt is also possible to introduce an infinite loop to help in debugging the 117243f35ef5SPaul Beesleypost-BL2 phase of TF-A. This can be done by rebuilding BL1 with the 117343f35ef5SPaul Beesley``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the :ref:`build_options_common` 117443f35ef5SPaul Beesleysection. In this case, the developer may take control of the target using a 11754466cf82SDaniel Boulbydebugger when indicated by the console output. When using Arm-DS, the following 117643f35ef5SPaul Beesleycommands can be used: 117743f35ef5SPaul Beesley 117843f35ef5SPaul Beesley:: 117943f35ef5SPaul Beesley 118043f35ef5SPaul Beesley # Stop target execution 118143f35ef5SPaul Beesley interrupt 118243f35ef5SPaul Beesley 118343f35ef5SPaul Beesley # 118443f35ef5SPaul Beesley # Prepare your debugging environment, e.g. set breakpoints 118543f35ef5SPaul Beesley # 118643f35ef5SPaul Beesley 118743f35ef5SPaul Beesley # Jump over the debug loop 118843f35ef5SPaul Beesley set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4 118943f35ef5SPaul Beesley 119043f35ef5SPaul Beesley # Resume execution 119143f35ef5SPaul Beesley continue 119243f35ef5SPaul Beesley 119334f702d5SManish V BadarkheFirmware update options 119434f702d5SManish V Badarkhe----------------------- 119534f702d5SManish V Badarkhe 119634f702d5SManish V Badarkhe- ``NR_OF_FW_BANKS``: Define the number of firmware banks. This flag is used 119734f702d5SManish V Badarkhe in defining the firmware update metadata structure. This flag is by default 119834f702d5SManish V Badarkhe set to '2'. 119934f702d5SManish V Badarkhe 120034f702d5SManish V Badarkhe- ``NR_OF_IMAGES_IN_FW_BANK``: Define the number of firmware images in each 120134f702d5SManish V Badarkhe firmware bank. Each firmware bank must have the same number of images as per 120234f702d5SManish V Badarkhe the `PSA FW update specification`_. 120334f702d5SManish V Badarkhe This flag is used in defining the firmware update metadata structure. This 120434f702d5SManish V Badarkhe flag is by default set to '1'. 120534f702d5SManish V Badarkhe 12060f20e50bSManish V Badarkhe- ``PSA_FWU_SUPPORT``: Enable the firmware update mechanism as per the 12070f20e50bSManish V Badarkhe `PSA FW update specification`_. The default value is 0, and this is an 12080f20e50bSManish V Badarkhe experimental feature. 12090f20e50bSManish V Badarkhe PSA firmware update implementation has some limitations, such as BL2 is 12100f20e50bSManish V Badarkhe not part of the protocol-updatable images, if BL2 needs to be updated, then 12110f20e50bSManish V Badarkhe it should be done through another platform-defined mechanism, and it assumes 12120f20e50bSManish V Badarkhe that the platform's hardware supports CRC32 instructions. 12130f20e50bSManish V Badarkhe 121443f35ef5SPaul Beesley-------------- 121543f35ef5SPaul Beesley 121642d4d3baSArvind Ram Prakash*Copyright (c) 2019-2023, Arm Limited. All rights reserved.* 12172d31cb07SJeremy Linton 12182d31cb07SJeremy Linton.. _DEN0115: https://developer.arm.com/docs/den0115/latest 121934f702d5SManish V Badarkhe.. _PSA FW update specification: https://developer.arm.com/documentation/den0118/a/ 1220859eabd4SManish V Badarkhe.. _PSA DRTM specification: https://developer.arm.com/documentation/den0113/a 1221291be198SBoyan Karatotev.. _GCC: https://gcc.gnu.org/onlinedocs/gcc/Warning-Options.html 1222291be198SBoyan Karatotev.. _Clang: https://clang.llvm.org/docs/DiagnosticsReference.html 1223