xref: /rk3399_ARM-atf/docs/getting_started/build-options.rst (revision 1b7f51ea1662810dea4112a543f2309fe44fdca6)
143f35ef5SPaul BeesleyBuild Options
243f35ef5SPaul Beesley=============
343f35ef5SPaul Beesley
443f35ef5SPaul BeesleyThe TF-A build system supports the following build options. Unless mentioned
543f35ef5SPaul Beesleyotherwise, these options are expected to be specified at the build command
643f35ef5SPaul Beesleyline and are not to be modified in any component makefiles. Note that the
743f35ef5SPaul Beesleybuild system doesn't track dependency for build options. Therefore, if any of
843f35ef5SPaul Beesleythe build options are changed from a previous build, a clean build must be
943f35ef5SPaul Beesleyperformed.
1043f35ef5SPaul Beesley
1143f35ef5SPaul Beesley.. _build_options_common:
1243f35ef5SPaul Beesley
1343f35ef5SPaul BeesleyCommon build options
1443f35ef5SPaul Beesley--------------------
1543f35ef5SPaul Beesley
1643f35ef5SPaul Beesley-  ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the
1743f35ef5SPaul Beesley   compiler should use. Valid values are T32 and A32. It defaults to T32 due to
1843f35ef5SPaul Beesley   code having a smaller resulting size.
1943f35ef5SPaul Beesley
2043f35ef5SPaul Beesley-  ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as
2143f35ef5SPaul Beesley   as the BL32 image when ``ARCH=aarch32``. The value should be the path to the
2243f35ef5SPaul Beesley   directory containing the SP source, relative to the ``bl32/``; the directory
2343f35ef5SPaul Beesley   is expected to contain a makefile called ``<aarch32_sp-value>.mk``.
2443f35ef5SPaul Beesley
25873d4241Sjohpow01-  ``AMU_RESTRICT_COUNTERS``: Register reads to the group 1 counters will return
2614c27f82SJuan Pablo Conde   zero at all but the highest implemented exception level. External
2714c27f82SJuan Pablo Conde   memory-mapped debug accesses are unaffected by this control.
2814c27f82SJuan Pablo Conde   The default value is 1 for all platforms.
29873d4241Sjohpow01
3043f35ef5SPaul Beesley-  ``ARCH`` : Choose the target build architecture for TF-A. It can take either
3143f35ef5SPaul Beesley   ``aarch64`` or ``aarch32`` as values. By default, it is defined to
3243f35ef5SPaul Beesley   ``aarch64``.
3343f35ef5SPaul Beesley
34f1821790SAlexei Fedorov-  ``ARM_ARCH_FEATURE``: Optional Arm Architecture build option which specifies
35f1821790SAlexei Fedorov   one or more feature modifiers. This option has the form ``[no]feature+...``
36f1821790SAlexei Fedorov   and defaults to ``none``. It translates into compiler option
37f1821790SAlexei Fedorov   ``-march=armvX[.Y]-a+[no]feature+...``. See compiler's documentation for the
38f1821790SAlexei Fedorov   list of supported feature modifiers.
39f1821790SAlexei Fedorov
4043f35ef5SPaul Beesley-  ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when
4143f35ef5SPaul Beesley   compiling TF-A. Its value must be numeric, and defaults to 8 . See also,
4243f35ef5SPaul Beesley   *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in
4343f35ef5SPaul Beesley   :ref:`Firmware Design`.
4443f35ef5SPaul Beesley
4543f35ef5SPaul Beesley-  ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when
4643f35ef5SPaul Beesley   compiling TF-A. Its value must be a numeric, and defaults to 0. See also,
4743f35ef5SPaul Beesley   *Armv8 Architecture Extensions* in :ref:`Firmware Design`.
4843f35ef5SPaul Beesley
49acd03f4bSManish V Badarkhe-  ``ARM_BL2_SP_LIST_DTS``: Path to DTS file snippet to override the hardcoded
50acd03f4bSManish V Badarkhe   SP nodes in tb_fw_config.
51acd03f4bSManish V Badarkhe
52acd03f4bSManish V Badarkhe-  ``ARM_SPMC_MANIFEST_DTS`` : path to an alternate manifest file used as the
53acd03f4bSManish V Badarkhe   SPMC Core manifest. Valid when ``SPD=spmd`` is selected.
54acd03f4bSManish V Badarkhe
5543f35ef5SPaul Beesley-  ``BL2``: This is an optional build option which specifies the path to BL2
5643f35ef5SPaul Beesley   image for the ``fip`` target. In this case, the BL2 in the TF-A will not be
5743f35ef5SPaul Beesley   built.
5843f35ef5SPaul Beesley
5943f35ef5SPaul Beesley-  ``BL2U``: This is an optional build option which specifies the path to
6043f35ef5SPaul Beesley   BL2U image. In this case, the BL2U in TF-A will not be built.
6143f35ef5SPaul Beesley
6242d4d3baSArvind Ram Prakash-  ``RESET_TO_BL2``: Boolean option to enable BL2 entrypoint as the CPU reset
6342d4d3baSArvind Ram Prakash   vector instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
6442d4d3baSArvind Ram Prakash   entrypoint) or 1 (CPU reset to BL2 entrypoint).
6542d4d3baSArvind Ram Prakash   The default value is 0.
6642d4d3baSArvind Ram Prakash
6742d4d3baSArvind Ram Prakash-  ``BL2_RUNS_AT_EL3``: This is an implicit flag to denote that BL2 runs at EL3.
6842d4d3baSArvind Ram Prakash   While it is explicitly set to 1 when RESET_TO_BL2 is set to 1 it can also be
6942d4d3baSArvind Ram Prakash   true in a 4-world system where RESET_TO_BL2 is 0.
7043f35ef5SPaul Beesley
7146789a7cSBalint Dobszay-  ``BL2_ENABLE_SP_LOAD``: Boolean option to enable loading SP packages from the
7246789a7cSBalint Dobszay   FIP. Automatically enabled if ``SP_LAYOUT_FILE`` is provided.
7346789a7cSBalint Dobszay
7443f35ef5SPaul Beesley-  ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place
7543f35ef5SPaul Beesley   (XIP) memory, like BL1. In these use-cases, it is necessary to initialize
7643f35ef5SPaul Beesley   the RW sections in RAM, while leaving the RO sections in place. This option
7742d4d3baSArvind Ram Prakash   enable this use-case. For now, this option is only supported
7842d4d3baSArvind Ram Prakash   when RESET_TO_BL2 is set to '1'.
7943f35ef5SPaul Beesley
8043f35ef5SPaul Beesley-  ``BL31``: This is an optional build option which specifies the path to
8143f35ef5SPaul Beesley   BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not
8243f35ef5SPaul Beesley   be built.
8343f35ef5SPaul Beesley
84616b3ce2SRobin van der Gracht-  ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
85616b3ce2SRobin van der Gracht   file that contains the BL31 private key in PEM format or a PKCS11 URI. If
86616b3ce2SRobin van der Gracht   ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key.
8743f35ef5SPaul Beesley
8843f35ef5SPaul Beesley-  ``BL32``: This is an optional build option which specifies the path to
8943f35ef5SPaul Beesley   BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not
9043f35ef5SPaul Beesley   be built.
9143f35ef5SPaul Beesley
9243f35ef5SPaul Beesley-  ``BL32_EXTRA1``: This is an optional build option which specifies the path to
9343f35ef5SPaul Beesley   Trusted OS Extra1 image for the  ``fip`` target.
9443f35ef5SPaul Beesley
9543f35ef5SPaul Beesley-  ``BL32_EXTRA2``: This is an optional build option which specifies the path to
9643f35ef5SPaul Beesley   Trusted OS Extra2 image for the ``fip`` target.
9743f35ef5SPaul Beesley
98616b3ce2SRobin van der Gracht-  ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
99616b3ce2SRobin van der Gracht   file that contains the BL32 private key in PEM format or a PKCS11 URI. If
100616b3ce2SRobin van der Gracht   ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key.
10143f35ef5SPaul Beesley
102*1b7f51eaSJaylyn Ren-  ``RMM``: This is an optional build option used when ``ENABLE_RME`` is set.
103*1b7f51eaSJaylyn Ren   It specifies the path to RMM binary for the ``fip`` target. If the RMM option
104*1b7f51eaSJaylyn Ren   is not specified, TF-A builds the TRP to load and run at R-EL2.
105*1b7f51eaSJaylyn Ren
10643f35ef5SPaul Beesley-  ``BL33``: Path to BL33 image in the host file system. This is mandatory for
10743f35ef5SPaul Beesley   ``fip`` target in case TF-A BL2 is used.
10843f35ef5SPaul Beesley
109616b3ce2SRobin van der Gracht-  ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
110616b3ce2SRobin van der Gracht   file that contains the BL33 private key in PEM format or a PKCS11 URI. If
111616b3ce2SRobin van der Gracht   ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key.
11243f35ef5SPaul Beesley
11343f35ef5SPaul Beesley-  ``BRANCH_PROTECTION``: Numeric value to enable ARMv8.3 Pointer Authentication
11443f35ef5SPaul Beesley   and ARMv8.5 Branch Target Identification support for TF-A BL images themselves.
11543f35ef5SPaul Beesley   If enabled, it is needed to use a compiler that supports the option
11643f35ef5SPaul Beesley   ``-mbranch-protection``. Selects the branch protection features to use:
11743f35ef5SPaul Beesley-  0: Default value turns off all types of branch protection
11843f35ef5SPaul Beesley-  1: Enables all types of branch protection features
11943f35ef5SPaul Beesley-  2: Return address signing to its standard level
12043f35ef5SPaul Beesley-  3: Extend the signing to include leaf functions
1213768fecfSAlexei Fedorov-  4: Turn on branch target identification mechanism
12243f35ef5SPaul Beesley
12343f35ef5SPaul Beesley   The table below summarizes ``BRANCH_PROTECTION`` values, GCC compilation options
12443f35ef5SPaul Beesley   and resulting PAuth/BTI features.
12543f35ef5SPaul Beesley
12643f35ef5SPaul Beesley   +-------+--------------+-------+-----+
12743f35ef5SPaul Beesley   | Value |  GCC option  | PAuth | BTI |
12843f35ef5SPaul Beesley   +=======+==============+=======+=====+
12943f35ef5SPaul Beesley   |   0   |     none     |   N   |  N  |
13043f35ef5SPaul Beesley   +-------+--------------+-------+-----+
13143f35ef5SPaul Beesley   |   1   |   standard   |   Y   |  Y  |
13243f35ef5SPaul Beesley   +-------+--------------+-------+-----+
13343f35ef5SPaul Beesley   |   2   |   pac-ret    |   Y   |  N  |
13443f35ef5SPaul Beesley   +-------+--------------+-------+-----+
13543f35ef5SPaul Beesley   |   3   | pac-ret+leaf |   Y   |  N  |
13643f35ef5SPaul Beesley   +-------+--------------+-------+-----+
1373768fecfSAlexei Fedorov   |   4   |     bti      |   N   |  Y  |
1383768fecfSAlexei Fedorov   +-------+--------------+-------+-----+
13943f35ef5SPaul Beesley
140700e7685SManish Pandey   This option defaults to 0.
14143f35ef5SPaul Beesley   Note that Pointer Authentication is enabled for Non-secure world
14243f35ef5SPaul Beesley   irrespective of the value of this option if the CPU supports it.
14343f35ef5SPaul Beesley
14443f35ef5SPaul Beesley-  ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the
14543f35ef5SPaul Beesley   compilation of each build. It must be set to a C string (including quotes
14643f35ef5SPaul Beesley   where applicable). Defaults to a string that contains the time and date of
14743f35ef5SPaul Beesley   the compilation.
14843f35ef5SPaul Beesley
14943f35ef5SPaul Beesley-  ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A
15043f35ef5SPaul Beesley   build to be uniquely identified. Defaults to the current git commit id.
15143f35ef5SPaul Beesley
15229214e95SGrant Likely-  ``BUILD_BASE``: Output directory for the build. Defaults to ``./build``
15329214e95SGrant Likely
15443f35ef5SPaul Beesley-  ``CFLAGS``: Extra user options appended on the compiler's command line in
15543f35ef5SPaul Beesley   addition to the options set by the build system.
15643f35ef5SPaul Beesley
15743f35ef5SPaul Beesley-  ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may
15843f35ef5SPaul Beesley   release several CPUs out of reset. It can take either 0 (several CPUs may be
15943f35ef5SPaul Beesley   brought up) or 1 (only one CPU will ever be brought up during cold reset).
16043f35ef5SPaul Beesley   Default is 0. If the platform always brings up a single CPU, there is no
16143f35ef5SPaul Beesley   need to distinguish between primary and secondary CPUs and the boot path can
16243f35ef5SPaul Beesley   be optimised. The ``plat_is_my_cpu_primary()`` and
16343f35ef5SPaul Beesley   ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need
16443f35ef5SPaul Beesley   to be implemented in this case.
16543f35ef5SPaul Beesley
1663bff910dSSandrine Bailleux-  ``COT``: When Trusted Boot is enabled, selects the desired chain of trust.
1673bff910dSSandrine Bailleux   Defaults to ``tbbr``.
1683bff910dSSandrine Bailleux
16943f35ef5SPaul Beesley-  ``CRASH_REPORTING``: A non-zero value enables a console dump of processor
17043f35ef5SPaul Beesley   register state when an unexpected exception occurs during execution of
17143f35ef5SPaul Beesley   BL31. This option defaults to the value of ``DEBUG`` - i.e. by default
17243f35ef5SPaul Beesley   this is only enabled for a debug build of the firmware.
17343f35ef5SPaul Beesley
17443f35ef5SPaul Beesley-  ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
17543f35ef5SPaul Beesley   certificate generation tool to create new keys in case no valid keys are
17643f35ef5SPaul Beesley   present or specified. Allowed options are '0' or '1'. Default is '1'.
17743f35ef5SPaul Beesley
17843f35ef5SPaul Beesley-  ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause
17943f35ef5SPaul Beesley   the AArch32 system registers to be included when saving and restoring the
18043f35ef5SPaul Beesley   CPU context. The option must be set to 0 for AArch64-only platforms (that
18143f35ef5SPaul Beesley   is on hardware that does not implement AArch32, or at least not at EL1 and
18243f35ef5SPaul Beesley   higher ELs). Default value is 1.
18343f35ef5SPaul Beesley
18443f35ef5SPaul Beesley-  ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP
18543f35ef5SPaul Beesley   registers to be included when saving and restoring the CPU context. Default
18643f35ef5SPaul Beesley   is 0.
18743f35ef5SPaul Beesley
1889acff28aSArvind Ram Prakash-  ``CTX_INCLUDE_MPAM_REGS``: Boolean option that, when set to 1, will cause the
1899acff28aSArvind Ram Prakash   Memory System Resource Partitioning and Monitoring (MPAM)
1909acff28aSArvind Ram Prakash   registers to be included when saving and restoring the CPU context.
1919acff28aSArvind Ram Prakash   Default is '0'.
1929acff28aSArvind Ram Prakash
193d9e984ccSJayanth Dodderi Chidanand-  ``CTX_INCLUDE_NEVE_REGS``: Numeric value, when set will cause the Armv8.4-NV
194d9e984ccSJayanth Dodderi Chidanand   registers to be saved/restored when entering/exiting an EL2 execution
195d9e984ccSJayanth Dodderi Chidanand   context. This flag can take values 0 to 2, to align with the
196641571c7SAndre Przywara   ``ENABLE_FEAT`` mechanism. Default value is 0.
197d9e984ccSJayanth Dodderi Chidanand
198d9e984ccSJayanth Dodderi Chidanand-  ``CTX_INCLUDE_PAUTH_REGS``: Numeric value to enable the Pointer
199d9e984ccSJayanth Dodderi Chidanand   Authentication for Secure world. This will cause the ARMv8.3-PAuth registers
200d9e984ccSJayanth Dodderi Chidanand   to be included when saving and restoring the CPU context as part of world
201641571c7SAndre Przywara   switch. This flag can take values 0 to 2, to align with ``ENABLE_FEAT``
202d9e984ccSJayanth Dodderi Chidanand   mechanism. Default value is 0.
203d9e984ccSJayanth Dodderi Chidanand
20443f35ef5SPaul Beesley   Note that Pointer Authentication is enabled for Non-secure world irrespective
20543f35ef5SPaul Beesley   of the value of this flag if the CPU supports it.
20643f35ef5SPaul Beesley
20743f35ef5SPaul Beesley-  ``DEBUG``: Chooses between a debug and release build. It can take either 0
20843f35ef5SPaul Beesley   (release) or 1 (debug) as values. 0 is the default.
20943f35ef5SPaul Beesley
2107cda17bbSSumit Garg-  ``DECRYPTION_SUPPORT``: This build flag enables the user to select the
2117cda17bbSSumit Garg   authenticated decryption algorithm to be used to decrypt firmware/s during
2127cda17bbSSumit Garg   boot. It accepts 2 values: ``aes_gcm`` and ``none``. The default value of
2137cda17bbSSumit Garg   this flag is ``none`` to disable firmware decryption which is an optional
214700e7685SManish Pandey   feature as per TBBR.
2157cda17bbSSumit Garg
21643f35ef5SPaul Beesley-  ``DISABLE_BIN_GENERATION``: Boolean option to disable the generation
21743f35ef5SPaul Beesley   of the binary image. If set to 1, then only the ELF image is built.
21843f35ef5SPaul Beesley   0 is the default.
21943f35ef5SPaul Beesley
22083a4dae1SBoyan Karatotev-  ``DISABLE_MTPMU``: Numeric option to disable ``FEAT_MTPMU`` (Multi Threaded
22183a4dae1SBoyan Karatotev   PMU). ``FEAT_MTPMU`` is an optional feature available on Armv8.6 onwards.
222641571c7SAndre Przywara   This flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
22383a4dae1SBoyan Karatotev   mechanism. Default is ``0``.
2240063dd17SJavier Almansa Sobrino
22543f35ef5SPaul Beesley-  ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted
22643f35ef5SPaul Beesley   Board Boot authentication at runtime. This option is meant to be enabled only
22743f35ef5SPaul Beesley   for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this
22843f35ef5SPaul Beesley   flag has to be enabled. 0 is the default.
22943f35ef5SPaul Beesley
23043f35ef5SPaul Beesley-  ``E``: Boolean option to make warnings into errors. Default is 1.
23143f35ef5SPaul Beesley
232291be198SBoyan Karatotev   When specifying higher warnings levels (``W=1`` and higher), this option
233291be198SBoyan Karatotev   defaults to 0. This is done to encourage contributors to use them, as they
234291be198SBoyan Karatotev   are expected to produce warnings that would otherwise fail the build. New
235291be198SBoyan Karatotev   contributions are still expected to build with ``W=0`` and ``E=1`` (the
236291be198SBoyan Karatotev   default).
237291be198SBoyan Karatotev
238ae770fedSYann Gautier-  ``EARLY_CONSOLE``: This option is used to enable early traces before default
239ae770fedSYann Gautier   console is properly setup. It introduces EARLY_* traces macros, that will
240ae770fedSYann Gautier   use the non-EARLY traces macros if the flag is enabled, or do nothing
241ae770fedSYann Gautier   otherwise. To use this feature, platforms will have to create the function
242ae770fedSYann Gautier   plat_setup_early_console().
243ae770fedSYann Gautier   Default is 0 (disabled)
244ae770fedSYann Gautier
24543f35ef5SPaul Beesley-  ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of
24643f35ef5SPaul Beesley   the normal boot flow. It must specify the entry point address of the EL3
24743f35ef5SPaul Beesley   payload. Please refer to the "Booting an EL3 payload" section for more
24843f35ef5SPaul Beesley   details.
24943f35ef5SPaul Beesley
2501fd685a7SChris Kay-  ``ENABLE_AMU_AUXILIARY_COUNTERS``: Enables support for AMU auxiliary counters
2511fd685a7SChris Kay   (also known as group 1 counters). These are implementation-defined counters,
2521fd685a7SChris Kay   and as such require additional platform configuration. Default is 0.
2531fd685a7SChris Kay
254742ca230SChris Kay-  ``ENABLE_AMU_FCONF``: Enables configuration of the AMU through FCONF, which
255742ca230SChris Kay   allows platforms with auxiliary counters to describe them via the
256742ca230SChris Kay   ``HW_CONFIG`` device tree blob. Default is 0.
257742ca230SChris Kay
25843f35ef5SPaul Beesley-  ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()``
25943f35ef5SPaul Beesley   are compiled out. For debug builds, this option defaults to 1, and calls to
26043f35ef5SPaul Beesley   ``assert()`` are left in place. For release builds, this option defaults to 0
26143f35ef5SPaul Beesley   and calls to ``assert()`` function are compiled out. This option can be set
26243f35ef5SPaul Beesley   independently of ``DEBUG``. It can also be used to hide any auxiliary code
26343f35ef5SPaul Beesley   that is only required for the assertion and does not fit in the assertion
26443f35ef5SPaul Beesley   itself.
26543f35ef5SPaul Beesley
26668c76088SAlexei Fedorov-  ``ENABLE_BACKTRACE``: This option controls whether to enable backtrace
26743f35ef5SPaul Beesley   dumps or not. It is supported in both AArch64 and AArch32. However, in
26843f35ef5SPaul Beesley   AArch32 the format of the frame records are not defined in the AAPCS and they
26943f35ef5SPaul Beesley   are defined by the implementation. This implementation of backtrace only
27043f35ef5SPaul Beesley   supports the format used by GCC when T32 interworking is disabled. For this
27143f35ef5SPaul Beesley   reason enabling this option in AArch32 will force the compiler to only
27243f35ef5SPaul Beesley   generate A32 code. This option is enabled by default only in AArch64 debug
27343f35ef5SPaul Beesley   builds, but this behaviour can be overridden in each platform's Makefile or
27443f35ef5SPaul Beesley   in the build command line.
27543f35ef5SPaul Beesley
276641571c7SAndre Przywara-  ``ENABLE_FEAT``
277641571c7SAndre Przywara   The Arm architecture defines several architecture extension features,
278641571c7SAndre Przywara   named FEAT_xxx in the architecure manual. Some of those features require
279641571c7SAndre Przywara   setup code in higher exception levels, other features might be used by TF-A
280641571c7SAndre Przywara   code itself.
281641571c7SAndre Przywara   Most of the feature flags defined in the TF-A build system permit to take
282641571c7SAndre Przywara   the values 0, 1 or 2, with the following meaning:
283641571c7SAndre Przywara
284641571c7SAndre Przywara   ::
285641571c7SAndre Przywara
286641571c7SAndre Przywara     ENABLE_FEAT_* = 0: Feature is disabled statically at compile time.
287641571c7SAndre Przywara     ENABLE_FEAT_* = 1: Feature is enabled unconditionally at compile time.
288641571c7SAndre Przywara     ENABLE_FEAT_* = 2: Feature is enabled, but checked at runtime.
289641571c7SAndre Przywara
290641571c7SAndre Przywara   When setting the flag to 0, the feature is disabled during compilation,
291641571c7SAndre Przywara   and the compiler's optimisation stage and the linker will try to remove
292641571c7SAndre Przywara   as much of this code as possible.
293641571c7SAndre Przywara   If it is defined to 1, the code will use the feature unconditionally, so the
294641571c7SAndre Przywara   CPU is expected to support that feature. The FEATURE_DETECTION debug
295641571c7SAndre Przywara   feature, if enabled, will verify this.
296641571c7SAndre Przywara   If the feature flag is set to 2, support for the feature will be compiled
297641571c7SAndre Przywara   in, but its existence will be checked at runtime, so it works on CPUs with
298641571c7SAndre Przywara   or without the feature. This is mostly useful for platforms which either
299641571c7SAndre Przywara   support multiple different CPUs, or where the CPU is configured at runtime,
300641571c7SAndre Przywara   like in emulators.
301641571c7SAndre Przywara
302d23acc9eSAndre Przywara-  ``ENABLE_FEAT_AMU``: Numeric value to enable Activity Monitor Unit
303d23acc9eSAndre Przywara   extensions. This flag can take the values 0 to 2, to align with the
304641571c7SAndre Przywara   ``ENABLE_FEAT`` mechanism. This is an optional architectural feature
305d23acc9eSAndre Przywara   available on v8.4 onwards. Some v8.2 implementations also implement an AMU
306d23acc9eSAndre Przywara   and this option can be used to enable this feature on those systems as well.
307d23acc9eSAndre Przywara   This flag can take the values 0 to 2, the default is 0.
30864017767SJayanth Dodderi Chidanand
309d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_AMUv1p1``: Numeric value to enable the ``FEAT_AMUv1p1``
310d9e984ccSJayanth Dodderi Chidanand   extension. ``FEAT_AMUv1p1`` is an optional feature available on Arm v8.6
311d9e984ccSJayanth Dodderi Chidanand   onwards. This flag can take the values 0 to 2, to align with the
312641571c7SAndre Przywara   ``ENABLE_FEAT`` mechanism. Default value is ``0``.
313d9e984ccSJayanth Dodderi Chidanand
314d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_CSV2_2``: Numeric value to enable the ``FEAT_CSV2_2``
315d9e984ccSJayanth Dodderi Chidanand   extension. It allows access to the SCXTNUM_EL2 (Software Context Number)
316d9e984ccSJayanth Dodderi Chidanand   register during EL2 context save/restore operations. ``FEAT_CSV2_2`` is an
317d9e984ccSJayanth Dodderi Chidanand   optional feature available on Arm v8.0 onwards. This flag can take values
318641571c7SAndre Przywara   0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
319d9e984ccSJayanth Dodderi Chidanand   Default value is ``0``.
320d9e984ccSJayanth Dodderi Chidanand
32130019d86SSona Mathew-  ``ENABLE_FEAT_CSV2_3``: Numeric value to enable support for ``FEAT_CSV2_3``
32230019d86SSona Mathew   extension. This feature is supported in AArch64 state only and is an optional
32330019d86SSona Mathew   feature available in Arm v8.0 implementations.
32430019d86SSona Mathew   ``FEAT_CSV2_3`` implies the implementation of ``FEAT_CSV2_2``.
32530019d86SSona Mathew   The flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
32630019d86SSona Mathew   mechanism. Default value is ``0``.
32730019d86SSona Mathew
32883271d5aSArvind Ram Prakash- ``ENABLE_FEAT_DEBUGV8P9``: Numeric value to enable ``FEAT_DEBUGV8P9``
32983271d5aSArvind Ram Prakash   extension which allows the ability to implement more than 16 breakpoints
33083271d5aSArvind Ram Prakash   and/or watchpoints. This feature is mandatory from v8.9 and is optional
33183271d5aSArvind Ram Prakash   from v8.8. This flag can take the values of 0 to 2, to align with the
33283271d5aSArvind Ram Prakash   ``ENABLE_FEAT`` mechanism. Default value is ``0``.
33383271d5aSArvind Ram Prakash
334d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_DIT``: Numeric value to enable ``FEAT_DIT`` (Data Independent
335d9e984ccSJayanth Dodderi Chidanand   Timing) extension. It allows setting the ``DIT`` bit of PSTATE in EL3.
336d9e984ccSJayanth Dodderi Chidanand   ``FEAT_DIT`` is a mandatory  architectural feature and is enabled from v8.4
337d9e984ccSJayanth Dodderi Chidanand   and upwards. This flag can take the values 0 to 2, to align  with the
338641571c7SAndre Przywara   ``ENABLE_FEAT`` mechanism. Default value is ``0``.
339d9e984ccSJayanth Dodderi Chidanand
340d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_ECV``: Numeric value to enable support for the Enhanced Counter
34164017767SJayanth Dodderi Chidanand   Virtualization feature, allowing for access to the CNTPOFF_EL2 (Counter-timer
34264017767SJayanth Dodderi Chidanand   Physical Offset register) during EL2 to EL3 context save/restore operations.
343d9e984ccSJayanth Dodderi Chidanand   Its a mandatory architectural feature and is enabled from v8.6 and upwards.
344641571c7SAndre Przywara   This flag can take the values 0 to 2, to align  with the ``ENABLE_FEAT``
345d9e984ccSJayanth Dodderi Chidanand   mechanism. Default value is ``0``.
34664017767SJayanth Dodderi Chidanand
347d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_FGT``: Numeric value to enable support for FGT (Fine Grain Traps)
34864017767SJayanth Dodderi Chidanand   feature allowing for access to the HDFGRTR_EL2 (Hypervisor Debug Fine-Grained
34964017767SJayanth Dodderi Chidanand   Read Trap Register) during EL2 to EL3 context save/restore operations.
350d9e984ccSJayanth Dodderi Chidanand   Its a mandatory architectural feature and is enabled from v8.6 and upwards.
351641571c7SAndre Przywara   This flag can take the values 0 to 2, to align  with the ``ENABLE_FEAT``
352d9e984ccSJayanth Dodderi Chidanand   mechanism. Default value is ``0``.
35364017767SJayanth Dodderi Chidanand
35433e6aaacSArvind Ram Prakash-  ``ENABLE_FEAT_FGT2``: Numeric value to enable support for FGT2
35533e6aaacSArvind Ram Prakash   (Fine Grain Traps 2) feature allowing for access to Fine-grained trap 2 registers
35633e6aaacSArvind Ram Prakash   during  EL2 to EL3 context save/restore operations.
35733e6aaacSArvind Ram Prakash   Its an optional architectural feature and is available from v8.8 and upwards.
35833e6aaacSArvind Ram Prakash   This flag can take the values 0 to 2, to align  with the ``ENABLE_FEAT``
35933e6aaacSArvind Ram Prakash   mechanism. Default value is ``0``.
36033e6aaacSArvind Ram Prakash
361d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_HCX``: Numeric value to set the bit SCR_EL3.HXEn in EL3 to
362d9e984ccSJayanth Dodderi Chidanand   allow access to HCRX_EL2 (extended hypervisor control register) from EL2 as
363d9e984ccSJayanth Dodderi Chidanand   well as adding HCRX_EL2 to the EL2 context save/restore operations. Its a
364d9e984ccSJayanth Dodderi Chidanand   mandatory architectural feature and is enabled from v8.7 and upwards. This
365641571c7SAndre Przywara   flag can take the values 0 to 2, to align  with the ``ENABLE_FEAT``
366d9e984ccSJayanth Dodderi Chidanand   mechanism. Default value is ``0``.
367d9e984ccSJayanth Dodderi Chidanand
3688e397889SGovindraj Raja-  ``ENABLE_FEAT_MTE2``: Numeric value to enable Memory Tagging Extension2
3698e397889SGovindraj Raja   if the platform wants to use this feature and MTE2 is enabled at ELX.
3708e397889SGovindraj Raja   This flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
3718e397889SGovindraj Raja   mechanism. Default value is ``0``.
3720a33adc0SGovindraj Raja
373d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_PAN``: Numeric value to enable the ``FEAT_PAN`` (Privileged
374d9e984ccSJayanth Dodderi Chidanand   Access Never) extension. ``FEAT_PAN`` adds a bit to PSTATE, generating a
375d9e984ccSJayanth Dodderi Chidanand   permission fault for any privileged data access from EL1/EL2 to virtual
376d9e984ccSJayanth Dodderi Chidanand   memory address, accessible at EL0, provided (HCR_EL2.E2H=1). It is a
377d9e984ccSJayanth Dodderi Chidanand   mandatory architectural feature and is enabled from v8.1 and upwards. This
378641571c7SAndre Przywara   flag can take values 0 to 2, to align  with the ``ENABLE_FEAT``
379d9e984ccSJayanth Dodderi Chidanand   mechanism. Default value is ``0``.
380d9e984ccSJayanth Dodderi Chidanand
381d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_RNG``: Numeric value to enable the ``FEAT_RNG`` extension.
382d9e984ccSJayanth Dodderi Chidanand   ``FEAT_RNG`` is an optional feature available on Arm v8.5 onwards. This
383641571c7SAndre Przywara   flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
384ff86e0b4SJuan Pablo Conde   mechanism. Default value is ``0``.
385ff86e0b4SJuan Pablo Conde
386ff86e0b4SJuan Pablo Conde-  ``ENABLE_FEAT_RNG_TRAP``: Numeric value to enable the ``FEAT_RNG_TRAP``
387ff86e0b4SJuan Pablo Conde   extension. This feature is only supported in AArch64 state. This flag can
388641571c7SAndre Przywara   take values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
389ff86e0b4SJuan Pablo Conde   Default value is ``0``. ``FEAT_RNG_TRAP`` is an optional feature from
390ff86e0b4SJuan Pablo Conde   Armv8.5 onwards.
391d9e984ccSJayanth Dodderi Chidanand
39224077098SAndre Przywara-  ``ENABLE_FEAT_SB``: Boolean option to let the TF-A code use the ``FEAT_SB``
39324077098SAndre Przywara   (Speculation Barrier) instruction ``FEAT_SB`` is an optional feature and
39424077098SAndre Przywara   defaults to ``0`` for pre-Armv8.5 CPUs, but is mandatory for Armv8.5 or
39524077098SAndre Przywara   later CPUs. It is enabled from v8.5 and upwards and if needed can be
39624077098SAndre Przywara   overidden from platforms explicitly.
397d9e984ccSJayanth Dodderi Chidanand
398d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_SEL2``: Numeric value to enable the ``FEAT_SEL2`` (Secure EL2)
399d9e984ccSJayanth Dodderi Chidanand   extension. ``FEAT_SEL2`` is a mandatory feature available on Arm v8.4.
400641571c7SAndre Przywara   This flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
401d9e984ccSJayanth Dodderi Chidanand   mechanism. Default is ``0``.
402d9e984ccSJayanth Dodderi Chidanand
403781d07a4SJayanth Dodderi Chidanand-  ``ENABLE_FEAT_TWED``: Numeric value to enable the ``FEAT_TWED`` (Delayed
404781d07a4SJayanth Dodderi Chidanand   trapping of WFE Instruction) extension. ``FEAT_TWED`` is a optional feature
405781d07a4SJayanth Dodderi Chidanand   available on Arm v8.6. This flag can take values 0 to 2, to align with the
406641571c7SAndre Przywara   ``ENABLE_FEAT`` mechanism. Default is ``0``.
407781d07a4SJayanth Dodderi Chidanand
408781d07a4SJayanth Dodderi Chidanand    When ``ENABLE_FEAT_TWED`` is set to ``1``, WFE instruction trapping gets
409781d07a4SJayanth Dodderi Chidanand    delayed by the amount of value in ``TWED_DELAY``.
410781d07a4SJayanth Dodderi Chidanand
411d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_VHE``: Numeric value to enable the ``FEAT_VHE`` (Virtualization
412d9e984ccSJayanth Dodderi Chidanand   Host Extensions) extension. It allows access to CONTEXTIDR_EL2 register
413d9e984ccSJayanth Dodderi Chidanand   during EL2 context save/restore operations.``FEAT_VHE`` is a mandatory
414d9e984ccSJayanth Dodderi Chidanand   architectural feature and is enabled from v8.1 and upwards. It can take
415641571c7SAndre Przywara   values 0 to 2, to align  with the ``ENABLE_FEAT`` mechanism.
416d9e984ccSJayanth Dodderi Chidanand   Default value is ``0``.
417cb4ec47bSjohpow01
418d3331603SMark Brown-  ``ENABLE_FEAT_TCR2``: Numeric value to set the bit SCR_EL3.ENTCR2 in EL3 to
419d3331603SMark Brown   allow access to TCR2_EL2 (extended translation control) from EL2 as
420d3331603SMark Brown   well as adding TCR2_EL2 to the EL2 context save/restore operations. Its a
421d3331603SMark Brown   mandatory architectural feature and is enabled from v8.9 and upwards. This
422641571c7SAndre Przywara   flag can take the values 0 to 2, to align  with the ``ENABLE_FEAT``
423d3331603SMark Brown   mechanism. Default value is ``0``.
424d3331603SMark Brown
425062b6c6bSMark Brown-  ``ENABLE_FEAT_S2PIE``: Numeric value to enable support for FEAT_S2PIE
426062b6c6bSMark Brown   at EL2 and below, and context switch relevant registers.  This flag
427641571c7SAndre Przywara   can take the values 0 to 2, to align  with the ``ENABLE_FEAT``
428062b6c6bSMark Brown   mechanism. Default value is ``0``.
429062b6c6bSMark Brown
430062b6c6bSMark Brown-  ``ENABLE_FEAT_S1PIE``: Numeric value to enable support for FEAT_S1PIE
431062b6c6bSMark Brown   at EL2 and below, and context switch relevant registers.  This flag
432641571c7SAndre Przywara   can take the values 0 to 2, to align  with the ``ENABLE_FEAT``
433062b6c6bSMark Brown   mechanism. Default value is ``0``.
434062b6c6bSMark Brown
435062b6c6bSMark Brown-  ``ENABLE_FEAT_S2POE``: Numeric value to enable support for FEAT_S2POE
436062b6c6bSMark Brown   at EL2 and below, and context switch relevant registers.  This flag
437641571c7SAndre Przywara   can take the values 0 to 2, to align  with the ``ENABLE_FEAT``
438062b6c6bSMark Brown   mechanism. Default value is ``0``.
439062b6c6bSMark Brown
440062b6c6bSMark Brown-  ``ENABLE_FEAT_S1POE``: Numeric value to enable support for FEAT_S1POE
441062b6c6bSMark Brown   at EL2 and below, and context switch relevant registers.  This flag
442641571c7SAndre Przywara   can take the values 0 to 2, to align  with the ``ENABLE_FEAT``
443062b6c6bSMark Brown   mechanism. Default value is ``0``.
444062b6c6bSMark Brown
445688ab57bSMark Brown-  ``ENABLE_FEAT_GCS``: Numeric value to set the bit SCR_EL3.GCSEn in EL3 to
446688ab57bSMark Brown   allow use of Guarded Control Stack from EL2 as well as adding the GCS
447688ab57bSMark Brown   registers to the EL2 context save/restore operations. This flag can take
448641571c7SAndre Przywara   the values 0 to 2, to align  with the ``ENABLE_FEAT`` mechanism.
449688ab57bSMark Brown   Default value is ``0``.
450688ab57bSMark Brown
451edbce9aaSzelalem-aweke-  ``ENABLE_LTO``: Boolean option to enable Link Time Optimization (LTO)
452edbce9aaSzelalem-aweke   support in GCC for TF-A. This option is currently only supported for
453edbce9aaSzelalem-aweke   AArch64. Default is 0.
454edbce9aaSzelalem-aweke
455edebefbcSArvind Ram Prakash-  ``ENABLE_FEAT_MPAM``: Numeric value to enable lower ELs to use MPAM
45643f35ef5SPaul Beesley   feature. MPAM is an optional Armv8.4 extension that enables various memory
45743f35ef5SPaul Beesley   system components and resources to define partitions; software running at
45843f35ef5SPaul Beesley   various ELs can assign themselves to desired partition to control their
45943f35ef5SPaul Beesley   performance aspects.
46043f35ef5SPaul Beesley
461641571c7SAndre Przywara   This flag can take values 0 to 2, to align  with the ``ENABLE_FEAT``
462d9e984ccSJayanth Dodderi Chidanand   mechanism. When this option is set to ``1`` or ``2``, EL3 allows lower ELs to
463d9e984ccSJayanth Dodderi Chidanand   access their own MPAM registers without trapping into EL3. This option
464d9e984ccSJayanth Dodderi Chidanand   doesn't make use of partitioning in EL3, however. Platform initialisation
465d9e984ccSJayanth Dodderi Chidanand   code should configure and use partitions in EL3 as required. This option
466edebefbcSArvind Ram Prakash   defaults to ``2`` since MPAM is enabled by default for NS world only.
467edebefbcSArvind Ram Prakash   The flag is automatically disabled when the target
468edebefbcSArvind Ram Prakash   architecture is AArch32.
46943f35ef5SPaul Beesley
47068120783SChris Kay-  ``ENABLE_MPMM``: Boolean option to enable support for the Maximum Power
47168120783SChris Kay   Mitigation Mechanism supported by certain Arm cores, which allows the SoC
47268120783SChris Kay   firmware to detect and limit high activity events to assist in SoC processor
47368120783SChris Kay   power domain dynamic power budgeting and limit the triggering of whole-rail
47468120783SChris Kay   (i.e. clock chopping) responses to overcurrent conditions. Defaults to ``0``.
47568120783SChris Kay
47668120783SChris Kay-  ``ENABLE_MPMM_FCONF``: Enables configuration of MPMM through FCONF, which
47768120783SChris Kay   allows platforms with cores supporting MPMM to describe them via the
47868120783SChris Kay   ``HW_CONFIG`` device tree blob. Default is 0.
47968120783SChris Kay
48043f35ef5SPaul Beesley-  ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE)
48143f35ef5SPaul Beesley   support within generic code in TF-A. This option is currently only supported
48242d4d3baSArvind Ram Prakash   in BL2, BL31, and BL32 (TSP) for AARCH64 binaries, and
48342d4d3baSArvind Ram Prakash   in BL32 (SP_min) for AARCH32. Default is 0.
48443f35ef5SPaul Beesley
48543f35ef5SPaul Beesley-  ``ENABLE_PMF``: Boolean option to enable support for optional Performance
48643f35ef5SPaul Beesley   Measurement Framework(PMF). Default is 0.
48743f35ef5SPaul Beesley
48843f35ef5SPaul Beesley-  ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI
48943f35ef5SPaul Beesley   functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0.
49043f35ef5SPaul Beesley   In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must
49143f35ef5SPaul Beesley   be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in
49243f35ef5SPaul Beesley   software.
49343f35ef5SPaul Beesley
49443f35ef5SPaul Beesley-  ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime
49543f35ef5SPaul Beesley   instrumentation which injects timestamp collection points into TF-A to
49643f35ef5SPaul Beesley   allow runtime performance to be measured. Currently, only PSCI is
49743f35ef5SPaul Beesley   instrumented. Enabling this option enables the ``ENABLE_PMF`` build option
49843f35ef5SPaul Beesley   as well. Default is 0.
49943f35ef5SPaul Beesley
5006437a09aSAndre Przywara-  ``ENABLE_SPE_FOR_NS`` : Numeric value to enable Statistical Profiling
50143f35ef5SPaul Beesley   extensions. This is an optional architectural feature for AArch64.
502641571c7SAndre Przywara   This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
5036437a09aSAndre Przywara   mechanism. The default is 2 but is automatically disabled when the target
5046437a09aSAndre Przywara   architecture is AArch32.
50543f35ef5SPaul Beesley
5062b0bc4e0SJayanth Dodderi Chidanand-  ``ENABLE_SVE_FOR_NS``: Numeric value to enable Scalable Vector Extension
50743f35ef5SPaul Beesley   (SVE) for the Non-secure world only. SVE is an optional architectural feature
50843f35ef5SPaul Beesley   for AArch64. Note that when SVE is enabled for the Non-secure world, access
5090c5e7d1cSMax Shvetsov   to SIMD and floating-point functionality from the Secure world is disabled by
5100c5e7d1cSMax Shvetsov   default and controlled with ENABLE_SVE_FOR_SWD.
51143f35ef5SPaul Beesley   This is to avoid corruption of the Non-secure world data in the Z-registers
51243f35ef5SPaul Beesley   which are aliased by the SIMD and FP registers. The build option is not
51343f35ef5SPaul Beesley   compatible with the ``CTX_INCLUDE_FPREGS`` build option, and will raise an
5140d122947SBoyan Karatotev   assert on platforms where SVE is implemented and ``ENABLE_SVE_FOR_NS``
5150d122947SBoyan Karatotev   enabled.  This flag can take the values 0 to 2, to align with the
516641571c7SAndre Przywara   ``ENABLE_FEAT`` mechanism. At this time, this build option cannot be
5170d122947SBoyan Karatotev   used on systems that have SPM_MM enabled. The default is 1.
51843f35ef5SPaul Beesley
5190c5e7d1cSMax Shvetsov-  ``ENABLE_SVE_FOR_SWD``: Boolean option to enable SVE for the Secure world.
5200c5e7d1cSMax Shvetsov   SVE is an optional architectural feature for AArch64. Note that this option
5210d122947SBoyan Karatotev   requires ENABLE_SVE_FOR_NS to be enabled. The default is 0 and it is
5220d122947SBoyan Karatotev   automatically disabled when the target architecture is AArch32.
5230c5e7d1cSMax Shvetsov
52443f35ef5SPaul Beesley-  ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection
52543f35ef5SPaul Beesley   checks in GCC. Allowed values are "all", "strong", "default" and "none". The
52643f35ef5SPaul Beesley   default value is set to "none". "strong" is the recommended stack protection
52743f35ef5SPaul Beesley   level if this feature is desired. "none" disables the stack protection. For
52843f35ef5SPaul Beesley   all values other than "none", the ``plat_get_stack_protector_canary()``
52943f35ef5SPaul Beesley   platform hook needs to be implemented. The value is passed as the last
53043f35ef5SPaul Beesley   component of the option ``-fstack-protector-$ENABLE_STACK_PROTECTOR``.
53143f35ef5SPaul Beesley
532f97062a5SSumit Garg-  ``ENCRYPT_BL31``: Binary flag to enable encryption of BL31 firmware. This
533700e7685SManish Pandey   flag depends on ``DECRYPTION_SUPPORT`` build flag.
534f97062a5SSumit Garg
535f97062a5SSumit Garg-  ``ENCRYPT_BL32``: Binary flag to enable encryption of Secure BL32 payload.
536700e7685SManish Pandey   This flag depends on ``DECRYPTION_SUPPORT`` build flag.
537f97062a5SSumit Garg
538f97062a5SSumit Garg-  ``ENC_KEY``: A 32-byte (256-bit) symmetric key in hex string format. It could
539f97062a5SSumit Garg   either be SSK or BSSK depending on ``FW_ENC_STATUS`` flag. This value depends
540700e7685SManish Pandey   on ``DECRYPTION_SUPPORT`` build flag.
541f97062a5SSumit Garg
542f97062a5SSumit Garg-  ``ENC_NONCE``: A 12-byte (96-bit) encryption nonce or Initialization Vector
543f97062a5SSumit Garg   (IV) in hex string format. This value depends on ``DECRYPTION_SUPPORT``
544700e7685SManish Pandey   build flag.
545f97062a5SSumit Garg
54643f35ef5SPaul Beesley-  ``ERROR_DEPRECATED``: This option decides whether to treat the usage of
54743f35ef5SPaul Beesley   deprecated platform APIs, helper functions or drivers within Trusted
54843f35ef5SPaul Beesley   Firmware as error. It can take the value 1 (flag the use of deprecated
54943f35ef5SPaul Beesley   APIs as error) or 0. The default is 0.
55043f35ef5SPaul Beesley
551ffdf5ea4SRajasekaran Kalidoss-  ``ETHOSN_NPU_DRIVER``: boolean option to enable a SiP service that can
552ffdf5ea4SRajasekaran Kalidoss   configure an Arm® Ethos™-N NPU. To use this service the target platform's
553ffdf5ea4SRajasekaran Kalidoss   ``HW_CONFIG`` must include the device tree nodes for the NPU. Currently, only
554ffdf5ea4SRajasekaran Kalidoss   the Arm Juno platform has this included in its ``HW_CONFIG`` and the platform
555ffdf5ea4SRajasekaran Kalidoss   only loads the ``HW_CONFIG`` in AArch64 builds. Default is 0.
556ffdf5ea4SRajasekaran Kalidoss
557ffdf5ea4SRajasekaran Kalidoss-  ``ETHOSN_NPU_TZMP1``: boolean option to enable TZMP1 support for the
558ffdf5ea4SRajasekaran Kalidoss   Arm® Ethos™-N NPU. Requires ``ETHOSN_NPU_DRIVER`` and
559ffdf5ea4SRajasekaran Kalidoss   ``TRUSTED_BOARD_BOOT`` to be enabled.
560ffdf5ea4SRajasekaran Kalidoss
561ffdf5ea4SRajasekaran Kalidoss-  ``ETHOSN_NPU_FW``: location of the NPU firmware binary
562ffdf5ea4SRajasekaran Kalidoss   (```ethosn.bin```). This firmware image will be included in the FIP and
563ffdf5ea4SRajasekaran Kalidoss   loaded at runtime.
564ffdf5ea4SRajasekaran Kalidoss
56543f35ef5SPaul Beesley-  ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions
56643f35ef5SPaul Beesley   targeted at EL3. When set ``0`` (default), no exceptions are expected or
5677c2fe62fSRaghu Krishnamurthy   handled at EL3, and a panic will result. The exception to this rule is when
5687c2fe62fSRaghu Krishnamurthy   ``SPMD_SPM_AT_SEL2`` is set to ``1``, in which case, only exceptions
5697c2fe62fSRaghu Krishnamurthy   occuring during normal world execution, are trapped to EL3. Any exception
5707c2fe62fSRaghu Krishnamurthy   trapped during secure world execution are trapped to the SPMC. This is
5717c2fe62fSRaghu Krishnamurthy   supported only for AArch64 builds.
57243f35ef5SPaul Beesley
5736ac269d1SJavier Almansa Sobrino-  ``EVENT_LOG_LEVEL``: Chooses the log level to use for Measured Boot when
5746ac269d1SJavier Almansa Sobrino   ``MEASURED_BOOT`` is enabled. For a list of valid values, see ``LOG_LEVEL``.
5756ac269d1SJavier Almansa Sobrino   Default value is 40 (LOG_LEVEL_INFO).
5766ac269d1SJavier Almansa Sobrino
57743f35ef5SPaul Beesley-  ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault
57843f35ef5SPaul Beesley   injection from lower ELs, and this build option enables lower ELs to use
57943f35ef5SPaul Beesley   Error Records accessed via System Registers to inject faults. This is
58043f35ef5SPaul Beesley   applicable only to AArch64 builds.
58143f35ef5SPaul Beesley
58243f35ef5SPaul Beesley   This feature is intended for testing purposes only, and is advisable to keep
58343f35ef5SPaul Beesley   disabled for production images.
58443f35ef5SPaul Beesley
58543f35ef5SPaul Beesley-  ``FIP_NAME``: This is an optional build option which specifies the FIP
58643f35ef5SPaul Beesley   filename for the ``fip`` target. Default is ``fip.bin``.
58743f35ef5SPaul Beesley
58843f35ef5SPaul Beesley-  ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU
58943f35ef5SPaul Beesley   FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``.
59043f35ef5SPaul Beesley
591f97062a5SSumit Garg-  ``FW_ENC_STATUS``: Top level firmware's encryption numeric flag, values:
592f97062a5SSumit Garg
593f97062a5SSumit Garg   ::
594f97062a5SSumit Garg
595f97062a5SSumit Garg     0: Encryption is done with Secret Symmetric Key (SSK) which is common
596f97062a5SSumit Garg        for a class of devices.
597f97062a5SSumit Garg     1: Encryption is done with Binding Secret Symmetric Key (BSSK) which is
598f97062a5SSumit Garg        unique per device.
599f97062a5SSumit Garg
600700e7685SManish Pandey   This flag depends on ``DECRYPTION_SUPPORT`` build flag.
601f97062a5SSumit Garg
60243f35ef5SPaul Beesley-  ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create``
60343f35ef5SPaul Beesley   tool to create certificates as per the Chain of Trust described in
60443f35ef5SPaul Beesley   :ref:`Trusted Board Boot`. The build system then calls ``fiptool`` to
60543f35ef5SPaul Beesley   include the certificates in the FIP and FWU_FIP. Default value is '0'.
60643f35ef5SPaul Beesley
60743f35ef5SPaul Beesley   Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support
60843f35ef5SPaul Beesley   for the Trusted Board Boot feature in the BL1 and BL2 images, to generate
60943f35ef5SPaul Beesley   the corresponding certificates, and to include those certificates in the
61043f35ef5SPaul Beesley   FIP and FWU_FIP.
61143f35ef5SPaul Beesley
61243f35ef5SPaul Beesley   Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2
61343f35ef5SPaul Beesley   images will not include support for Trusted Board Boot. The FIP will still
61443f35ef5SPaul Beesley   include the corresponding certificates. This FIP can be used to verify the
61543f35ef5SPaul Beesley   Chain of Trust on the host machine through other mechanisms.
61643f35ef5SPaul Beesley
61743f35ef5SPaul Beesley   Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2
61843f35ef5SPaul Beesley   images will include support for Trusted Board Boot, but the FIP and FWU_FIP
61943f35ef5SPaul Beesley   will not include the corresponding certificates, causing a boot failure.
62043f35ef5SPaul Beesley
62143f35ef5SPaul Beesley-  ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have
62243f35ef5SPaul Beesley   inherent support for specific EL3 type interrupts. Setting this build option
62343f35ef5SPaul Beesley   to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both
6246844c347SMadhukar Pappireddy   by :ref:`platform abstraction layer<platform Interrupt Controller API>` and
6256844c347SMadhukar Pappireddy   :ref:`Interrupt Management Framework<Interrupt Management Framework>`.
62643f35ef5SPaul Beesley   This allows GICv2 platforms to enable features requiring EL3 interrupt type.
62743f35ef5SPaul Beesley   This also means that all GICv2 Group 0 interrupts are delivered to EL3, and
62843f35ef5SPaul Beesley   the Secure Payload interrupts needs to be synchronously handed over to Secure
62943f35ef5SPaul Beesley   EL1 for handling. The default value of this option is ``0``, which means the
63043f35ef5SPaul Beesley   Group 0 interrupts are assumed to be handled by Secure EL1.
63143f35ef5SPaul Beesley
63246cc41d5SManish Pandey-  ``HANDLE_EA_EL3_FIRST_NS``: When set to ``1``, External Aborts and SError
63346cc41d5SManish Pandey   Interrupts, resulting from errors in NS world, will be always trapped in
63446cc41d5SManish Pandey   EL3 i.e. in BL31 at runtime. When set to ``0`` (default), these exceptions
63546cc41d5SManish Pandey   will be trapped in the current exception level (or in EL1 if the current
63646cc41d5SManish Pandey   exception level is EL0).
63743f35ef5SPaul Beesley
63843f35ef5SPaul Beesley-  ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific
63943f35ef5SPaul Beesley   software operations are required for CPUs to enter and exit coherency.
64043f35ef5SPaul Beesley   However, newer systems exist where CPUs' entry to and exit from coherency
64143f35ef5SPaul Beesley   is managed in hardware. Such systems require software to only initiate these
64243f35ef5SPaul Beesley   operations, and the rest is managed in hardware, minimizing active software
64343f35ef5SPaul Beesley   management. In such systems, this boolean option enables TF-A to carry out
64443f35ef5SPaul Beesley   build and run-time optimizations during boot and power management operations.
64543f35ef5SPaul Beesley   This option defaults to 0 and if it is enabled, then it implies
64643f35ef5SPaul Beesley   ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled.
64743f35ef5SPaul Beesley
64843f35ef5SPaul Beesley   If this flag is disabled while the platform which TF-A is compiled for
64943f35ef5SPaul Beesley   includes cores that manage coherency in hardware, then a compilation error is
65043f35ef5SPaul Beesley   generated. This is based on the fact that a system cannot have, at the same
65143f35ef5SPaul Beesley   time, cores that manage coherency in hardware and cores that don't. In other
65243f35ef5SPaul Beesley   words, a platform cannot have, at the same time, cores that require
65343f35ef5SPaul Beesley   ``HW_ASSISTED_COHERENCY=1`` and cores that require
65443f35ef5SPaul Beesley   ``HW_ASSISTED_COHERENCY=0``.
65543f35ef5SPaul Beesley
65643f35ef5SPaul Beesley   Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of
65743f35ef5SPaul Beesley   translation library (xlat tables v2) must be used; version 1 of translation
65843f35ef5SPaul Beesley   library is not supported.
65943f35ef5SPaul Beesley
6600ed3be6fSVarun Wadekar-  ``IMPDEF_SYSREG_TRAP``: Numeric value to enable the handling traps for
6610ed3be6fSVarun Wadekar   implementation defined system register accesses from lower ELs. Default
6620ed3be6fSVarun Wadekar   value is ``0``.
6630ed3be6fSVarun Wadekar
664b890b36dSLouis Mayencourt-  ``INVERTED_MEMMAP``: memmap tool print by default lower addresses at the
66547147013SDavid Horstmann   bottom, higher addresses at the top. This build flag can be set to '1' to
666b890b36dSLouis Mayencourt   invert this behavior. Lower addresses will be printed at the top and higher
667b890b36dSLouis Mayencourt   addresses at the bottom.
668b890b36dSLouis Mayencourt
66943f35ef5SPaul Beesley-  ``KEY_ALG``: This build flag enables the user to select the algorithm to be
67043f35ef5SPaul Beesley   used for generating the PKCS keys and subsequent signing of the certificate.
671e78ba69eSLionel Debieve   It accepts 5 values: ``rsa``, ``rsa_1_5``, ``ecdsa``, ``ecdsa-brainpool-regular``
672e78ba69eSLionel Debieve   and ``ecdsa-brainpool-twisted``. The option ``rsa_1_5`` is the legacy PKCS#1
673e78ba69eSLionel Debieve   RSA 1.5 algorithm which is not TBBR compliant and is retained only for
674e78ba69eSLionel Debieve   compatibility. The default value of this flag is ``rsa`` which is the TBBR
675e78ba69eSLionel Debieve   compliant PKCS#1 RSA 2.1 scheme.
67643f35ef5SPaul Beesley
677b8622922SGilad Ben-Yossef-  ``KEY_SIZE``: This build flag enables the user to select the key size for
678b8622922SGilad Ben-Yossef   the algorithm specified by ``KEY_ALG``. The valid values for ``KEY_SIZE``
679b8622922SGilad Ben-Yossef   depend on the chosen algorithm and the cryptographic module.
680b8622922SGilad Ben-Yossef
681e78ba69eSLionel Debieve   +---------------------------+------------------------------------+
682b8622922SGilad Ben-Yossef   |         KEY_ALG           |        Possible key sizes          |
683e78ba69eSLionel Debieve   +===========================+====================================+
684b65dfe40SSandrine Bailleux   |           rsa             | 1024 , 2048 (default), 3072, 4096  |
685e78ba69eSLionel Debieve   +---------------------------+------------------------------------+
6866adeeb47Slaurenw-arm   |          ecdsa            |         256 (default), 384         |
687e78ba69eSLionel Debieve   +---------------------------+------------------------------------+
688e78ba69eSLionel Debieve   |  ecdsa-brainpool-regular  |            unavailable             |
689e78ba69eSLionel Debieve   +---------------------------+------------------------------------+
690e78ba69eSLionel Debieve   |  ecdsa-brainpool-twisted  |            unavailable             |
691e78ba69eSLionel Debieve   +---------------------------+------------------------------------+
692e78ba69eSLionel Debieve
69343f35ef5SPaul Beesley-  ``HASH_ALG``: This build flag enables the user to select the secure hash
69443f35ef5SPaul Beesley   algorithm. It accepts 3 values: ``sha256``, ``sha384`` and ``sha512``.
69543f35ef5SPaul Beesley   The default value of this flag is ``sha256``.
69643f35ef5SPaul Beesley
69743f35ef5SPaul Beesley-  ``LDFLAGS``: Extra user options appended to the linkers' command line in
69843f35ef5SPaul Beesley   addition to the one set by the build system.
69943f35ef5SPaul Beesley
70043f35ef5SPaul Beesley-  ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log
70143f35ef5SPaul Beesley   output compiled into the build. This should be one of the following:
70243f35ef5SPaul Beesley
70343f35ef5SPaul Beesley   ::
70443f35ef5SPaul Beesley
70543f35ef5SPaul Beesley       0  (LOG_LEVEL_NONE)
70643f35ef5SPaul Beesley       10 (LOG_LEVEL_ERROR)
70743f35ef5SPaul Beesley       20 (LOG_LEVEL_NOTICE)
70843f35ef5SPaul Beesley       30 (LOG_LEVEL_WARNING)
70943f35ef5SPaul Beesley       40 (LOG_LEVEL_INFO)
71043f35ef5SPaul Beesley       50 (LOG_LEVEL_VERBOSE)
71143f35ef5SPaul Beesley
71243f35ef5SPaul Beesley   All log output up to and including the selected log level is compiled into
71343f35ef5SPaul Beesley   the build. The default value is 40 in debug builds and 20 in release builds.
71443f35ef5SPaul Beesley
7158c105290SAlexei Fedorov-  ``MEASURED_BOOT``: Boolean flag to include support for the Measured Boot
7160aa0b3afSManish V Badarkhe   feature. This flag can be enabled with ``TRUSTED_BOARD_BOOT`` in order to
7170aa0b3afSManish V Badarkhe   provide trust that the code taking the measurements and recording them has
7180aa0b3afSManish V Badarkhe   not been tampered with.
719cc255b9fSSandrine Bailleux
720700e7685SManish Pandey   This option defaults to 0.
7218c105290SAlexei Fedorov
722019311e7SGovindraj Raja-  ``MARCH_DIRECTIVE``: used to pass a -march option from the platform build
723019311e7SGovindraj Raja   options to the compiler. An example usage:
724019311e7SGovindraj Raja
725019311e7SGovindraj Raja   .. code:: make
726019311e7SGovindraj Raja
727019311e7SGovindraj Raja      MARCH_DIRECTIVE := -march=armv8.5-a
728019311e7SGovindraj Raja
729538516f5SBipin Ravi-  ``HARDEN_SLS``: used to pass -mharden-sls=all from the TF-A build
730538516f5SBipin Ravi   options to the compiler currently supporting only of the options.
731538516f5SBipin Ravi   GCC documentation:
732538516f5SBipin Ravi   https://gcc.gnu.org/onlinedocs/gcc/AArch64-Options.html#index-mharden-sls
733538516f5SBipin Ravi
734538516f5SBipin Ravi   An example usage:
735538516f5SBipin Ravi
736538516f5SBipin Ravi   .. code:: make
737538516f5SBipin Ravi
738538516f5SBipin Ravi      HARDEN_SLS := 1
739538516f5SBipin Ravi
740538516f5SBipin Ravi   This option defaults to 0.
741538516f5SBipin Ravi
74243f35ef5SPaul Beesley-  ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
743616b3ce2SRobin van der Gracht   specifies a file that contains the Non-Trusted World private key in PEM
744616b3ce2SRobin van der Gracht   format or a PKCS11 URI. If ``SAVE_KEYS=1``, only a file is accepted and it
745616b3ce2SRobin van der Gracht   will be used to save the key.
74643f35ef5SPaul Beesley
74743f35ef5SPaul Beesley-  ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is
74843f35ef5SPaul Beesley   optional. It is only needed if the platform makefile specifies that it
74943f35ef5SPaul Beesley   is required in order to build the ``fwu_fip`` target.
75043f35ef5SPaul Beesley
75143f35ef5SPaul Beesley-  ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register
75243f35ef5SPaul Beesley   contents upon world switch. It can take either 0 (don't save and restore) or
75343f35ef5SPaul Beesley   1 (do save and restore). 0 is the default. An SPD may set this to 1 if it
75443f35ef5SPaul Beesley   wants the timer registers to be saved and restored.
75543f35ef5SPaul Beesley
75643f35ef5SPaul Beesley-  ``OVERRIDE_LIBC``: This option allows platforms to override the default libc
75743f35ef5SPaul Beesley   for the BL image. It can be either 0 (include) or 1 (remove). The default
75843f35ef5SPaul Beesley   value is 0.
75943f35ef5SPaul Beesley
76043f35ef5SPaul Beesley-  ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that
76143f35ef5SPaul Beesley   the underlying hardware is not a full PL011 UART but a minimally compliant
76243f35ef5SPaul Beesley   generic UART, which is a subset of the PL011. The driver will not access
76343f35ef5SPaul Beesley   any register that is not part of the SBSA generic UART specification.
76443f35ef5SPaul Beesley   Default value is 0 (a full PL011 compliant UART is present).
76543f35ef5SPaul Beesley
76643f35ef5SPaul Beesley-  ``PLAT``: Choose a platform to build TF-A for. The chosen platform name
76743f35ef5SPaul Beesley   must be subdirectory of any depth under ``plat/``, and must contain a
76843f35ef5SPaul Beesley   platform makefile named ``platform.mk``. For example, to build TF-A for the
76943f35ef5SPaul Beesley   Arm Juno board, select PLAT=juno.
77043f35ef5SPaul Beesley
771bfef8b90SJuan Pablo Conde-  ``PLATFORM_REPORT_CTX_MEM_USE``: Reports the context memory allocated for
772bfef8b90SJuan Pablo Conde   each core as well as the global context. The data includes the memory used
773bfef8b90SJuan Pablo Conde   by each world and each privileged exception level. This build option is
774bfef8b90SJuan Pablo Conde   applicable only for ``ARCH=aarch64`` builds. The default value is 0.
775bfef8b90SJuan Pablo Conde
77643f35ef5SPaul Beesley-  ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image
77743f35ef5SPaul Beesley   instead of the normal boot flow. When defined, it must specify the entry
77843f35ef5SPaul Beesley   point address for the preloaded BL33 image. This option is incompatible with
77943f35ef5SPaul Beesley   ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority
78043f35ef5SPaul Beesley   over ``PRELOADED_BL33_BASE``.
78143f35ef5SPaul Beesley
782f99a69c3SArvind Ram Prakash-  ``PRESERVE_DSU_PMU_REGS``: This options when enabled allows the platform to
783f99a69c3SArvind Ram Prakash   save/restore the DynamIQ Shared Unit's(DSU) Performance Monitoring Unit(PMU)
784f99a69c3SArvind Ram Prakash   registers when the cluster goes through a power cycle. This is disabled by
785f99a69c3SArvind Ram Prakash   default and platforms that require this feature have to enable them.
786f99a69c3SArvind Ram Prakash
78743f35ef5SPaul Beesley-  ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset
78843f35ef5SPaul Beesley   vector address can be programmed or is fixed on the platform. It can take
78943f35ef5SPaul Beesley   either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
79043f35ef5SPaul Beesley   programmable reset address, it is expected that a CPU will start executing
79143f35ef5SPaul Beesley   code directly at the right address, both on a cold and warm reset. In this
79243f35ef5SPaul Beesley   case, there is no need to identify the entrypoint on boot and the boot path
79343f35ef5SPaul Beesley   can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface
79443f35ef5SPaul Beesley   does not need to be implemented in this case.
79543f35ef5SPaul Beesley
79643f35ef5SPaul Beesley-  ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats
79743f35ef5SPaul Beesley   possible for the PSCI power-state parameter: original and extended State-ID
79843f35ef5SPaul Beesley   formats. This flag if set to 1, configures the generic PSCI layer to use the
79943f35ef5SPaul Beesley   extended format. The default value of this flag is 0, which means by default
80043f35ef5SPaul Beesley   the original power-state format is used by the PSCI implementation. This flag
80143f35ef5SPaul Beesley   should be specified by the platform makefile and it governs the return value
80243f35ef5SPaul Beesley   of PSCI_FEATURES API for CPU_SUSPEND smc function id. When this option is
80343f35ef5SPaul Beesley   enabled on Arm platforms, the option ``ARM_RECOM_STATE_ID_ENC`` needs to be
80443f35ef5SPaul Beesley   set to 1 as well.
80543f35ef5SPaul Beesley
80664b4710bSWing Li-  ``PSCI_OS_INIT_MODE``: Boolean flag to enable support for optional PSCI
80764b4710bSWing Li   OS-initiated mode. This option defaults to 0.
80864b4710bSWing Li
809f87e54f7SManish Pandey-  ``ENABLE_FEAT_RAS``: Boolean flag to enable Armv8.2 RAS features. RAS features
81043f35ef5SPaul Beesley   are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2
811970a4a8dSManish Pandey   or later CPUs. This flag can take the values 0 or 1. The default value is 0.
812970a4a8dSManish Pandey   NOTE: This flag enables use of IESB capability to reduce entry latency into
813970a4a8dSManish Pandey   EL3 even when RAS error handling is not performed on the platform. Hence this
814970a4a8dSManish Pandey   flag is recommended to be turned on Armv8.2 and later CPUs.
81543f35ef5SPaul Beesley
81643f35ef5SPaul Beesley-  ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead
81743f35ef5SPaul Beesley   of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
81843f35ef5SPaul Beesley   entrypoint) or 1 (CPU reset to BL31 entrypoint).
81943f35ef5SPaul Beesley   The default value is 0.
82043f35ef5SPaul Beesley
82143f35ef5SPaul Beesley-  ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided
82243f35ef5SPaul Beesley   in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector
82343f35ef5SPaul Beesley   instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
82443f35ef5SPaul Beesley   entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0.
82543f35ef5SPaul Beesley
826d766084fSAlexeiFedorov-  ``RME_GPT_BITLOCK_BLOCK``: This defines the block size (in number of 512MB
827d766084fSAlexeiFedorov-  blocks) covered by a single bit of the bitlock structure during RME GPT
828d766084fSAlexeiFedorov-  operations. The lower the block size, the better opportunity for
829d766084fSAlexeiFedorov-  parallelising GPT operations but at the cost of more bits being needed
830d766084fSAlexeiFedorov-  for the bitlock structure. This numeric parameter can take the values
831d766084fSAlexeiFedorov-  from 0 to 512 and must be a power of 2. The value of 0 is special and
832d766084fSAlexeiFedorov-  and it chooses a single spinlock for all GPT L1 table entries. Default
833d766084fSAlexeiFedorov-  value is 1 which corresponds to block size of 512MB per bit of bitlock
834d766084fSAlexeiFedorov-  structure.
835d766084fSAlexeiFedorov
836d766084fSAlexeiFedorov-  ``RME_GPT_MAX_BLOCK``: Numeric value in MB to define the maximum size of
837ec0088bbSAlexeiFedorov   supported contiguous blocks in GPT Library. This parameter can take the
838ec0088bbSAlexeiFedorov   values 0, 2, 32 and 512. Setting this value to 0 disables use of Contigious
839ec0088bbSAlexeiFedorov   descriptors. Default value is 2.
840ec0088bbSAlexeiFedorov
841616b3ce2SRobin van der Gracht-  ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
842616b3ce2SRobin van der Gracht   file that contains the ROT private key in PEM format or a PKCS11 URI and
843616b3ce2SRobin van der Gracht   enforces public key hash generation. If ``SAVE_KEYS=1``, only a file is
844616b3ce2SRobin van der Gracht   accepted and it will be used to save the key.
84543f35ef5SPaul Beesley
84643f35ef5SPaul Beesley-  ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
84743f35ef5SPaul Beesley   certificate generation tool to save the keys used to establish the Chain of
84843f35ef5SPaul Beesley   Trust. Allowed options are '0' or '1'. Default is '0' (do not save).
84943f35ef5SPaul Beesley
85043f35ef5SPaul Beesley-  ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional.
85143f35ef5SPaul Beesley   If a SCP_BL2 image is present then this option must be passed for the ``fip``
85243f35ef5SPaul Beesley   target.
85343f35ef5SPaul Beesley
854616b3ce2SRobin van der Gracht-  ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
855616b3ce2SRobin van der Gracht   file that contains the SCP_BL2 private key in PEM format or a PKCS11 URI.
856616b3ce2SRobin van der Gracht   If ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key.
85743f35ef5SPaul Beesley
85843f35ef5SPaul Beesley-  ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is
85943f35ef5SPaul Beesley   optional. It is only needed if the platform makefile specifies that it
86043f35ef5SPaul Beesley   is required in order to build the ``fwu_fip`` target.
86143f35ef5SPaul Beesley
86243f35ef5SPaul Beesley-  ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software
86343f35ef5SPaul Beesley   Delegated Exception Interface to BL31 image. This defaults to ``0``.
86443f35ef5SPaul Beesley
86543f35ef5SPaul Beesley   When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be
86643f35ef5SPaul Beesley   set to ``1``.
86743f35ef5SPaul Beesley
86843f35ef5SPaul Beesley-  ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be
86943f35ef5SPaul Beesley   isolated on separate memory pages. This is a trade-off between security and
87043f35ef5SPaul Beesley   memory usage. See "Isolating code and read-only data on separate memory
8714c65b4deSOlivier Deprez   pages" section in :ref:`Firmware Design`. This flag is disabled by default
8724c65b4deSOlivier Deprez   and affects all BL images.
87343f35ef5SPaul Beesley
874f8578e64SSamuel Holland-  ``SEPARATE_NOBITS_REGION``: Setting this option to ``1`` allows the NOBITS
875f8578e64SSamuel Holland   sections of BL31 (.bss, stacks, page tables, and coherent memory) to be
876f8578e64SSamuel Holland   allocated in RAM discontiguous from the loaded firmware image. When set, the
87747147013SDavid Horstmann   platform is expected to provide definitions for ``BL31_NOBITS_BASE`` and
878f8578e64SSamuel Holland   ``BL31_NOBITS_LIMIT``. When the option is ``0`` (the default), NOBITS
879f8578e64SSamuel Holland   sections are placed in RAM immediately following the loaded firmware image.
880f8578e64SSamuel Holland
88196a8ed14SJiafei Pan-  ``SEPARATE_BL2_NOLOAD_REGION``: Setting this option to ``1`` allows the
88296a8ed14SJiafei Pan   NOLOAD sections of BL2 (.bss, stacks, page tables) to be allocated in RAM
88396a8ed14SJiafei Pan   discontiguous from loaded firmware images. When set, the platform need to
88496a8ed14SJiafei Pan   provide definitions of ``BL2_NOLOAD_START`` and ``BL2_NOLOAD_LIMIT``. This
88596a8ed14SJiafei Pan   flag is disabled by default and NOLOAD sections are placed in RAM immediately
88696a8ed14SJiafei Pan   following the loaded firmware image.
88796a8ed14SJiafei Pan
8882d31cb07SJeremy Linton-  ``SMC_PCI_SUPPORT``: This option allows platforms to handle PCI configuration
8892d31cb07SJeremy Linton   access requests via a standard SMCCC defined in `DEN0115`_. When combined with
8902d31cb07SJeremy Linton   UEFI+ACPI this can provide a certain amount of OS forward compatibility
8912d31cb07SJeremy Linton   with newer platforms that aren't ECAM compliant.
8922d31cb07SJeremy Linton
89343f35ef5SPaul Beesley-  ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A.
89443f35ef5SPaul Beesley   This build option is only valid if ``ARCH=aarch64``. The value should be
89543f35ef5SPaul Beesley   the path to the directory containing the SPD source, relative to
89643f35ef5SPaul Beesley   ``services/spd/``; the directory is expected to contain a makefile called
8974c65b4deSOlivier Deprez   ``<spd-value>.mk``. The SPM Dispatcher standard service is located in
8984c65b4deSOlivier Deprez   services/std_svc/spmd and enabled by ``SPD=spmd``. The SPM Dispatcher
8994c65b4deSOlivier Deprez   cannot be enabled when the ``SPM_MM`` option is enabled.
90043f35ef5SPaul Beesley
90143f35ef5SPaul Beesley-  ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can
90243f35ef5SPaul Beesley   take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
90343f35ef5SPaul Beesley   execution in BL1 just before handing over to BL31. At this point, all
90443f35ef5SPaul Beesley   firmware images have been loaded in memory, and the MMU and caches are
90543f35ef5SPaul Beesley   turned off. Refer to the "Debugging options" section for more details.
90643f35ef5SPaul Beesley
9071d63ae4dSMarc Bonnici-  ``SPMC_AT_EL3`` : This boolean option is used jointly with the SPM
9081d63ae4dSMarc Bonnici   Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC
9091d63ae4dSMarc Bonnici   component runs at the EL3 exception level. The default value is ``0`` (
9101d63ae4dSMarc Bonnici   disabled). This configuration supports pre-Armv8.4 platforms (aka not
91148856003SOlivier Deprez   implementing the ``FEAT_SEL2`` extension).
9121d63ae4dSMarc Bonnici
913801cd3c8SNishant Sharma-  ``SPMC_AT_EL3_SEL0_SP`` : Boolean option to enable SEL0 SP load support when
914801cd3c8SNishant Sharma   ``SPMC_AT_EL3`` is enabled. The default value if ``0`` (disabled). This
915801cd3c8SNishant Sharma   option cannot be enabled (``1``) when (``SPMC_AT_EL3``) is disabled.
916801cd3c8SNishant Sharma
917bb0e3360SJens Wiklander-  ``SPMC_OPTEE`` : This boolean option is used jointly with the SPM
918bb0e3360SJens Wiklander   Dispatcher option (``SPD=spmd``) and with ``SPMD_SPM_AT_SEL2=0`` to
919bb0e3360SJens Wiklander   indicate that the SPMC at S-EL1 is OP-TEE and an OP-TEE specific loading
920bb0e3360SJens Wiklander   mechanism should be used.
921bb0e3360SJens Wiklander
922d9e984ccSJayanth Dodderi Chidanand-  ``SPMD_SPM_AT_SEL2`` : This boolean option is used jointly with the SPM
9234c65b4deSOlivier Deprez   Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC
9241d63ae4dSMarc Bonnici   component runs at the S-EL2 exception level provided by the ``FEAT_SEL2``
9254c65b4deSOlivier Deprez   extension. This is the default when enabling the SPM Dispatcher. When
9264c65b4deSOlivier Deprez   disabled (0) it indicates the SPMC component runs at the S-EL1 execution
9271d63ae4dSMarc Bonnici   state or at EL3 if ``SPMC_AT_EL3`` is enabled. The latter configurations
9281d63ae4dSMarc Bonnici   support pre-Armv8.4 platforms (aka not implementing the ``FEAT_SEL2``
9291d63ae4dSMarc Bonnici   extension).
9304c65b4deSOlivier Deprez
9313f3c341aSPaul Beesley-  ``SPM_MM`` : Boolean option to enable the Management Mode (MM)-based Secure
9324c65b4deSOlivier Deprez   Partition Manager (SPM) implementation. The default value is ``0``
9334c65b4deSOlivier Deprez   (disabled). This option cannot be enabled (``1``) when SPM Dispatcher is
9344c65b4deSOlivier Deprez   enabled (``SPD=spmd``).
9353f3c341aSPaul Beesley
936ce2b1ec6SManish Pandey-  ``SP_LAYOUT_FILE``: Platform provided path to JSON file containing the
9374c65b4deSOlivier Deprez   description of secure partitions. The build system will parse this file and
9384c65b4deSOlivier Deprez   package all secure partition blobs into the FIP. This file is not
9394c65b4deSOlivier Deprez   necessarily part of TF-A tree. Only available when ``SPD=spmd``.
940ce2b1ec6SManish Pandey
94143f35ef5SPaul Beesley-  ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles
94243f35ef5SPaul Beesley   secure interrupts (caught through the FIQ line). Platforms can enable
94343f35ef5SPaul Beesley   this directive if they need to handle such interruption. When enabled,
94443f35ef5SPaul Beesley   the FIQ are handled in monitor mode and non secure world is not allowed
94543f35ef5SPaul Beesley   to mask these events. Platforms that enable FIQ handling in SP_MIN shall
94643f35ef5SPaul Beesley   implement the api ``sp_min_plat_fiq_handler()``. The default value is 0.
94743f35ef5SPaul Beesley
948bebcf27fSMark Brown-  ``SVE_VECTOR_LEN``: SVE vector length to configure in ZCR_EL3.
949bebcf27fSMark Brown   Platforms can configure this if they need to lower the hardware
950bebcf27fSMark Brown   limit, for example due to asymmetric configuration or limitations of
951bebcf27fSMark Brown   software run at lower ELs. The default is the architectural maximum
952bebcf27fSMark Brown   of 2048 which should be suitable for most configurations, the
953bebcf27fSMark Brown   hardware will limit the effective VL to the maximum physically supported
954bebcf27fSMark Brown   VL.
955bebcf27fSMark Brown
9560b22e591SJayanth Dodderi Chidanand-  ``TRNG_SUPPORT``: Setting this to ``1`` enables support for True
9570b22e591SJayanth Dodderi Chidanand   Random Number Generator Interface to BL31 image. This defaults to ``0``.
9580b22e591SJayanth Dodderi Chidanand
95943f35ef5SPaul Beesley-  ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board
96043f35ef5SPaul Beesley   Boot feature. When set to '1', BL1 and BL2 images include support to load
96143f35ef5SPaul Beesley   and verify the certificates and images in a FIP, and BL1 includes support
96243f35ef5SPaul Beesley   for the Firmware Update. The default value is '0'. Generation and inclusion
96343f35ef5SPaul Beesley   of certificates in the FIP and FWU_FIP depends upon the value of the
96443f35ef5SPaul Beesley   ``GENERATE_COT`` option.
96543f35ef5SPaul Beesley
96643f35ef5SPaul Beesley   .. warning::
96743f35ef5SPaul Beesley      This option depends on ``CREATE_KEYS`` to be enabled. If the keys
96843f35ef5SPaul Beesley      already exist in disk, they will be overwritten without further notice.
96943f35ef5SPaul Beesley
97043f35ef5SPaul Beesley-  ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
971616b3ce2SRobin van der Gracht   specifies a file that contains the Trusted World private key in PEM
972616b3ce2SRobin van der Gracht   format or a PKCS11 URI. If ``SAVE_KEYS=1``, only a file is accepted and
973616b3ce2SRobin van der Gracht   it will be used to save the key.
97443f35ef5SPaul Beesley
97543f35ef5SPaul Beesley-  ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or
97643f35ef5SPaul Beesley   synchronous, (see "Initializing a BL32 Image" section in
97743f35ef5SPaul Beesley   :ref:`Firmware Design`). It can take the value 0 (BL32 is initialized using
97843f35ef5SPaul Beesley   synchronous method) or 1 (BL32 is initialized using asynchronous method).
97943f35ef5SPaul Beesley   Default is 0.
98043f35ef5SPaul Beesley
98143f35ef5SPaul Beesley-  ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt
98243f35ef5SPaul Beesley   routing model which routes non-secure interrupts asynchronously from TSP
98343f35ef5SPaul Beesley   to EL3 causing immediate preemption of TSP. The EL3 is responsible
98443f35ef5SPaul Beesley   for saving and restoring the TSP context in this routing model. The
98543f35ef5SPaul Beesley   default routing model (when the value is 0) is to route non-secure
98643f35ef5SPaul Beesley   interrupts to TSP allowing it to save its context and hand over
98743f35ef5SPaul Beesley   synchronously to EL3 via an SMC.
98843f35ef5SPaul Beesley
98943f35ef5SPaul Beesley   .. note::
99043f35ef5SPaul Beesley      When ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT``
99143f35ef5SPaul Beesley      must also be set to ``1``.
99243f35ef5SPaul Beesley
993acd03f4bSManish V Badarkhe-  ``TS_SP_FW_CONFIG``: DTC build flag to include Trusted Services (Crypto and
994acd03f4bSManish V Badarkhe   internal-trusted-storage) as SP in tb_fw_config device tree.
995acd03f4bSManish V Badarkhe
996781d07a4SJayanth Dodderi Chidanand-  ``TWED_DELAY``: Numeric value to be set in order to delay the trapping of
997781d07a4SJayanth Dodderi Chidanand   WFE instruction. ``ENABLE_FEAT_TWED`` build option must be enabled to set
998781d07a4SJayanth Dodderi Chidanand   this delay. It can take values in the range (0-15). Default value is ``0``
999781d07a4SJayanth Dodderi Chidanand   and based on this value, 2^(TWED_DELAY + 8) cycles will be delayed.
1000781d07a4SJayanth Dodderi Chidanand   Platforms need to explicitly update this value based on their requirements.
1001781d07a4SJayanth Dodderi Chidanand
100243f35ef5SPaul Beesley-  ``USE_ARM_LINK``: This flag determines whether to enable support for ARM
100343f35ef5SPaul Beesley   linker. When the ``LINKER`` build variable points to the armlink linker,
100443f35ef5SPaul Beesley   this flag is enabled automatically. To enable support for armlink, platforms
100543f35ef5SPaul Beesley   will have to provide a scatter file for the BL image. Currently, Tegra
100643f35ef5SPaul Beesley   platforms use the armlink support to compile BL3-1 images.
100743f35ef5SPaul Beesley
100843f35ef5SPaul Beesley-  ``USE_COHERENT_MEM``: This flag determines whether to include the coherent
100943f35ef5SPaul Beesley   memory region in the BL memory map or not (see "Use of Coherent memory in
101043f35ef5SPaul Beesley   TF-A" section in :ref:`Firmware Design`). It can take the value 1
101143f35ef5SPaul Beesley   (Coherent memory region is included) or 0 (Coherent memory region is
101243f35ef5SPaul Beesley   excluded). Default is 1.
101343f35ef5SPaul Beesley
1014a6de824fSLouis Mayencourt-  ``ARM_IO_IN_DTB``: This flag determines whether to use IO based on the
1015a6de824fSLouis Mayencourt   firmware configuration framework. This will move the io_policies into a
10160a6e7e3bSLouis Mayencourt   configuration device tree, instead of static structure in the code base.
10170a6e7e3bSLouis Mayencourt
101884ef9cd8SManish V Badarkhe-  ``COT_DESC_IN_DTB``: This flag determines whether to create COT descriptors
101984ef9cd8SManish V Badarkhe   at runtime using fconf. If this flag is enabled, COT descriptors are
102084ef9cd8SManish V Badarkhe   statically captured in tb_fw_config file in the form of device tree nodes
102184ef9cd8SManish V Badarkhe   and properties. Currently, COT descriptors used by BL2 are moved to the
102284ef9cd8SManish V Badarkhe   device tree and COT descriptors used by BL1 are retained in the code
1023700e7685SManish Pandey   base statically.
102484ef9cd8SManish V Badarkhe
1025cbf9e84aSBalint Dobszay-  ``SDEI_IN_FCONF``: This flag determines whether to configure SDEI setup in
1026cbf9e84aSBalint Dobszay   runtime using firmware configuration framework. The platform specific SDEI
1027cbf9e84aSBalint Dobszay   shared and private events configuration is retrieved from device tree rather
1028700e7685SManish Pandey   than static C structures at compile time. This is only supported if
1029700e7685SManish Pandey   SDEI_SUPPORT build flag is enabled.
10300a6e7e3bSLouis Mayencourt
1031452d5e5eSMadhukar Pappireddy-  ``SEC_INT_DESC_IN_FCONF``: This flag determines whether to configure Group 0
1032452d5e5eSMadhukar Pappireddy   and Group1 secure interrupts using the firmware configuration framework. The
1033452d5e5eSMadhukar Pappireddy   platform specific secure interrupt property descriptor is retrieved from
1034452d5e5eSMadhukar Pappireddy   device tree in runtime rather than depending on static C structure at compile
1035700e7685SManish Pandey   time.
1036452d5e5eSMadhukar Pappireddy
103743f35ef5SPaul Beesley-  ``USE_ROMLIB``: This flag determines whether library at ROM will be used.
103843f35ef5SPaul Beesley   This feature creates a library of functions to be placed in ROM and thus
103943f35ef5SPaul Beesley   reduces SRAM usage. Refer to :ref:`Library at ROM` for further details. Default
104043f35ef5SPaul Beesley   is 0.
104143f35ef5SPaul Beesley
104243f35ef5SPaul Beesley-  ``V``: Verbose build. If assigned anything other than 0, the build commands
104343f35ef5SPaul Beesley   are printed. Default is 0.
104443f35ef5SPaul Beesley
104543f35ef5SPaul Beesley-  ``VERSION_STRING``: String used in the log output for each TF-A image.
104643f35ef5SPaul Beesley   Defaults to a string formed by concatenating the version number, build type
104743f35ef5SPaul Beesley   and build string.
104843f35ef5SPaul Beesley
104943f35ef5SPaul Beesley-  ``W``: Warning level. Some compiler warning options of interest have been
105043f35ef5SPaul Beesley   regrouped and put in the root Makefile. This flag can take the values 0 to 3,
105143f35ef5SPaul Beesley   each level enabling more warning options. Default is 0.
105243f35ef5SPaul Beesley
1053291be198SBoyan Karatotev   This option is closely related to the ``E`` option, which enables
1054291be198SBoyan Karatotev   ``-Werror``.
1055291be198SBoyan Karatotev
1056291be198SBoyan Karatotev   - ``W=0`` (default)
1057291be198SBoyan Karatotev
1058291be198SBoyan Karatotev     Enables a wide assortment of warnings, most notably ``-Wall`` and
1059291be198SBoyan Karatotev     ``-Wextra``, as well as various bad practices and things that are likely to
1060291be198SBoyan Karatotev     result in errors. Includes some compiler specific flags. No warnings are
1061291be198SBoyan Karatotev     expected at this level for any build.
1062291be198SBoyan Karatotev
1063291be198SBoyan Karatotev   - ``W=1``
1064291be198SBoyan Karatotev
1065291be198SBoyan Karatotev     Enables warnings we want the generic build to include but are too time
1066291be198SBoyan Karatotev     consuming to fix at the moment. It re-enables warnings taken out for
1067291be198SBoyan Karatotev     ``W=0`` builds (a few of the ``-Wextra`` additions). This level is expected
1068291be198SBoyan Karatotev     to eventually be merged into ``W=0``. Some warnings are expected on some
1069291be198SBoyan Karatotev     builds, but new contributions should not introduce new ones.
1070291be198SBoyan Karatotev
1071291be198SBoyan Karatotev   - ``W=2`` (recommended)
1072291be198SBoyan Karatotev
1073291be198SBoyan Karatotev    Enables warnings we want the generic build to include but cannot be enabled
1074291be198SBoyan Karatotev    due to external libraries. This level is expected to eventually be merged
1075291be198SBoyan Karatotev    into ``W=0``. Lots of warnings are expected, primarily from external
1076291be198SBoyan Karatotev    libraries like zlib and compiler-rt, but new controbutions should not
1077291be198SBoyan Karatotev    introduce new ones.
1078291be198SBoyan Karatotev
1079291be198SBoyan Karatotev   - ``W=3``
1080291be198SBoyan Karatotev
1081291be198SBoyan Karatotev     Enables warnings that are informative but not necessary and generally too
1082291be198SBoyan Karatotev     verbose and frequently ignored. A very large number of warnings are
1083291be198SBoyan Karatotev     expected.
1084291be198SBoyan Karatotev
1085291be198SBoyan Karatotev   The exact set of warning flags depends on the compiler and TF-A warning
1086291be198SBoyan Karatotev   level, however they are all succinctly set in the top-level Makefile. Please
1087291be198SBoyan Karatotev   refer to the `GCC`_ or `Clang`_ documentation for more information on the
1088291be198SBoyan Karatotev   individual flags.
1089291be198SBoyan Karatotev
109043f35ef5SPaul Beesley-  ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on
109143f35ef5SPaul Beesley   the CPU after warm boot. This is applicable for platforms which do not
109243f35ef5SPaul Beesley   require interconnect programming to enable cache coherency (eg: single
109343f35ef5SPaul Beesley   cluster platforms). If this option is enabled, then warm boot path
109443f35ef5SPaul Beesley   enables D-caches immediately after enabling MMU. This option defaults to 0.
109543f35ef5SPaul Beesley
10967ff088d1SManish V Badarkhe-  ``SUPPORT_STACK_MEMTAG``: This flag determines whether to enable memory
10977ff088d1SManish V Badarkhe   tagging for stack or not. It accepts 2 values: ``yes`` and ``no``. The
10987ff088d1SManish V Badarkhe   default value of this flag is ``no``. Note this option must be enabled only
10997ff088d1SManish V Badarkhe   for ARM architecture greater than Armv8.5-A.
11007ff088d1SManish V Badarkhe
1101e008a29aSManish V Badarkhe-  ``ERRATA_SPECULATIVE_AT``: This flag determines whether to enable ``AT``
1102e008a29aSManish V Badarkhe   speculative errata workaround or not. It accepts 2 values: ``1`` and ``0``.
1103e008a29aSManish V Badarkhe   The default value of this flag is ``0``.
1104e008a29aSManish V Badarkhe
1105e008a29aSManish V Badarkhe   ``AT`` speculative errata workaround disables stage1 page table walk for
1106e008a29aSManish V Badarkhe   lower ELs (EL1 and EL0) in EL3 so that ``AT`` speculative fetch at any point
1107e008a29aSManish V Badarkhe   produces either the correct result or failure without TLB allocation.
110845aecff0SManish V Badarkhe
110945aecff0SManish V Badarkhe   This boolean option enables errata for all below CPUs.
111045aecff0SManish V Badarkhe
1111e008a29aSManish V Badarkhe   +---------+--------------+-------------------------+
1112e008a29aSManish V Badarkhe   | Errata  |      CPU     |     Workaround Define   |
1113e008a29aSManish V Badarkhe   +=========+==============+=========================+
1114e008a29aSManish V Badarkhe   | 1165522 |  Cortex-A76  |  ``ERRATA_A76_1165522`` |
1115e008a29aSManish V Badarkhe   +---------+--------------+-------------------------+
1116e008a29aSManish V Badarkhe   | 1319367 |  Cortex-A72  |  ``ERRATA_A72_1319367`` |
1117e008a29aSManish V Badarkhe   +---------+--------------+-------------------------+
1118e008a29aSManish V Badarkhe   | 1319537 |  Cortex-A57  |  ``ERRATA_A57_1319537`` |
1119e008a29aSManish V Badarkhe   +---------+--------------+-------------------------+
1120e008a29aSManish V Badarkhe   | 1530923 |  Cortex-A55  |  ``ERRATA_A55_1530923`` |
1121e008a29aSManish V Badarkhe   +---------+--------------+-------------------------+
1122e008a29aSManish V Badarkhe   | 1530924 |  Cortex-A53  |  ``ERRATA_A53_1530924`` |
1123e008a29aSManish V Badarkhe   +---------+--------------+-------------------------+
1124e008a29aSManish V Badarkhe
1125e008a29aSManish V Badarkhe   .. note::
1126e008a29aSManish V Badarkhe      This option is enabled by build only if platform sets any of above defines
1127e008a29aSManish V Badarkhe      mentioned in ’Workaround Define' column in the table.
1128e008a29aSManish V Badarkhe      If this option is enabled for the EL3 software then EL2 software also must
1129e008a29aSManish V Badarkhe      implement this workaround due to the behaviour of the errata mentioned
1130e008a29aSManish V Badarkhe      in new SDEN document which will get published soon.
113145aecff0SManish V Badarkhe
113200e8f79cSManish Pandey- ``RAS_TRAP_NS_ERR_REC_ACCESS``: This flag enables/disables the SCR_EL3.TERR
1133fbc44bd1SVarun Wadekar  bit, to trap access to the RAS ERR and RAS ERX registers from lower ELs.
1134fbc44bd1SVarun Wadekar  This flag is disabled by default.
1135fbc44bd1SVarun Wadekar
11368caf10acSJuan Pablo Conde- ``OPENSSL_DIR``: This option is used to provide the path to a directory on the
11378caf10acSJuan Pablo Conde  host machine where a custom installation of OpenSSL is located, which is used
11388caf10acSJuan Pablo Conde  to build the certificate generation, firmware encryption and FIP tools. If
11398caf10acSJuan Pablo Conde  this option is not set, the default OS installation will be used.
1140582e4e7bSManish V Badarkhe
1141fddfb3baSMadhukar Pappireddy- ``USE_SP804_TIMER``: Use the SP804 timer instead of the Generic Timer for
1142fddfb3baSMadhukar Pappireddy  functions that wait for an arbitrary time length (udelay and mdelay). The
1143fddfb3baSMadhukar Pappireddy  default value is 0.
1144fddfb3baSMadhukar Pappireddy
11451298f2f1SJayanth Dodderi Chidanand- ``ENABLE_BRBE_FOR_NS``: Numeric value to enable access to the branch record
11461298f2f1SJayanth Dodderi Chidanand  buffer registers from NS ELs when FEAT_BRBE is implemented. BRBE is an
11471298f2f1SJayanth Dodderi Chidanand  optional architectural feature for AArch64. This flag can take the values
1148641571c7SAndre Przywara  0 to 2, to align with the ``ENABLE_FEAT`` mechanism. The default is 0
11491298f2f1SJayanth Dodderi Chidanand  and it is automatically disabled when the target architecture is AArch32.
1150744ad974Sjohpow01
115147c681b7SJayanth Dodderi Chidanand- ``ENABLE_TRBE_FOR_NS``: Numeric value to enable access of trace buffer
1152813524eaSManish V Badarkhe  control registers from NS ELs, NS-EL2 or NS-EL1(when NS-EL2 is implemented
1153813524eaSManish V Badarkhe  but unused) when FEAT_TRBE is implemented. TRBE is an optional architectural
115447c681b7SJayanth Dodderi Chidanand  feature for AArch64. This flag can take the values  0 to 2, to align with the
1155641571c7SAndre Przywara  ``ENABLE_FEAT`` mechanism. The default is 0 and it is automatically
115647c681b7SJayanth Dodderi Chidanand  disabled when the target architecture is AArch32.
1157813524eaSManish V Badarkhe
1158603a0c6fSAndre Przywara- ``ENABLE_SYS_REG_TRACE_FOR_NS``: Numeric value to enable trace system
1159d4582d30SManish V Badarkhe  registers access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented
1160d4582d30SManish V Badarkhe  but unused). This feature is available if trace unit such as ETMv4.x, and
1161603a0c6fSAndre Przywara  ETE(extending ETM feature) is implemented. This flag can take the values
1162641571c7SAndre Przywara  0 to 2, to align with the ``ENABLE_FEAT`` mechanism. The default is 0.
1163d4582d30SManish V Badarkhe
1164d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_TRF_FOR_NS``: Numeric value to enable trace filter control registers
11658fcd3d96SManish V Badarkhe  access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented but unused),
1166d9e984ccSJayanth Dodderi Chidanand  if FEAT_TRF is implemented. This flag can take the values 0 to 2, to align
1167641571c7SAndre Przywara  with the ``ENABLE_FEAT`` mechanism. This flag is disabled by default.
11688fcd3d96SManish V Badarkhe
116904c7303bSOkash Khawaja- ``CONDITIONAL_CMO``: Boolean option to enable call to platform-defined routine
117004c7303bSOkash Khawaja  ``plat_can_cmo`` which will return zero if cache management operations should
117104c7303bSOkash Khawaja  be skipped and non-zero otherwise. By default, this option is disabled which
117204c7303bSOkash Khawaja  means platform hook won't be checked and CMOs will always be performed when
117304c7303bSOkash Khawaja  related functions are called.
117404c7303bSOkash Khawaja
1175e5d9b6f0SSona Mathew- ``ERRATA_ABI_SUPPORT``: Boolean option to enable support for Errata management
1176e5d9b6f0SSona Mathew  firmware interface for the BL31 image. By default its disabled (``0``).
1177e5d9b6f0SSona Mathew
1178e5d9b6f0SSona Mathew- ``ERRATA_NON_ARM_INTERCONNECT``: Boolean option to enable support for the
1179e5d9b6f0SSona Mathew  errata mitigation for platforms with a non-arm interconnect using the errata
1180e5d9b6f0SSona Mathew  ABI. By default its disabled (``0``).
1181e5d9b6f0SSona Mathew
118285bebe18SSandrine Bailleux- ``ENABLE_CONSOLE_GETC``: Boolean option to enable `getc()` feature in console
118385bebe18SSandrine Bailleux  driver(s). By default it is disabled (``0``) because it constitutes an attack
118485bebe18SSandrine Bailleux  vector into TF-A by potentially allowing an attacker to inject arbitrary data.
118585bebe18SSandrine Bailleux  This option should only be enabled on a need basis if there is a use case for
118685bebe18SSandrine Bailleux  reading characters from the console.
118785bebe18SSandrine Bailleux
1188a6ea06f5SAlexei FedorovGICv3 driver options
1189a6ea06f5SAlexei Fedorov--------------------
1190a6ea06f5SAlexei Fedorov
1191a6ea06f5SAlexei FedorovGICv3 driver files are included using directive:
1192a6ea06f5SAlexei Fedorov
1193a6ea06f5SAlexei Fedorov``include drivers/arm/gic/v3/gicv3.mk``
1194a6ea06f5SAlexei Fedorov
1195a6ea06f5SAlexei FedorovThe driver can be configured with the following options set in the platform
1196a6ea06f5SAlexei Fedorovmakefile:
1197a6ea06f5SAlexei Fedorov
1198b4ad365aSAndre Przywara-  ``GICV3_SUPPORT_GIC600``: Add support for the GIC-600 variants of GICv3.
1199b4ad365aSAndre Przywara   Enabling this option will add runtime detection support for the
1200b4ad365aSAndre Przywara   GIC-600, so is safe to select even for a GIC500 implementation.
1201b4ad365aSAndre Przywara   This option defaults to 0.
1202a6ea06f5SAlexei Fedorov
12032c248adeSVarun Wadekar- ``GICV3_SUPPORT_GIC600AE_FMU``: Add support for the Fault Management Unit
12042c248adeSVarun Wadekar   for GIC-600 AE. Enabling this option will introduce support to initialize
12052c248adeSVarun Wadekar   the FMU. Platforms should call the init function during boot to enable the
12062c248adeSVarun Wadekar   FMU and its safety mechanisms. This option defaults to 0.
12072c248adeSVarun Wadekar
1208a6ea06f5SAlexei Fedorov-  ``GICV3_IMPL_GIC600_MULTICHIP``: Selects GIC-600 variant with multichip
1209a6ea06f5SAlexei Fedorov   functionality. This option defaults to 0
1210a6ea06f5SAlexei Fedorov
1211a6ea06f5SAlexei Fedorov-  ``GICV3_OVERRIDE_DISTIF_PWR_OPS``: Allows override of default implementation
1212a6ea06f5SAlexei Fedorov   of ``arm_gicv3_distif_pre_save`` and ``arm_gicv3_distif_post_restore``
1213a6ea06f5SAlexei Fedorov   functions. This is required for FVP platform which need to simulate GIC save
1214a6ea06f5SAlexei Fedorov   and restore during SYSTEM_SUSPEND without powering down GIC. Default is 0.
1215a6ea06f5SAlexei Fedorov
12165875f266SAlexei Fedorov-  ``GIC_ENABLE_V4_EXTN`` : Enables GICv4 related changes in GICv3 driver.
12175875f266SAlexei Fedorov   This option defaults to 0.
12185875f266SAlexei Fedorov
12198f3ad766SAlexei Fedorov-  ``GIC_EXT_INTID``: When set to ``1``, GICv3 driver will support extended
12208f3ad766SAlexei Fedorov   PPI (1056-1119) and SPI (4096-5119) range. This option defaults to 0.
12218f3ad766SAlexei Fedorov
122243f35ef5SPaul BeesleyDebugging options
122343f35ef5SPaul Beesley-----------------
122443f35ef5SPaul Beesley
122543f35ef5SPaul BeesleyTo compile a debug version and make the build more verbose use
122643f35ef5SPaul Beesley
122743f35ef5SPaul Beesley.. code:: shell
122843f35ef5SPaul Beesley
122943f35ef5SPaul Beesley    make PLAT=<platform> DEBUG=1 V=1 all
123043f35ef5SPaul Beesley
12314466cf82SDaniel BoulbyAArch64 GCC 11 uses DWARF version 5 debugging symbols by default. Some tools
12324466cf82SDaniel Boulby(for example Arm-DS) might not support this and may need an older version of
12334466cf82SDaniel BoulbyDWARF symbols to be emitted by GCC. This can be achieved by using the
12344466cf82SDaniel Boulby``-gdwarf-<version>`` flag, with the version being set to 2, 3, 4 or 5. Setting
12354466cf82SDaniel Boulbythe version to 4 is recommended for Arm-DS.
123643f35ef5SPaul Beesley
123743f35ef5SPaul BeesleyWhen debugging logic problems it might also be useful to disable all compiler
123843f35ef5SPaul Beesleyoptimizations by using ``-O0``.
123943f35ef5SPaul Beesley
124043f35ef5SPaul Beesley.. warning::
124143f35ef5SPaul Beesley   Using ``-O0`` could cause output images to be larger and base addresses
124243f35ef5SPaul Beesley   might need to be recalculated (see the **Memory layout on Arm development
124343f35ef5SPaul Beesley   platforms** section in the :ref:`Firmware Design`).
124443f35ef5SPaul Beesley
124543f35ef5SPaul BeesleyExtra debug options can be passed to the build system by setting ``CFLAGS`` or
124643f35ef5SPaul Beesley``LDFLAGS``:
124743f35ef5SPaul Beesley
124843f35ef5SPaul Beesley.. code:: shell
124943f35ef5SPaul Beesley
125043f35ef5SPaul Beesley    CFLAGS='-O0 -gdwarf-2'                                     \
125143f35ef5SPaul Beesley    make PLAT=<platform> DEBUG=1 V=1 all
125243f35ef5SPaul Beesley
125343f35ef5SPaul BeesleyNote that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be
125443f35ef5SPaul Beesleyignored as the linker is called directly.
125543f35ef5SPaul Beesley
125643f35ef5SPaul BeesleyIt is also possible to introduce an infinite loop to help in debugging the
125743f35ef5SPaul Beesleypost-BL2 phase of TF-A. This can be done by rebuilding BL1 with the
125843f35ef5SPaul Beesley``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the :ref:`build_options_common`
125943f35ef5SPaul Beesleysection. In this case, the developer may take control of the target using a
12604466cf82SDaniel Boulbydebugger when indicated by the console output. When using Arm-DS, the following
126143f35ef5SPaul Beesleycommands can be used:
126243f35ef5SPaul Beesley
126343f35ef5SPaul Beesley::
126443f35ef5SPaul Beesley
126543f35ef5SPaul Beesley    # Stop target execution
126643f35ef5SPaul Beesley    interrupt
126743f35ef5SPaul Beesley
126843f35ef5SPaul Beesley    #
126943f35ef5SPaul Beesley    # Prepare your debugging environment, e.g. set breakpoints
127043f35ef5SPaul Beesley    #
127143f35ef5SPaul Beesley
127243f35ef5SPaul Beesley    # Jump over the debug loop
127343f35ef5SPaul Beesley    set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4
127443f35ef5SPaul Beesley
127543f35ef5SPaul Beesley    # Resume execution
127643f35ef5SPaul Beesley    continue
127743f35ef5SPaul Beesley
127848856003SOlivier Deprez.. _build_options_experimental:
127948856003SOlivier Deprez
128048856003SOlivier DeprezExperimental build options
128148856003SOlivier Deprez---------------------------
128248856003SOlivier Deprez
128348856003SOlivier DeprezCommon build options
128448856003SOlivier Deprez~~~~~~~~~~~~~~~~~~~~
128548856003SOlivier Deprez
1286b5ead359SManish V Badarkhe-  ``DICE_PROTECTION_ENVIRONMENT``: Boolean flag to specify the measured boot
1287b5ead359SManish V Badarkhe   backend when ``MEASURED_BOOT`` is enabled. The default value is ``0``. When
1288b5ead359SManish V Badarkhe   set to ``1`` then measurements and additional metadata collected during the
1289b5ead359SManish V Badarkhe   measured boot process are sent to the DICE Protection Environment for storage
1290b5ead359SManish V Badarkhe   and processing. A certificate chain, which represents the boot state of the
1291b5ead359SManish V Badarkhe   device, can be queried from the DPE.
1292b5ead359SManish V Badarkhe
129348856003SOlivier Deprez-  ``DRTM_SUPPORT``: Boolean flag to enable support for Dynamic Root of Trust
129448856003SOlivier Deprez   for Measurement (DRTM). This feature has trust dependency on BL31 for taking
129548856003SOlivier Deprez   the measurements and recording them as per `PSA DRTM specification`_. For
129648856003SOlivier Deprez   platforms which use BL2 to load/authenticate BL31 ``TRUSTED_BOARD_BOOT`` can
129748856003SOlivier Deprez   be used and for the platforms which use ``RESET_TO_BL31`` platform owners
129848856003SOlivier Deprez   should have mechanism to authenticate BL31. This option defaults to 0.
129948856003SOlivier Deprez
130048856003SOlivier Deprez-  ``ENABLE_RME``: Numeric value to enable support for the ARMv9 Realm
130148856003SOlivier Deprez   Management Extension. This flag can take the values 0 to 2, to align with
1302641571c7SAndre Przywara   the ``ENABLE_FEAT`` mechanism. Default value is 0.
130348856003SOlivier Deprez
130448856003SOlivier Deprez-  ``ENABLE_SME_FOR_NS``: Numeric value to enable Scalable Matrix Extension
130548856003SOlivier Deprez   (SME), SVE, and FPU/SIMD for the non-secure world only. These features share
130648856003SOlivier Deprez   registers so are enabled together. Using this option without
130748856003SOlivier Deprez   ENABLE_SME_FOR_SWD=1 will cause SME, SVE, and FPU/SIMD instructions in secure
130848856003SOlivier Deprez   world to trap to EL3. Requires ``ENABLE_SVE_FOR_NS`` to be set as SME is a
130948856003SOlivier Deprez   superset of SVE. SME is an optional architectural feature for AArch64.
131048856003SOlivier Deprez   At this time, this build option cannot be used on systems that have
131148856003SOlivier Deprez   SPD=spmd/SPM_MM and atempting to build with this option will fail.
1312641571c7SAndre Przywara   This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
131348856003SOlivier Deprez   mechanism. Default is 0.
131448856003SOlivier Deprez
131548856003SOlivier Deprez-  ``ENABLE_SME2_FOR_NS``: Numeric value to enable Scalable Matrix Extension
131648856003SOlivier Deprez   version 2 (SME2) for the non-secure world only. SME2 is an optional
131748856003SOlivier Deprez   architectural feature for AArch64.
131848856003SOlivier Deprez   This should be set along with ENABLE_SME_FOR_NS=1, if not, the default SME
131948856003SOlivier Deprez   accesses will still be trapped. This flag can take the values 0 to 2, to
1320641571c7SAndre Przywara   align with the ``ENABLE_FEAT`` mechanism. Default is 0.
132148856003SOlivier Deprez
132248856003SOlivier Deprez-  ``ENABLE_SME_FOR_SWD``: Boolean option to enable the Scalable Matrix
132348856003SOlivier Deprez   Extension for secure world. Used along with SVE and FPU/SIMD.
132448856003SOlivier Deprez   ENABLE_SME_FOR_NS and ENABLE_SVE_FOR_SWD must also be set to use this.
132548856003SOlivier Deprez   Default is 0.
132648856003SOlivier Deprez
132748856003SOlivier Deprez-  ``ENABLE_SPMD_LP`` : This boolean option is used jointly with the SPM
132848856003SOlivier Deprez   Dispatcher option (``SPD=spmd``). When enabled (1) it indicates support
132948856003SOlivier Deprez   for logical partitions in EL3, managed by the SPMD as defined in the
133048856003SOlivier Deprez   FF-A v1.2 specification. This flag is disabled by default. This flag
133148856003SOlivier Deprez   must not be used if ``SPMC_AT_EL3`` is enabled.
133248856003SOlivier Deprez
133348856003SOlivier Deprez-  ``FEATURE_DETECTION``: Boolean option to enable the architectural features
1334641571c7SAndre Przywara   verification mechanism. This is a debug feature that compares the
1335641571c7SAndre Przywara   architectural features enabled through the feature specific build flags
1336641571c7SAndre Przywara   (ENABLE_FEAT_xxx) with the features actually available on the CPU running,
1337641571c7SAndre Przywara   and reports any discrepancies.
1338641571c7SAndre Przywara   This flag will also enable errata ordering checking for ``DEBUG`` builds.
133948856003SOlivier Deprez
1340641571c7SAndre Przywara   It is expected that this feature is only used for flexible platforms like
1341641571c7SAndre Przywara   software emulators, or for hardware platforms at bringup time, to verify
1342641571c7SAndre Przywara   that the configured feature set matches the CPU.
1343641571c7SAndre Przywara   The ``FEATURE_DETECTION`` macro is disabled by default.
134448856003SOlivier Deprez
134548856003SOlivier Deprez-  ``PSA_CRYPTO``: Boolean option for enabling MbedTLS PSA crypto APIs support.
134648856003SOlivier Deprez   The platform will use PSA compliant Crypto APIs during authentication and
134748856003SOlivier Deprez   image measurement process by enabling this option. It uses APIs defined as
134848856003SOlivier Deprez   per the `PSA Crypto API specification`_. This feature is only supported if
134948856003SOlivier Deprez   using MbedTLS 3.x version. It is disabled (``0``) by default.
135048856003SOlivier Deprez
135148856003SOlivier Deprez-  ``TRANSFER_LIST``: Setting this to ``1`` enables support for Firmware
135248856003SOlivier Deprez   Handoff using Transfer List defined in `Firmware Handoff specification`_.
135348856003SOlivier Deprez   This defaults to ``0``. Current implementation follows the Firmware Handoff
135448856003SOlivier Deprez   specification v0.9.
135548856003SOlivier Deprez
135648856003SOlivier Deprez-  ``USE_DEBUGFS``: When set to 1 this option exposes a virtual filesystem
135748856003SOlivier Deprez   interface through BL31 as a SiP SMC function.
135848856003SOlivier Deprez   Default is disabled (0).
135948856003SOlivier Deprez
136034f702d5SManish V BadarkheFirmware update options
136148856003SOlivier Deprez~~~~~~~~~~~~~~~~~~~~~~~
136248856003SOlivier Deprez
136348856003SOlivier Deprez-  ``PSA_FWU_SUPPORT``: Enable the firmware update mechanism as per the
136448856003SOlivier Deprez   `PSA FW update specification`_. The default value is 0.
136548856003SOlivier Deprez   PSA firmware update implementation has few limitations, such as:
136648856003SOlivier Deprez
136748856003SOlivier Deprez   -  BL2 is not part of the protocol-updatable images. If BL2 needs to
136848856003SOlivier Deprez      be updated, then it should be done through another platform-defined
136948856003SOlivier Deprez      mechanism.
137048856003SOlivier Deprez
137148856003SOlivier Deprez   -  It assumes the platform's hardware supports CRC32 instructions.
137234f702d5SManish V Badarkhe
137334f702d5SManish V Badarkhe-  ``NR_OF_FW_BANKS``: Define the number of firmware banks. This flag is used
137434f702d5SManish V Badarkhe   in defining the firmware update metadata structure. This flag is by default
137534f702d5SManish V Badarkhe   set to '2'.
137634f702d5SManish V Badarkhe
137734f702d5SManish V Badarkhe-  ``NR_OF_IMAGES_IN_FW_BANK``: Define the number of firmware images in each
137834f702d5SManish V Badarkhe   firmware bank. Each firmware bank must have the same number of images as per
137934f702d5SManish V Badarkhe   the `PSA FW update specification`_.
138034f702d5SManish V Badarkhe   This flag is used in defining the firmware update metadata structure. This
138134f702d5SManish V Badarkhe   flag is by default set to '1'.
138234f702d5SManish V Badarkhe
13837ae16196SSughosh Ganu- ``PSA_FWU_METADATA_FW_STORE_DESC``: To be enabled when the FWU
13847ae16196SSughosh Ganu   metadata contains image description. The default value is 1.
13857ae16196SSughosh Ganu
13867ae16196SSughosh Ganu   The version 2 of the FWU metadata allows for an opaque metadata
13877ae16196SSughosh Ganu   structure where a platform can choose to not include the firmware
13887ae16196SSughosh Ganu   store description in the metadata structure. This option indicates
13897ae16196SSughosh Ganu   if the firmware store description, which provides information on
13907ae16196SSughosh Ganu   the updatable images is part of the structure.
13917ae16196SSughosh Ganu
139243f35ef5SPaul Beesley--------------
139343f35ef5SPaul Beesley
13940a33adc0SGovindraj Raja*Copyright (c) 2019-2024, Arm Limited. All rights reserved.*
13952d31cb07SJeremy Linton
13962d31cb07SJeremy Linton.. _DEN0115: https://developer.arm.com/docs/den0115/latest
1397e106a78eSSughosh Ganu.. _PSA FW update specification: https://developer.arm.com/documentation/den0118/latest/
1398859eabd4SManish V Badarkhe.. _PSA DRTM specification: https://developer.arm.com/documentation/den0113/a
1399291be198SBoyan Karatotev.. _GCC: https://gcc.gnu.org/onlinedocs/gcc/Warning-Options.html
1400291be198SBoyan Karatotev.. _Clang: https://clang.llvm.org/docs/DiagnosticsReference.html
14013ba2c151SRaymond Mao.. _Firmware Handoff specification: https://github.com/FirmwareHandoff/firmware_handoff/releases/tag/v0.9
14025782b890SManish V Badarkhe.. _PSA Crypto API specification: https://armmbed.github.io/mbed-crypto/html/
1403