xref: /rk3399_ARM-atf/docs/getting_started/build-options.rst (revision 0e6ddc1d876737713913123a33d97fa7920693ab)
143f35ef5SPaul BeesleyBuild Options
243f35ef5SPaul Beesley=============
343f35ef5SPaul Beesley
443f35ef5SPaul BeesleyThe TF-A build system supports the following build options. Unless mentioned
543f35ef5SPaul Beesleyotherwise, these options are expected to be specified at the build command
643f35ef5SPaul Beesleyline and are not to be modified in any component makefiles. Note that the
743f35ef5SPaul Beesleybuild system doesn't track dependency for build options. Therefore, if any of
843f35ef5SPaul Beesleythe build options are changed from a previous build, a clean build must be
943f35ef5SPaul Beesleyperformed.
1043f35ef5SPaul Beesley
1143f35ef5SPaul Beesley.. _build_options_common:
1243f35ef5SPaul Beesley
1343f35ef5SPaul BeesleyCommon build options
1443f35ef5SPaul Beesley--------------------
1543f35ef5SPaul Beesley
1643f35ef5SPaul Beesley-  ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the
1743f35ef5SPaul Beesley   compiler should use. Valid values are T32 and A32. It defaults to T32 due to
1843f35ef5SPaul Beesley   code having a smaller resulting size.
1943f35ef5SPaul Beesley
2043f35ef5SPaul Beesley-  ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as
2143f35ef5SPaul Beesley   as the BL32 image when ``ARCH=aarch32``. The value should be the path to the
2243f35ef5SPaul Beesley   directory containing the SP source, relative to the ``bl32/``; the directory
2343f35ef5SPaul Beesley   is expected to contain a makefile called ``<aarch32_sp-value>.mk``.
2443f35ef5SPaul Beesley
25873d4241Sjohpow01-  ``AMU_RESTRICT_COUNTERS``: Register reads to the group 1 counters will return
2614c27f82SJuan Pablo Conde   zero at all but the highest implemented exception level. External
2714c27f82SJuan Pablo Conde   memory-mapped debug accesses are unaffected by this control.
2814c27f82SJuan Pablo Conde   The default value is 1 for all platforms.
29873d4241Sjohpow01
3043f35ef5SPaul Beesley-  ``ARCH`` : Choose the target build architecture for TF-A. It can take either
3143f35ef5SPaul Beesley   ``aarch64`` or ``aarch32`` as values. By default, it is defined to
3243f35ef5SPaul Beesley   ``aarch64``.
3343f35ef5SPaul Beesley
34f1821790SAlexei Fedorov-  ``ARM_ARCH_FEATURE``: Optional Arm Architecture build option which specifies
35f1821790SAlexei Fedorov   one or more feature modifiers. This option has the form ``[no]feature+...``
36f1821790SAlexei Fedorov   and defaults to ``none``. It translates into compiler option
37f1821790SAlexei Fedorov   ``-march=armvX[.Y]-a+[no]feature+...``. See compiler's documentation for the
38f1821790SAlexei Fedorov   list of supported feature modifiers.
39f1821790SAlexei Fedorov
4043f35ef5SPaul Beesley-  ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when
4143f35ef5SPaul Beesley   compiling TF-A. Its value must be numeric, and defaults to 8 . See also,
4243f35ef5SPaul Beesley   *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in
4343f35ef5SPaul Beesley   :ref:`Firmware Design`.
4443f35ef5SPaul Beesley
4543f35ef5SPaul Beesley-  ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when
4643f35ef5SPaul Beesley   compiling TF-A. Its value must be a numeric, and defaults to 0. See also,
4743f35ef5SPaul Beesley   *Armv8 Architecture Extensions* in :ref:`Firmware Design`.
4843f35ef5SPaul Beesley
49acd03f4bSManish V Badarkhe-  ``ARM_BL2_SP_LIST_DTS``: Path to DTS file snippet to override the hardcoded
50acd03f4bSManish V Badarkhe   SP nodes in tb_fw_config.
51acd03f4bSManish V Badarkhe
52acd03f4bSManish V Badarkhe-  ``ARM_SPMC_MANIFEST_DTS`` : path to an alternate manifest file used as the
53acd03f4bSManish V Badarkhe   SPMC Core manifest. Valid when ``SPD=spmd`` is selected.
54acd03f4bSManish V Badarkhe
5543f35ef5SPaul Beesley-  ``BL2``: This is an optional build option which specifies the path to BL2
5643f35ef5SPaul Beesley   image for the ``fip`` target. In this case, the BL2 in the TF-A will not be
5743f35ef5SPaul Beesley   built.
5843f35ef5SPaul Beesley
5943f35ef5SPaul Beesley-  ``BL2U``: This is an optional build option which specifies the path to
6043f35ef5SPaul Beesley   BL2U image. In this case, the BL2U in TF-A will not be built.
6143f35ef5SPaul Beesley
6242d4d3baSArvind Ram Prakash-  ``RESET_TO_BL2``: Boolean option to enable BL2 entrypoint as the CPU reset
6342d4d3baSArvind Ram Prakash   vector instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
6442d4d3baSArvind Ram Prakash   entrypoint) or 1 (CPU reset to BL2 entrypoint).
6542d4d3baSArvind Ram Prakash   The default value is 0.
6642d4d3baSArvind Ram Prakash
6742d4d3baSArvind Ram Prakash-  ``BL2_RUNS_AT_EL3``: This is an implicit flag to denote that BL2 runs at EL3.
6842d4d3baSArvind Ram Prakash   While it is explicitly set to 1 when RESET_TO_BL2 is set to 1 it can also be
6942d4d3baSArvind Ram Prakash   true in a 4-world system where RESET_TO_BL2 is 0.
7043f35ef5SPaul Beesley
7146789a7cSBalint Dobszay-  ``BL2_ENABLE_SP_LOAD``: Boolean option to enable loading SP packages from the
7246789a7cSBalint Dobszay   FIP. Automatically enabled if ``SP_LAYOUT_FILE`` is provided.
7346789a7cSBalint Dobszay
7443f35ef5SPaul Beesley-  ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place
7543f35ef5SPaul Beesley   (XIP) memory, like BL1. In these use-cases, it is necessary to initialize
7643f35ef5SPaul Beesley   the RW sections in RAM, while leaving the RO sections in place. This option
7742d4d3baSArvind Ram Prakash   enable this use-case. For now, this option is only supported
7842d4d3baSArvind Ram Prakash   when RESET_TO_BL2 is set to '1'.
7943f35ef5SPaul Beesley
8043f35ef5SPaul Beesley-  ``BL31``: This is an optional build option which specifies the path to
8143f35ef5SPaul Beesley   BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not
8243f35ef5SPaul Beesley   be built.
8343f35ef5SPaul Beesley
84616b3ce2SRobin van der Gracht-  ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
85616b3ce2SRobin van der Gracht   file that contains the BL31 private key in PEM format or a PKCS11 URI. If
86616b3ce2SRobin van der Gracht   ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key.
8743f35ef5SPaul Beesley
8843f35ef5SPaul Beesley-  ``BL32``: This is an optional build option which specifies the path to
8943f35ef5SPaul Beesley   BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not
9043f35ef5SPaul Beesley   be built.
9143f35ef5SPaul Beesley
9243f35ef5SPaul Beesley-  ``BL32_EXTRA1``: This is an optional build option which specifies the path to
9343f35ef5SPaul Beesley   Trusted OS Extra1 image for the  ``fip`` target.
9443f35ef5SPaul Beesley
9543f35ef5SPaul Beesley-  ``BL32_EXTRA2``: This is an optional build option which specifies the path to
9643f35ef5SPaul Beesley   Trusted OS Extra2 image for the ``fip`` target.
9743f35ef5SPaul Beesley
98616b3ce2SRobin van der Gracht-  ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
99616b3ce2SRobin van der Gracht   file that contains the BL32 private key in PEM format or a PKCS11 URI. If
100616b3ce2SRobin van der Gracht   ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key.
10143f35ef5SPaul Beesley
1021b7f51eaSJaylyn Ren-  ``RMM``: This is an optional build option used when ``ENABLE_RME`` is set.
1031b7f51eaSJaylyn Ren   It specifies the path to RMM binary for the ``fip`` target. If the RMM option
1041b7f51eaSJaylyn Ren   is not specified, TF-A builds the TRP to load and run at R-EL2.
1051b7f51eaSJaylyn Ren
10643f35ef5SPaul Beesley-  ``BL33``: Path to BL33 image in the host file system. This is mandatory for
10743f35ef5SPaul Beesley   ``fip`` target in case TF-A BL2 is used.
10843f35ef5SPaul Beesley
109616b3ce2SRobin van der Gracht-  ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
110616b3ce2SRobin van der Gracht   file that contains the BL33 private key in PEM format or a PKCS11 URI. If
111616b3ce2SRobin van der Gracht   ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key.
11243f35ef5SPaul Beesley
11343f35ef5SPaul Beesley-  ``BRANCH_PROTECTION``: Numeric value to enable ARMv8.3 Pointer Authentication
11443f35ef5SPaul Beesley   and ARMv8.5 Branch Target Identification support for TF-A BL images themselves.
11543f35ef5SPaul Beesley   If enabled, it is needed to use a compiler that supports the option
1168d9f5f25SBoyan Karatotev   ``-mbranch-protection``. The value of the ``-march`` (via ``ARM_ARCH_MINOR``
1178d9f5f25SBoyan Karatotev   and ``ARM_ARCH_MAJOR``) option will control which instructions will be
1188d9f5f25SBoyan Karatotev   emitted (HINT space or not). Selects the branch protection features to use:
1198d9f5f25SBoyan Karatotev-  0: Default value turns off all types of branch protection (FEAT_STATE_DISABLED)
12043f35ef5SPaul Beesley-  1: Enables all types of branch protection features
12143f35ef5SPaul Beesley-  2: Return address signing to its standard level
12243f35ef5SPaul Beesley-  3: Extend the signing to include leaf functions
1233768fecfSAlexei Fedorov-  4: Turn on branch target identification mechanism
1248d9f5f25SBoyan Karatotev-  5: Enables all types of branch protection features, only if present in
1258d9f5f25SBoyan Karatotev   hardware (FEAT_STATE_CHECK).
12643f35ef5SPaul Beesley
12743f35ef5SPaul Beesley   The table below summarizes ``BRANCH_PROTECTION`` values, GCC compilation options
12843f35ef5SPaul Beesley   and resulting PAuth/BTI features.
12943f35ef5SPaul Beesley
13043f35ef5SPaul Beesley   +-------+--------------+-------+-----+
13143f35ef5SPaul Beesley   | Value |  GCC option  | PAuth | BTI |
13243f35ef5SPaul Beesley   +=======+==============+=======+=====+
13343f35ef5SPaul Beesley   |   0   |     none     |   N   |  N  |
13443f35ef5SPaul Beesley   +-------+--------------+-------+-----+
13543f35ef5SPaul Beesley   |   1   |   standard   |   Y   |  Y  |
13643f35ef5SPaul Beesley   +-------+--------------+-------+-----+
13743f35ef5SPaul Beesley   |   2   |   pac-ret    |   Y   |  N  |
13843f35ef5SPaul Beesley   +-------+--------------+-------+-----+
13943f35ef5SPaul Beesley   |   3   | pac-ret+leaf |   Y   |  N  |
14043f35ef5SPaul Beesley   +-------+--------------+-------+-----+
1413768fecfSAlexei Fedorov   |   4   |     bti      |   N   |  Y  |
1423768fecfSAlexei Fedorov   +-------+--------------+-------+-----+
1438d9f5f25SBoyan Karatotev   |   5   |   dynamic    |   Y   |  Y  |
1448d9f5f25SBoyan Karatotev   +-------+--------------+-------+-----+
14543f35ef5SPaul Beesley
146700e7685SManish Pandey   This option defaults to 0.
14743f35ef5SPaul Beesley   Note that Pointer Authentication is enabled for Non-secure world
14843f35ef5SPaul Beesley   irrespective of the value of this option if the CPU supports it.
14943f35ef5SPaul Beesley
15043f35ef5SPaul Beesley-  ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the
15143f35ef5SPaul Beesley   compilation of each build. It must be set to a C string (including quotes
15243f35ef5SPaul Beesley   where applicable). Defaults to a string that contains the time and date of
15343f35ef5SPaul Beesley   the compilation.
15443f35ef5SPaul Beesley
15543f35ef5SPaul Beesley-  ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A
15643f35ef5SPaul Beesley   build to be uniquely identified. Defaults to the current git commit id.
15743f35ef5SPaul Beesley
15829214e95SGrant Likely-  ``BUILD_BASE``: Output directory for the build. Defaults to ``./build``
15929214e95SGrant Likely
16043f35ef5SPaul Beesley-  ``CFLAGS``: Extra user options appended on the compiler's command line in
16143f35ef5SPaul Beesley   addition to the options set by the build system.
16243f35ef5SPaul Beesley
16343f35ef5SPaul Beesley-  ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may
16443f35ef5SPaul Beesley   release several CPUs out of reset. It can take either 0 (several CPUs may be
16543f35ef5SPaul Beesley   brought up) or 1 (only one CPU will ever be brought up during cold reset).
16643f35ef5SPaul Beesley   Default is 0. If the platform always brings up a single CPU, there is no
16743f35ef5SPaul Beesley   need to distinguish between primary and secondary CPUs and the boot path can
16843f35ef5SPaul Beesley   be optimised. The ``plat_is_my_cpu_primary()`` and
16943f35ef5SPaul Beesley   ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need
17043f35ef5SPaul Beesley   to be implemented in this case.
17143f35ef5SPaul Beesley
1723bff910dSSandrine Bailleux-  ``COT``: When Trusted Boot is enabled, selects the desired chain of trust.
1733bff910dSSandrine Bailleux   Defaults to ``tbbr``.
1743bff910dSSandrine Bailleux
17543f35ef5SPaul Beesley-  ``CRASH_REPORTING``: A non-zero value enables a console dump of processor
17643f35ef5SPaul Beesley   register state when an unexpected exception occurs during execution of
17743f35ef5SPaul Beesley   BL31. This option defaults to the value of ``DEBUG`` - i.e. by default
17843f35ef5SPaul Beesley   this is only enabled for a debug build of the firmware.
17943f35ef5SPaul Beesley
18043f35ef5SPaul Beesley-  ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
18143f35ef5SPaul Beesley   certificate generation tool to create new keys in case no valid keys are
18243f35ef5SPaul Beesley   present or specified. Allowed options are '0' or '1'. Default is '1'.
18343f35ef5SPaul Beesley
18443f35ef5SPaul Beesley-  ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause
18543f35ef5SPaul Beesley   the AArch32 system registers to be included when saving and restoring the
18643f35ef5SPaul Beesley   CPU context. The option must be set to 0 for AArch64-only platforms (that
18743f35ef5SPaul Beesley   is on hardware that does not implement AArch32, or at least not at EL1 and
18843f35ef5SPaul Beesley   higher ELs). Default value is 1.
18943f35ef5SPaul Beesley
19043f35ef5SPaul Beesley-  ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP
19143f35ef5SPaul Beesley   registers to be included when saving and restoring the CPU context. Default
19243f35ef5SPaul Beesley   is 0.
19343f35ef5SPaul Beesley
1949acff28aSArvind Ram Prakash-  ``CTX_INCLUDE_MPAM_REGS``: Boolean option that, when set to 1, will cause the
1959acff28aSArvind Ram Prakash   Memory System Resource Partitioning and Monitoring (MPAM)
1969acff28aSArvind Ram Prakash   registers to be included when saving and restoring the CPU context.
1979acff28aSArvind Ram Prakash   Default is '0'.
1989acff28aSArvind Ram Prakash
199d9e984ccSJayanth Dodderi Chidanand-  ``CTX_INCLUDE_NEVE_REGS``: Numeric value, when set will cause the Armv8.4-NV
200d9e984ccSJayanth Dodderi Chidanand   registers to be saved/restored when entering/exiting an EL2 execution
201d9e984ccSJayanth Dodderi Chidanand   context. This flag can take values 0 to 2, to align with the
202641571c7SAndre Przywara   ``ENABLE_FEAT`` mechanism. Default value is 0.
203d9e984ccSJayanth Dodderi Chidanand
204d9e984ccSJayanth Dodderi Chidanand-  ``CTX_INCLUDE_PAUTH_REGS``: Numeric value to enable the Pointer
205d9e984ccSJayanth Dodderi Chidanand   Authentication for Secure world. This will cause the ARMv8.3-PAuth registers
206d9e984ccSJayanth Dodderi Chidanand   to be included when saving and restoring the CPU context as part of world
2078d9f5f25SBoyan Karatotev   switch. Automatically enabled when ``BRANCH_PROTECTION`` is enabled. This flag
2088d9f5f25SBoyan Karatotev   can take values 0 to 2, to align with ``ENABLE_FEAT`` mechanism. Default value
2098d9f5f25SBoyan Karatotev   is 0.
210d9e984ccSJayanth Dodderi Chidanand
21143f35ef5SPaul Beesley   Note that Pointer Authentication is enabled for Non-secure world irrespective
2128d9f5f25SBoyan Karatotev   of the value of this flag if the CPU supports it. Alternatively, when
2138d9f5f25SBoyan Karatotev   ``BRANCH_PROTECTION`` is enabled, this flag is superseded.
21443f35ef5SPaul Beesley
21550fba2dbSMadhukar Pappireddy-  ``CTX_INCLUDE_SVE_REGS``: Boolean option that, when set to 1, will cause the
21650fba2dbSMadhukar Pappireddy   SVE registers to be included when saving and restoring the CPU context. Note
21750fba2dbSMadhukar Pappireddy   that this build option requires ``ENABLE_SVE_FOR_SWD`` to be enabled. In
21850fba2dbSMadhukar Pappireddy   general, it is recommended to perform SVE context management in lower ELs
21950fba2dbSMadhukar Pappireddy   and skip in EL3 due to the additional cost of maintaining large data
22050fba2dbSMadhukar Pappireddy   structures to track the SVE state. Hence, the default value is 0.
22150fba2dbSMadhukar Pappireddy
22243f35ef5SPaul Beesley-  ``DEBUG``: Chooses between a debug and release build. It can take either 0
22343f35ef5SPaul Beesley   (release) or 1 (debug) as values. 0 is the default.
22443f35ef5SPaul Beesley
2257cda17bbSSumit Garg-  ``DECRYPTION_SUPPORT``: This build flag enables the user to select the
2267cda17bbSSumit Garg   authenticated decryption algorithm to be used to decrypt firmware/s during
2277cda17bbSSumit Garg   boot. It accepts 2 values: ``aes_gcm`` and ``none``. The default value of
2287cda17bbSSumit Garg   this flag is ``none`` to disable firmware decryption which is an optional
229700e7685SManish Pandey   feature as per TBBR.
2307cda17bbSSumit Garg
23143f35ef5SPaul Beesley-  ``DISABLE_BIN_GENERATION``: Boolean option to disable the generation
23243f35ef5SPaul Beesley   of the binary image. If set to 1, then only the ELF image is built.
23343f35ef5SPaul Beesley   0 is the default.
23443f35ef5SPaul Beesley
23583a4dae1SBoyan Karatotev-  ``DISABLE_MTPMU``: Numeric option to disable ``FEAT_MTPMU`` (Multi Threaded
23683a4dae1SBoyan Karatotev   PMU). ``FEAT_MTPMU`` is an optional feature available on Armv8.6 onwards.
237641571c7SAndre Przywara   This flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
23883a4dae1SBoyan Karatotev   mechanism. Default is ``0``.
2390063dd17SJavier Almansa Sobrino
24043f35ef5SPaul Beesley-  ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted
24143f35ef5SPaul Beesley   Board Boot authentication at runtime. This option is meant to be enabled only
24243f35ef5SPaul Beesley   for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this
24343f35ef5SPaul Beesley   flag has to be enabled. 0 is the default.
24443f35ef5SPaul Beesley
24543f35ef5SPaul Beesley-  ``E``: Boolean option to make warnings into errors. Default is 1.
24643f35ef5SPaul Beesley
247291be198SBoyan Karatotev   When specifying higher warnings levels (``W=1`` and higher), this option
248291be198SBoyan Karatotev   defaults to 0. This is done to encourage contributors to use them, as they
249291be198SBoyan Karatotev   are expected to produce warnings that would otherwise fail the build. New
250291be198SBoyan Karatotev   contributions are still expected to build with ``W=0`` and ``E=1`` (the
251291be198SBoyan Karatotev   default).
252291be198SBoyan Karatotev
253ae770fedSYann Gautier-  ``EARLY_CONSOLE``: This option is used to enable early traces before default
254ae770fedSYann Gautier   console is properly setup. It introduces EARLY_* traces macros, that will
255ae770fedSYann Gautier   use the non-EARLY traces macros if the flag is enabled, or do nothing
256ae770fedSYann Gautier   otherwise. To use this feature, platforms will have to create the function
257ae770fedSYann Gautier   plat_setup_early_console().
258ae770fedSYann Gautier   Default is 0 (disabled)
259ae770fedSYann Gautier
26043f35ef5SPaul Beesley-  ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of
26143f35ef5SPaul Beesley   the normal boot flow. It must specify the entry point address of the EL3
26243f35ef5SPaul Beesley   payload. Please refer to the "Booting an EL3 payload" section for more
26343f35ef5SPaul Beesley   details.
26443f35ef5SPaul Beesley
2651fd685a7SChris Kay-  ``ENABLE_AMU_AUXILIARY_COUNTERS``: Enables support for AMU auxiliary counters
2661fd685a7SChris Kay   (also known as group 1 counters). These are implementation-defined counters,
2671fd685a7SChris Kay   and as such require additional platform configuration. Default is 0.
2681fd685a7SChris Kay
26943f35ef5SPaul Beesley-  ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()``
27043f35ef5SPaul Beesley   are compiled out. For debug builds, this option defaults to 1, and calls to
27143f35ef5SPaul Beesley   ``assert()`` are left in place. For release builds, this option defaults to 0
27243f35ef5SPaul Beesley   and calls to ``assert()`` function are compiled out. This option can be set
27343f35ef5SPaul Beesley   independently of ``DEBUG``. It can also be used to hide any auxiliary code
27443f35ef5SPaul Beesley   that is only required for the assertion and does not fit in the assertion
27543f35ef5SPaul Beesley   itself.
27643f35ef5SPaul Beesley
27768c76088SAlexei Fedorov-  ``ENABLE_BACKTRACE``: This option controls whether to enable backtrace
27843f35ef5SPaul Beesley   dumps or not. It is supported in both AArch64 and AArch32. However, in
27943f35ef5SPaul Beesley   AArch32 the format of the frame records are not defined in the AAPCS and they
28043f35ef5SPaul Beesley   are defined by the implementation. This implementation of backtrace only
28143f35ef5SPaul Beesley   supports the format used by GCC when T32 interworking is disabled. For this
28243f35ef5SPaul Beesley   reason enabling this option in AArch32 will force the compiler to only
28343f35ef5SPaul Beesley   generate A32 code. This option is enabled by default only in AArch64 debug
28443f35ef5SPaul Beesley   builds, but this behaviour can be overridden in each platform's Makefile or
28543f35ef5SPaul Beesley   in the build command line.
28643f35ef5SPaul Beesley
287d23acc9eSAndre Przywara-  ``ENABLE_FEAT_AMU``: Numeric value to enable Activity Monitor Unit
288d23acc9eSAndre Przywara   extensions. This flag can take the values 0 to 2, to align with the
289641571c7SAndre Przywara   ``ENABLE_FEAT`` mechanism. This is an optional architectural feature
290d23acc9eSAndre Przywara   available on v8.4 onwards. Some v8.2 implementations also implement an AMU
291d23acc9eSAndre Przywara   and this option can be used to enable this feature on those systems as well.
292d23acc9eSAndre Przywara   This flag can take the values 0 to 2, the default is 0.
29364017767SJayanth Dodderi Chidanand
294d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_AMUv1p1``: Numeric value to enable the ``FEAT_AMUv1p1``
295d9e984ccSJayanth Dodderi Chidanand   extension. ``FEAT_AMUv1p1`` is an optional feature available on Arm v8.6
296d9e984ccSJayanth Dodderi Chidanand   onwards. This flag can take the values 0 to 2, to align with the
297641571c7SAndre Przywara   ``ENABLE_FEAT`` mechanism. Default value is ``0``.
298d9e984ccSJayanth Dodderi Chidanand
299d6affea1SGovindraj Raja-  ``ENABLE_FEAT_CLRBHB``: Numeric value to enable the CLRBHB instruction.
300d6affea1SGovindraj Raja    Clear Branch History clears the branch history for the current context to
301d6affea1SGovindraj Raja    the extent that branch history information created before the CLRBHB instruction
302d6affea1SGovindraj Raja    cannot be used by code. This is an optional architectural feature available on v8.0
303d6affea1SGovindraj Raja    onwards and is a mandatory feature from v8.9 onwards.
304d6affea1SGovindraj Raja    This flag can take the values of 0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
305d6affea1SGovindraj Raja    Default value is ``0``.
306d6affea1SGovindraj Raja
307a1032bebSJohn Powell-  ``ENABLE_FEAT_CPA2``: Numeric value to enable the ``FEAT_CPA2`` extension.
308a1032bebSJohn Powell   It enables checked pointer arithmetic in EL3, which will result in address
309a1032bebSJohn Powell   faults in the event that a pointer arithmetic overflow error occurs. This is
310a1032bebSJohn Powell   an optional feature starting from Arm v9.4 and This flag can take values 0 to
311a1032bebSJohn Powell   2, to align with the ``ENABLE_FEAT`` mechanism. Default value is ``0``.
312a1032bebSJohn Powell
313d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_CSV2_2``: Numeric value to enable the ``FEAT_CSV2_2``
314d9e984ccSJayanth Dodderi Chidanand   extension. It allows access to the SCXTNUM_EL2 (Software Context Number)
315d9e984ccSJayanth Dodderi Chidanand   register during EL2 context save/restore operations. ``FEAT_CSV2_2`` is an
316d9e984ccSJayanth Dodderi Chidanand   optional feature available on Arm v8.0 onwards. This flag can take values
317641571c7SAndre Przywara   0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
318d9e984ccSJayanth Dodderi Chidanand   Default value is ``0``.
319d9e984ccSJayanth Dodderi Chidanand
32030019d86SSona Mathew-  ``ENABLE_FEAT_CSV2_3``: Numeric value to enable support for ``FEAT_CSV2_3``
32130019d86SSona Mathew   extension. This feature is supported in AArch64 state only and is an optional
32230019d86SSona Mathew   feature available in Arm v8.0 implementations.
32330019d86SSona Mathew   ``FEAT_CSV2_3`` implies the implementation of ``FEAT_CSV2_2``.
32430019d86SSona Mathew   The flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
32530019d86SSona Mathew   mechanism. Default value is ``0``.
32630019d86SSona Mathew
32783271d5aSArvind Ram Prakash- ``ENABLE_FEAT_DEBUGV8P9``: Numeric value to enable ``FEAT_DEBUGV8P9``
32883271d5aSArvind Ram Prakash   extension which allows the ability to implement more than 16 breakpoints
32983271d5aSArvind Ram Prakash   and/or watchpoints. This feature is mandatory from v8.9 and is optional
33083271d5aSArvind Ram Prakash   from v8.8. This flag can take the values of 0 to 2, to align with the
33183271d5aSArvind Ram Prakash   ``ENABLE_FEAT`` mechanism. Default value is ``0``.
33283271d5aSArvind Ram Prakash
333d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_DIT``: Numeric value to enable ``FEAT_DIT`` (Data Independent
334d9e984ccSJayanth Dodderi Chidanand   Timing) extension. It allows setting the ``DIT`` bit of PSTATE in EL3.
335d9e984ccSJayanth Dodderi Chidanand   ``FEAT_DIT`` is a mandatory  architectural feature and is enabled from v8.4
336d9e984ccSJayanth Dodderi Chidanand   and upwards. This flag can take the values 0 to 2, to align  with the
337641571c7SAndre Przywara   ``ENABLE_FEAT`` mechanism. Default value is ``0``.
338d9e984ccSJayanth Dodderi Chidanand
339d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_ECV``: Numeric value to enable support for the Enhanced Counter
34064017767SJayanth Dodderi Chidanand   Virtualization feature, allowing for access to the CNTPOFF_EL2 (Counter-timer
34164017767SJayanth Dodderi Chidanand   Physical Offset register) during EL2 to EL3 context save/restore operations.
342d9e984ccSJayanth Dodderi Chidanand   Its a mandatory architectural feature and is enabled from v8.6 and upwards.
343641571c7SAndre Przywara   This flag can take the values 0 to 2, to align  with the ``ENABLE_FEAT``
344d9e984ccSJayanth Dodderi Chidanand   mechanism. Default value is ``0``.
34564017767SJayanth Dodderi Chidanand
346a57e18e4SArvind Ram Prakash-  ``ENABLE_FEAT_FPMR``: Numerical value to enable support for Floating Point
347a57e18e4SArvind Ram Prakash   Mode Register feature, allowing access to the FPMR register. FPMR register
348a57e18e4SArvind Ram Prakash   controls the behaviors of FP8 instructions. It is an optional architectural
349a57e18e4SArvind Ram Prakash   feature from v9.2 and upwards. This flag can take value of 0 to 2, to align
350a57e18e4SArvind Ram Prakash   with the ``FEATURE_DETECTION`` mechanism. Default value is ``0``.
351a57e18e4SArvind Ram Prakash
352d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_FGT``: Numeric value to enable support for FGT (Fine Grain Traps)
35364017767SJayanth Dodderi Chidanand   feature allowing for access to the HDFGRTR_EL2 (Hypervisor Debug Fine-Grained
35464017767SJayanth Dodderi Chidanand   Read Trap Register) during EL2 to EL3 context save/restore operations.
355d9e984ccSJayanth Dodderi Chidanand   Its a mandatory architectural feature and is enabled from v8.6 and upwards.
356641571c7SAndre Przywara   This flag can take the values 0 to 2, to align  with the ``ENABLE_FEAT``
357d9e984ccSJayanth Dodderi Chidanand   mechanism. Default value is ``0``.
35864017767SJayanth Dodderi Chidanand
35933e6aaacSArvind Ram Prakash-  ``ENABLE_FEAT_FGT2``: Numeric value to enable support for FGT2
36033e6aaacSArvind Ram Prakash   (Fine Grain Traps 2) feature allowing for access to Fine-grained trap 2 registers
36133e6aaacSArvind Ram Prakash   during  EL2 to EL3 context save/restore operations.
36233e6aaacSArvind Ram Prakash   Its an optional architectural feature and is available from v8.8 and upwards.
36333e6aaacSArvind Ram Prakash   This flag can take the values 0 to 2, to align  with the ``ENABLE_FEAT``
36433e6aaacSArvind Ram Prakash   mechanism. Default value is ``0``.
36533e6aaacSArvind Ram Prakash
3664274b526SArvind Ram Prakash-  ``ENABLE_FEAT_FGWTE3``: Numeric value to enable support for
3674274b526SArvind Ram Prakash   Fine Grained Write Trap EL3 (FEAT_FGWTE3), a feature that allows EL3 to
3684274b526SArvind Ram Prakash   restrict overwriting certain EL3 registers after boot.
3694274b526SArvind Ram Prakash   This lockdown is established by setting individual trap bits for
3704274b526SArvind Ram Prakash   system registers that are not expected to be overwritten after boot.
3714274b526SArvind Ram Prakash   This feature is an optional architectural feature and is available from
3724274b526SArvind Ram Prakash   Armv9.4 onwards. This flag can take values from 0 to 2, aligning with
3734274b526SArvind Ram Prakash   the ``ENABLE_FEAT`` mechanism. The default value is 0.
3744274b526SArvind Ram Prakash
3754274b526SArvind Ram Prakash   .. note::
3764274b526SArvind Ram Prakash      This feature currently traps access to all EL3 registers in
3774274b526SArvind Ram Prakash      ``FGWTE3_EL3``, except for ``MDCR_EL3``, ``MPAM3_EL3``,
3784274b526SArvind Ram Prakash      ``TPIDR_EL3``(when ``CRASH_REPORTING=1``), and
3794274b526SArvind Ram Prakash      ``SCTLR_EL3``(when ``HW_ASSISTED_COHERENCY=0``).
3804274b526SArvind Ram Prakash      If additional traps need to be disabled for specific platforms,
3814274b526SArvind Ram Prakash      please contact the Arm team on `TF-A public mailing list`_.
3824274b526SArvind Ram Prakash
383d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_HCX``: Numeric value to set the bit SCR_EL3.HXEn in EL3 to
384d9e984ccSJayanth Dodderi Chidanand   allow access to HCRX_EL2 (extended hypervisor control register) from EL2 as
385d9e984ccSJayanth Dodderi Chidanand   well as adding HCRX_EL2 to the EL2 context save/restore operations. Its a
386d9e984ccSJayanth Dodderi Chidanand   mandatory architectural feature and is enabled from v8.7 and upwards. This
387641571c7SAndre Przywara   flag can take the values 0 to 2, to align  with the ``ENABLE_FEAT``
388d9e984ccSJayanth Dodderi Chidanand   mechanism. Default value is ``0``.
389d9e984ccSJayanth Dodderi Chidanand
390f396aec8SArvind Ram Prakash-  ``ENABLE_FEAT_IDTE3``: Numeric value to set SCR_EL3.TID3/TID5 bits which
391f396aec8SArvind Ram Prakash   enables trapping of ID register reads by lower ELs to EL3. This allows EL3
392f396aec8SArvind Ram Prakash   to control the feature visibility to lower ELs by returning a sanitized value
393f396aec8SArvind Ram Prakash   based on current feature enablement status. Hypervisors are expected to
394f396aec8SArvind Ram Prakash   cache ID register during their boot stage. This flag can take the
395f396aec8SArvind Ram Prakash   values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
396f396aec8SArvind Ram Prakash   Default value is ``0``. This feature is EXPERIMENTAL.
397f396aec8SArvind Ram Prakash
398f396aec8SArvind Ram Prakash   .. note::
399f396aec8SArvind Ram Prakash      This feature traps all lower EL accesses to Group 3 and Group 5
400f396aec8SArvind Ram Prakash      ID registers to EL3. This can incur a performance impact and platforms
401f396aec8SArvind Ram Prakash      should enable them only if they have a specific need.
402f396aec8SArvind Ram Prakash
4036b8df7b9SArvind Ram Prakash- ``ENABLE_FEAT_MOPS``: Numeric value to enable FEAT_MOPS (Standardization
4046b8df7b9SArvind Ram Prakash   of memory operations) when INIT_UNUSED_NS_EL2=1.
4056b8df7b9SArvind Ram Prakash   This feature is mandatory from v8.8 and enabling of FEAT_MOPS does not
4066b8df7b9SArvind Ram Prakash   require any settings from EL3 as the controls are present in EL2 registers
4076b8df7b9SArvind Ram Prakash   (HCRX_EL2.{MSCEn,MCE2} and SCTLR_EL2.MSCEn) and in most configurations
4086b8df7b9SArvind Ram Prakash   we expect EL2 to be present. But in case of INIT_UNUSED_NS_EL2=1 ,
4096b8df7b9SArvind Ram Prakash   EL3 should configure the EL2 registers. This flag
4106b8df7b9SArvind Ram Prakash   can take values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
4116b8df7b9SArvind Ram Prakash   Default value is ``0``.
4126b8df7b9SArvind Ram Prakash
4138e397889SGovindraj Raja-  ``ENABLE_FEAT_MTE2``: Numeric value to enable Memory Tagging Extension2
4148e397889SGovindraj Raja   if the platform wants to use this feature and MTE2 is enabled at ELX.
4158e397889SGovindraj Raja   This flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
4168e397889SGovindraj Raja   mechanism. Default value is ``0``.
4170a33adc0SGovindraj Raja
418d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_PAN``: Numeric value to enable the ``FEAT_PAN`` (Privileged
419d9e984ccSJayanth Dodderi Chidanand   Access Never) extension. ``FEAT_PAN`` adds a bit to PSTATE, generating a
420d9e984ccSJayanth Dodderi Chidanand   permission fault for any privileged data access from EL1/EL2 to virtual
421d9e984ccSJayanth Dodderi Chidanand   memory address, accessible at EL0, provided (HCR_EL2.E2H=1). It is a
422d9e984ccSJayanth Dodderi Chidanand   mandatory architectural feature and is enabled from v8.1 and upwards. This
423641571c7SAndre Przywara   flag can take values 0 to 2, to align  with the ``ENABLE_FEAT``
424d9e984ccSJayanth Dodderi Chidanand   mechanism. Default value is ``0``.
425d9e984ccSJayanth Dodderi Chidanand
426025b1b81SJohn Powell-  ``ENABLE_FEAT_PAUTH_LR``: Numeric value to enable the ``FEAT_PAUTH_LR``
427025b1b81SJohn Powell   extension. ``FEAT_PAUTH_LR`` is an optional feature available from Arm v9.4
428025b1b81SJohn Powell   onwards. This feature requires PAUTH to be enabled via the
429025b1b81SJohn Powell   ``BRANCH_PROTECTION`` flag. This flag can take the values 0 to 2, to align
430025b1b81SJohn Powell   with the ``ENABLE_FEAT`` mechanism. Default value is ``0``.
431025b1b81SJohn Powell
432d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_RNG``: Numeric value to enable the ``FEAT_RNG`` extension.
433d9e984ccSJayanth Dodderi Chidanand   ``FEAT_RNG`` is an optional feature available on Arm v8.5 onwards. This
434641571c7SAndre Przywara   flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
435ff86e0b4SJuan Pablo Conde   mechanism. Default value is ``0``.
436ff86e0b4SJuan Pablo Conde
437ff86e0b4SJuan Pablo Conde-  ``ENABLE_FEAT_RNG_TRAP``: Numeric value to enable the ``FEAT_RNG_TRAP``
438ff86e0b4SJuan Pablo Conde   extension. This feature is only supported in AArch64 state. This flag can
439641571c7SAndre Przywara   take values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
440ff86e0b4SJuan Pablo Conde   Default value is ``0``. ``FEAT_RNG_TRAP`` is an optional feature from
441ff86e0b4SJuan Pablo Conde   Armv8.5 onwards.
442d9e984ccSJayanth Dodderi Chidanand
44324077098SAndre Przywara-  ``ENABLE_FEAT_SB``: Boolean option to let the TF-A code use the ``FEAT_SB``
44424077098SAndre Przywara   (Speculation Barrier) instruction ``FEAT_SB`` is an optional feature and
44524077098SAndre Przywara   defaults to ``0`` for pre-Armv8.5 CPUs, but is mandatory for Armv8.5 or
44624077098SAndre Przywara   later CPUs. It is enabled from v8.5 and upwards and if needed can be
44724077098SAndre Przywara   overidden from platforms explicitly.
448d9e984ccSJayanth Dodderi Chidanand
449d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_SEL2``: Numeric value to enable the ``FEAT_SEL2`` (Secure EL2)
450d9e984ccSJayanth Dodderi Chidanand   extension. ``FEAT_SEL2`` is a mandatory feature available on Arm v8.4.
451641571c7SAndre Przywara   This flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
452d9e984ccSJayanth Dodderi Chidanand   mechanism. Default is ``0``.
453d9e984ccSJayanth Dodderi Chidanand
454781d07a4SJayanth Dodderi Chidanand-  ``ENABLE_FEAT_TWED``: Numeric value to enable the ``FEAT_TWED`` (Delayed
455781d07a4SJayanth Dodderi Chidanand   trapping of WFE Instruction) extension. ``FEAT_TWED`` is a optional feature
456781d07a4SJayanth Dodderi Chidanand   available on Arm v8.6. This flag can take values 0 to 2, to align with the
457641571c7SAndre Przywara   ``ENABLE_FEAT`` mechanism. Default is ``0``.
458781d07a4SJayanth Dodderi Chidanand
459781d07a4SJayanth Dodderi Chidanand    When ``ENABLE_FEAT_TWED`` is set to ``1``, WFE instruction trapping gets
460781d07a4SJayanth Dodderi Chidanand    delayed by the amount of value in ``TWED_DELAY``.
461781d07a4SJayanth Dodderi Chidanand
462d9e984ccSJayanth Dodderi Chidanand-  ``ENABLE_FEAT_VHE``: Numeric value to enable the ``FEAT_VHE`` (Virtualization
463d9e984ccSJayanth Dodderi Chidanand   Host Extensions) extension. It allows access to CONTEXTIDR_EL2 register
464d9e984ccSJayanth Dodderi Chidanand   during EL2 context save/restore operations.``FEAT_VHE`` is a mandatory
465d9e984ccSJayanth Dodderi Chidanand   architectural feature and is enabled from v8.1 and upwards. It can take
466641571c7SAndre Przywara   values 0 to 2, to align  with the ``ENABLE_FEAT`` mechanism.
467d9e984ccSJayanth Dodderi Chidanand   Default value is ``0``.
468cb4ec47bSjohpow01
469d3331603SMark Brown-  ``ENABLE_FEAT_TCR2``: Numeric value to set the bit SCR_EL3.ENTCR2 in EL3 to
470d3331603SMark Brown   allow access to TCR2_EL2 (extended translation control) from EL2 as
471d3331603SMark Brown   well as adding TCR2_EL2 to the EL2 context save/restore operations. Its a
472d3331603SMark Brown   mandatory architectural feature and is enabled from v8.9 and upwards. This
473641571c7SAndre Przywara   flag can take the values 0 to 2, to align  with the ``ENABLE_FEAT``
474d3331603SMark Brown   mechanism. Default value is ``0``.
475d3331603SMark Brown
476062b6c6bSMark Brown-  ``ENABLE_FEAT_S2PIE``: Numeric value to enable support for FEAT_S2PIE
477062b6c6bSMark Brown   at EL2 and below, and context switch relevant registers.  This flag
478641571c7SAndre Przywara   can take the values 0 to 2, to align  with the ``ENABLE_FEAT``
479062b6c6bSMark Brown   mechanism. Default value is ``0``.
480062b6c6bSMark Brown
481062b6c6bSMark Brown-  ``ENABLE_FEAT_S1PIE``: Numeric value to enable support for FEAT_S1PIE
482062b6c6bSMark Brown   at EL2 and below, and context switch relevant registers.  This flag
483641571c7SAndre Przywara   can take the values 0 to 2, to align  with the ``ENABLE_FEAT``
484062b6c6bSMark Brown   mechanism. Default value is ``0``.
485062b6c6bSMark Brown
486062b6c6bSMark Brown-  ``ENABLE_FEAT_S2POE``: Numeric value to enable support for FEAT_S2POE
487062b6c6bSMark Brown   at EL2 and below, and context switch relevant registers.  This flag
488641571c7SAndre Przywara   can take the values 0 to 2, to align  with the ``ENABLE_FEAT``
489062b6c6bSMark Brown   mechanism. Default value is ``0``.
490062b6c6bSMark Brown
491062b6c6bSMark Brown-  ``ENABLE_FEAT_S1POE``: Numeric value to enable support for FEAT_S1POE
492062b6c6bSMark Brown   at EL2 and below, and context switch relevant registers.  This flag
493641571c7SAndre Przywara   can take the values 0 to 2, to align  with the ``ENABLE_FEAT``
494062b6c6bSMark Brown   mechanism. Default value is ``0``.
495062b6c6bSMark Brown
496688ab57bSMark Brown-  ``ENABLE_FEAT_GCS``: Numeric value to set the bit SCR_EL3.GCSEn in EL3 to
497688ab57bSMark Brown   allow use of Guarded Control Stack from EL2 as well as adding the GCS
498688ab57bSMark Brown   registers to the EL2 context save/restore operations. This flag can take
499641571c7SAndre Przywara   the values 0 to 2, to align  with the ``ENABLE_FEAT`` mechanism.
500688ab57bSMark Brown   Default value is ``0``.
501688ab57bSMark Brown
5028cef63d6SBoyan Karatotev - ``ENABLE_FEAT_GCIE``: Boolean value to enable support for the GICv5 CPU
5038cef63d6SBoyan Karatotev   interface (see ``USE_GIC_DRIVER`` for the IRI). GICv5 and GICv3 are mutually
5048cef63d6SBoyan Karatotev   exclusive, so the ``ENABLE_FEAT`` mechanism is currently not supported.
5058cef63d6SBoyan Karatotev   Default value is ``0``.
5068cef63d6SBoyan Karatotev
5076d0433f0SJayanth Dodderi Chidanand-  ``ENABLE_FEAT_THE``: Numeric value to enable support for FEAT_THE
5086d0433f0SJayanth Dodderi Chidanand   (Translation Hardening Extension) at EL2 and below, setting the bit
5096d0433f0SJayanth Dodderi Chidanand   SCR_EL3.RCWMASKEn in EL3 to allow access to RCWMASK_EL1 and RCWSMASK_EL1
5106d0433f0SJayanth Dodderi Chidanand   registers and context switch them.
5116d0433f0SJayanth Dodderi Chidanand   Its an optional architectural feature and is available from v8.8 and upwards.
5126d0433f0SJayanth Dodderi Chidanand   This flag can take the values 0 to 2, to align  with the ``ENABLE_FEAT``
5136d0433f0SJayanth Dodderi Chidanand   mechanism. Default value is ``0``.
5146d0433f0SJayanth Dodderi Chidanand
5154ec4e545SJayanth Dodderi Chidanand-  ``ENABLE_FEAT_SCTLR2``: Numeric value to enable support for FEAT_SCTLR2
5164ec4e545SJayanth Dodderi Chidanand   (Extension to SCTLR_ELx) at EL2 and below, setting the bit
5174ec4e545SJayanth Dodderi Chidanand   SCR_EL3.SCTLR2En in EL3 to allow access to SCTLR2_ELx registers and
5184ec4e545SJayanth Dodderi Chidanand   context switch them. This feature is OPTIONAL from Armv8.0 implementations
5194ec4e545SJayanth Dodderi Chidanand   and mandatory in Armv8.9 implementations.
5204ec4e545SJayanth Dodderi Chidanand   This flag can take the values 0 to 2, to align  with the ``ENABLE_FEAT``
5214ec4e545SJayanth Dodderi Chidanand   mechanism. Default value is ``0``.
5224ec4e545SJayanth Dodderi Chidanand
52330655136SGovindraj Raja-  ``ENABLE_FEAT_D128``: Numeric value to enable support for FEAT_D128
52430655136SGovindraj Raja   at EL2 and below, setting the bit SCT_EL3.D128En in EL3 to allow access to
52530655136SGovindraj Raja   128 bit version of system registers like PAR_EL1, TTBR0_EL1, TTBR1_EL1,
52630655136SGovindraj Raja   TTBR0_EL2, TTBR1_EL2, TTBR0_EL12, TTBR1_EL12 , VTTBR_EL2, RCWMASK_EL1, and
52730655136SGovindraj Raja   RCWSMASK_EL1. Its an optional architectural feature and is available from
52830655136SGovindraj Raja   9.3 and upwards.
52930655136SGovindraj Raja   This flag can take the values 0 to 2, to align  with the ``ENABLE_FEAT``
53030655136SGovindraj Raja   mechanism. Default value is ``0``.
53130655136SGovindraj Raja
532edbce9aaSzelalem-aweke-  ``ENABLE_LTO``: Boolean option to enable Link Time Optimization (LTO)
533ddc918b1SBoyan Karatotev   support. This option is currently only supported for AArch64. On GCC it only
534ddc918b1SBoyan Karatotev   applies to TF-A proper, and not its libraries. If LTO on libraries (except
535ddc918b1SBoyan Karatotev   the libc) is desired a platform can pass `-flto -ffat-lto-objects` as long as
536*fa28b3afSBoyan Karatotev   GCC >= 14 is in use. ``ENABLE_LTO`` is enabled by default on release builds.
537*fa28b3afSBoyan Karatotev   Default is 0.
538edbce9aaSzelalem-aweke
539edebefbcSArvind Ram Prakash-  ``ENABLE_FEAT_MPAM``: Numeric value to enable lower ELs to use MPAM
54043f35ef5SPaul Beesley   feature. MPAM is an optional Armv8.4 extension that enables various memory
54143f35ef5SPaul Beesley   system components and resources to define partitions; software running at
54243f35ef5SPaul Beesley   various ELs can assign themselves to desired partition to control their
54343f35ef5SPaul Beesley   performance aspects.
54443f35ef5SPaul Beesley
545641571c7SAndre Przywara   This flag can take values 0 to 2, to align  with the ``ENABLE_FEAT``
546d9e984ccSJayanth Dodderi Chidanand   mechanism. When this option is set to ``1`` or ``2``, EL3 allows lower ELs to
547d9e984ccSJayanth Dodderi Chidanand   access their own MPAM registers without trapping into EL3. This option
548d9e984ccSJayanth Dodderi Chidanand   doesn't make use of partitioning in EL3, however. Platform initialisation
549d9e984ccSJayanth Dodderi Chidanand   code should configure and use partitions in EL3 as required. This option
550edebefbcSArvind Ram Prakash   defaults to ``2`` since MPAM is enabled by default for NS world only.
551edebefbcSArvind Ram Prakash   The flag is automatically disabled when the target
552edebefbcSArvind Ram Prakash   architecture is AArch32.
55343f35ef5SPaul Beesley
554c42aefd3SArvind Ram Prakash-  ``ENABLE_FEAT_MPAM_PE_BW_CTRL``: This option enables Armv9.3 MPAM
555c42aefd3SArvind Ram Prakash   PE-side bandwidth controls and disables traps to EL3/EL2 (when
556c42aefd3SArvind Ram Prakash   ``INIT_UNUSED_NS_EL2`` = 1). The flag accepts values from 0 to 2, in
557c42aefd3SArvind Ram Prakash   line with the ``ENABLE_FEAT`` mechanism, and defaults to ``0``.
558c42aefd3SArvind Ram Prakash
55919d52a83SAndre Przywara-  ``ENABLE_FEAT_LS64_ACCDATA``: Numeric value to enable access and save and
56019d52a83SAndre Przywara   restore the ACCDATA_EL1 system register, at EL2 and below. This flag can
56119d52a83SAndre Przywara   take the values 0 to 2, to align  with the ``ENABLE_FEAT`` mechanism.
56219d52a83SAndre Przywara   Default value is ``0``.
56319d52a83SAndre Przywara
564cc2523bbSAndre Przywara-  ``ENABLE_FEAT_AIE``: Numeric value to enable access to the (A)MAIR2 system
565cc2523bbSAndre Przywara   registers from non-secure world. This flag can take the values 0 to 2, to
566cc2523bbSAndre Przywara   align  with the ``ENABLE_FEAT`` mechanism.
567cc2523bbSAndre Przywara   Default value is ``0``.
568cc2523bbSAndre Przywara
569b3bcfd12SAndre Przywara-  ``ENABLE_FEAT_PFAR``: Numeric value to enable access to the PFAR system
570b3bcfd12SAndre Przywara   registers from non-secure world. This flag can take the values 0 to 2, to
571b3bcfd12SAndre Przywara   align  with the ``ENABLE_FEAT`` mechanism.
572b3bcfd12SAndre Przywara   Default value is ``0``.
573b3bcfd12SAndre Przywara
57468120783SChris Kay-  ``ENABLE_MPMM``: Boolean option to enable support for the Maximum Power
57568120783SChris Kay   Mitigation Mechanism supported by certain Arm cores, which allows the SoC
57668120783SChris Kay   firmware to detect and limit high activity events to assist in SoC processor
57768120783SChris Kay   power domain dynamic power budgeting and limit the triggering of whole-rail
57868120783SChris Kay   (i.e. clock chopping) responses to overcurrent conditions. Defaults to ``0``.
57968120783SChris Kay
58043f35ef5SPaul Beesley-  ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE)
58143f35ef5SPaul Beesley   support within generic code in TF-A. This option is currently only supported
58242d4d3baSArvind Ram Prakash   in BL2, BL31, and BL32 (TSP) for AARCH64 binaries, and
58342d4d3baSArvind Ram Prakash   in BL32 (SP_min) for AARCH32. Default is 0.
58443f35ef5SPaul Beesley
58543f35ef5SPaul Beesley-  ``ENABLE_PMF``: Boolean option to enable support for optional Performance
58643f35ef5SPaul Beesley   Measurement Framework(PMF). Default is 0.
58743f35ef5SPaul Beesley
58843f35ef5SPaul Beesley-  ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI
58943f35ef5SPaul Beesley   functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0.
59043f35ef5SPaul Beesley   In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must
59143f35ef5SPaul Beesley   be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in
59243f35ef5SPaul Beesley   software.
59343f35ef5SPaul Beesley
59443f35ef5SPaul Beesley-  ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime
59543f35ef5SPaul Beesley   instrumentation which injects timestamp collection points into TF-A to
59643f35ef5SPaul Beesley   allow runtime performance to be measured. Currently, only PSCI is
59743f35ef5SPaul Beesley   instrumented. Enabling this option enables the ``ENABLE_PMF`` build option
59843f35ef5SPaul Beesley   as well. Default is 0.
59943f35ef5SPaul Beesley
6006437a09aSAndre Przywara-  ``ENABLE_SPE_FOR_NS`` : Numeric value to enable Statistical Profiling
60143f35ef5SPaul Beesley   extensions. This is an optional architectural feature for AArch64.
602641571c7SAndre Przywara   This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
6036437a09aSAndre Przywara   mechanism. The default is 2 but is automatically disabled when the target
6046437a09aSAndre Przywara   architecture is AArch32.
60543f35ef5SPaul Beesley
6062b0bc4e0SJayanth Dodderi Chidanand-  ``ENABLE_SVE_FOR_NS``: Numeric value to enable Scalable Vector Extension
60743f35ef5SPaul Beesley   (SVE) for the Non-secure world only. SVE is an optional architectural feature
60850fba2dbSMadhukar Pappireddy   for AArch64. This flag can take the values 0 to 2, to align with the
60950fba2dbSMadhukar Pappireddy   ``ENABLE_FEAT`` mechanism. At this time, this build option cannot be used on
61050fba2dbSMadhukar Pappireddy   systems that have SPM_MM enabled. The default value is 2.
61143f35ef5SPaul Beesley
61250fba2dbSMadhukar Pappireddy   Note that when SVE is enabled for the Non-secure world, access
61350fba2dbSMadhukar Pappireddy   to SVE, SIMD and floating-point functionality from the Secure world is
61450fba2dbSMadhukar Pappireddy   independently controlled by build option ``ENABLE_SVE_FOR_SWD``. When enabling
61550fba2dbSMadhukar Pappireddy   ``CTX_INCLUDE_FPREGS`` and ``ENABLE_SVE_FOR_NS`` together, it is mandatory to
61650fba2dbSMadhukar Pappireddy   enable ``CTX_INCLUDE_SVE_REGS``. This is to avoid corruption of the Non-secure
61750fba2dbSMadhukar Pappireddy   world data in the Z-registers which are aliased by the SIMD and FP registers.
61850fba2dbSMadhukar Pappireddy
61950fba2dbSMadhukar Pappireddy-  ``ENABLE_SVE_FOR_SWD``: Boolean option to enable SVE and FPU/SIMD functionality
62050fba2dbSMadhukar Pappireddy   for the Secure world. SVE is an optional architectural feature for AArch64.
62150fba2dbSMadhukar Pappireddy   The default is 0 and it is automatically disabled when the target architecture
62250fba2dbSMadhukar Pappireddy   is AArch32.
62350fba2dbSMadhukar Pappireddy
62450fba2dbSMadhukar Pappireddy   .. note::
62550fba2dbSMadhukar Pappireddy      This build flag requires ``ENABLE_SVE_FOR_NS`` to be enabled. When enabling
62650fba2dbSMadhukar Pappireddy      ``ENABLE_SVE_FOR_SWD``, a developer must carefully consider whether
62750fba2dbSMadhukar Pappireddy      ``CTX_INCLUDE_SVE_REGS`` is also needed.
6280c5e7d1cSMax Shvetsov
62943f35ef5SPaul Beesley-  ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection
63043f35ef5SPaul Beesley   checks in GCC. Allowed values are "all", "strong", "default" and "none". The
63143f35ef5SPaul Beesley   default value is set to "none". "strong" is the recommended stack protection
63243f35ef5SPaul Beesley   level if this feature is desired. "none" disables the stack protection. For
63343f35ef5SPaul Beesley   all values other than "none", the ``plat_get_stack_protector_canary()``
63443f35ef5SPaul Beesley   platform hook needs to be implemented. The value is passed as the last
63543f35ef5SPaul Beesley   component of the option ``-fstack-protector-$ENABLE_STACK_PROTECTOR``.
63643f35ef5SPaul Beesley
637593ae354SBoyan Karatotev- ``ENABLE_ERRATA_ALL``: This option is used only for testing purposes, Boolean
638593ae354SBoyan Karatotev   option to enable the workarounds for all errata that TF-A implements. Normally
639593ae354SBoyan Karatotev   they should be explicitly enabled depending on each platform's needs. Not
640593ae354SBoyan Karatotev   recommended for release builds. This option is default set to 0.
641593ae354SBoyan Karatotev
642f97062a5SSumit Garg-  ``ENCRYPT_BL31``: Binary flag to enable encryption of BL31 firmware. This
643700e7685SManish Pandey   flag depends on ``DECRYPTION_SUPPORT`` build flag.
644f97062a5SSumit Garg
645f97062a5SSumit Garg-  ``ENCRYPT_BL32``: Binary flag to enable encryption of Secure BL32 payload.
646700e7685SManish Pandey   This flag depends on ``DECRYPTION_SUPPORT`` build flag.
647f97062a5SSumit Garg
648f97062a5SSumit Garg-  ``ENC_KEY``: A 32-byte (256-bit) symmetric key in hex string format. It could
649f97062a5SSumit Garg   either be SSK or BSSK depending on ``FW_ENC_STATUS`` flag. This value depends
650700e7685SManish Pandey   on ``DECRYPTION_SUPPORT`` build flag.
651f97062a5SSumit Garg
652f97062a5SSumit Garg-  ``ENC_NONCE``: A 12-byte (96-bit) encryption nonce or Initialization Vector
653f97062a5SSumit Garg   (IV) in hex string format. This value depends on ``DECRYPTION_SUPPORT``
654700e7685SManish Pandey   build flag.
655f97062a5SSumit Garg
65643f35ef5SPaul Beesley-  ``ERROR_DEPRECATED``: This option decides whether to treat the usage of
65743f35ef5SPaul Beesley   deprecated platform APIs, helper functions or drivers within Trusted
65843f35ef5SPaul Beesley   Firmware as error. It can take the value 1 (flag the use of deprecated
65943f35ef5SPaul Beesley   APIs as error) or 0. The default is 0.
66043f35ef5SPaul Beesley
661ffdf5ea4SRajasekaran Kalidoss-  ``ETHOSN_NPU_DRIVER``: boolean option to enable a SiP service that can
662ffdf5ea4SRajasekaran Kalidoss   configure an Arm® Ethos™-N NPU. To use this service the target platform's
663ffdf5ea4SRajasekaran Kalidoss   ``HW_CONFIG`` must include the device tree nodes for the NPU. Currently, only
664ffdf5ea4SRajasekaran Kalidoss   the Arm Juno platform has this included in its ``HW_CONFIG`` and the platform
665ffdf5ea4SRajasekaran Kalidoss   only loads the ``HW_CONFIG`` in AArch64 builds. Default is 0.
666ffdf5ea4SRajasekaran Kalidoss
667ffdf5ea4SRajasekaran Kalidoss-  ``ETHOSN_NPU_TZMP1``: boolean option to enable TZMP1 support for the
668ffdf5ea4SRajasekaran Kalidoss   Arm® Ethos™-N NPU. Requires ``ETHOSN_NPU_DRIVER`` and
669ffdf5ea4SRajasekaran Kalidoss   ``TRUSTED_BOARD_BOOT`` to be enabled.
670ffdf5ea4SRajasekaran Kalidoss
671ffdf5ea4SRajasekaran Kalidoss-  ``ETHOSN_NPU_FW``: location of the NPU firmware binary
672ffdf5ea4SRajasekaran Kalidoss   (```ethosn.bin```). This firmware image will be included in the FIP and
673ffdf5ea4SRajasekaran Kalidoss   loaded at runtime.
674ffdf5ea4SRajasekaran Kalidoss
67543f35ef5SPaul Beesley-  ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions
67643f35ef5SPaul Beesley   targeted at EL3. When set ``0`` (default), no exceptions are expected or
6777c2fe62fSRaghu Krishnamurthy   handled at EL3, and a panic will result. The exception to this rule is when
6787c2fe62fSRaghu Krishnamurthy   ``SPMD_SPM_AT_SEL2`` is set to ``1``, in which case, only exceptions
6797c2fe62fSRaghu Krishnamurthy   occuring during normal world execution, are trapped to EL3. Any exception
6807c2fe62fSRaghu Krishnamurthy   trapped during secure world execution are trapped to the SPMC. This is
6817c2fe62fSRaghu Krishnamurthy   supported only for AArch64 builds.
68243f35ef5SPaul Beesley
6836ac269d1SJavier Almansa Sobrino-  ``EVENT_LOG_LEVEL``: Chooses the log level to use for Measured Boot when
6846ac269d1SJavier Almansa Sobrino   ``MEASURED_BOOT`` is enabled. For a list of valid values, see ``LOG_LEVEL``.
6856ac269d1SJavier Almansa Sobrino   Default value is 40 (LOG_LEVEL_INFO).
6866ac269d1SJavier Almansa Sobrino
68743f35ef5SPaul Beesley-  ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault
68843f35ef5SPaul Beesley   injection from lower ELs, and this build option enables lower ELs to use
68943f35ef5SPaul Beesley   Error Records accessed via System Registers to inject faults. This is
69043f35ef5SPaul Beesley   applicable only to AArch64 builds.
69143f35ef5SPaul Beesley
69243f35ef5SPaul Beesley   This feature is intended for testing purposes only, and is advisable to keep
69343f35ef5SPaul Beesley   disabled for production images.
69443f35ef5SPaul Beesley
69543f35ef5SPaul Beesley-  ``FIP_NAME``: This is an optional build option which specifies the FIP
69643f35ef5SPaul Beesley   filename for the ``fip`` target. Default is ``fip.bin``.
69743f35ef5SPaul Beesley
69843f35ef5SPaul Beesley-  ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU
69943f35ef5SPaul Beesley   FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``.
70043f35ef5SPaul Beesley
701f97062a5SSumit Garg-  ``FW_ENC_STATUS``: Top level firmware's encryption numeric flag, values:
702f97062a5SSumit Garg
703f97062a5SSumit Garg   ::
704f97062a5SSumit Garg
705f97062a5SSumit Garg     0: Encryption is done with Secret Symmetric Key (SSK) which is common
706f97062a5SSumit Garg        for a class of devices.
707f97062a5SSumit Garg     1: Encryption is done with Binding Secret Symmetric Key (BSSK) which is
708f97062a5SSumit Garg        unique per device.
709f97062a5SSumit Garg
710700e7685SManish Pandey   This flag depends on ``DECRYPTION_SUPPORT`` build flag.
711f97062a5SSumit Garg
71243f35ef5SPaul Beesley-  ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create``
71343f35ef5SPaul Beesley   tool to create certificates as per the Chain of Trust described in
71443f35ef5SPaul Beesley   :ref:`Trusted Board Boot`. The build system then calls ``fiptool`` to
71543f35ef5SPaul Beesley   include the certificates in the FIP and FWU_FIP. Default value is '0'.
71643f35ef5SPaul Beesley
71743f35ef5SPaul Beesley   Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support
71843f35ef5SPaul Beesley   for the Trusted Board Boot feature in the BL1 and BL2 images, to generate
71943f35ef5SPaul Beesley   the corresponding certificates, and to include those certificates in the
72043f35ef5SPaul Beesley   FIP and FWU_FIP.
72143f35ef5SPaul Beesley
72243f35ef5SPaul Beesley   Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2
72343f35ef5SPaul Beesley   images will not include support for Trusted Board Boot. The FIP will still
72443f35ef5SPaul Beesley   include the corresponding certificates. This FIP can be used to verify the
72543f35ef5SPaul Beesley   Chain of Trust on the host machine through other mechanisms.
72643f35ef5SPaul Beesley
72743f35ef5SPaul Beesley   Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2
72843f35ef5SPaul Beesley   images will include support for Trusted Board Boot, but the FIP and FWU_FIP
72943f35ef5SPaul Beesley   will not include the corresponding certificates, causing a boot failure.
73043f35ef5SPaul Beesley
73143f35ef5SPaul Beesley-  ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have
73243f35ef5SPaul Beesley   inherent support for specific EL3 type interrupts. Setting this build option
73343f35ef5SPaul Beesley   to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both
7346844c347SMadhukar Pappireddy   by :ref:`platform abstraction layer<platform Interrupt Controller API>` and
7356844c347SMadhukar Pappireddy   :ref:`Interrupt Management Framework<Interrupt Management Framework>`.
73643f35ef5SPaul Beesley   This allows GICv2 platforms to enable features requiring EL3 interrupt type.
73743f35ef5SPaul Beesley   This also means that all GICv2 Group 0 interrupts are delivered to EL3, and
73843f35ef5SPaul Beesley   the Secure Payload interrupts needs to be synchronously handed over to Secure
73943f35ef5SPaul Beesley   EL1 for handling. The default value of this option is ``0``, which means the
74043f35ef5SPaul Beesley   Group 0 interrupts are assumed to be handled by Secure EL1.
74143f35ef5SPaul Beesley
74246cc41d5SManish Pandey-  ``HANDLE_EA_EL3_FIRST_NS``: When set to ``1``, External Aborts and SError
74346cc41d5SManish Pandey   Interrupts, resulting from errors in NS world, will be always trapped in
74446cc41d5SManish Pandey   EL3 i.e. in BL31 at runtime. When set to ``0`` (default), these exceptions
74546cc41d5SManish Pandey   will be trapped in the current exception level (or in EL1 if the current
74646cc41d5SManish Pandey   exception level is EL0).
74743f35ef5SPaul Beesley
74843f35ef5SPaul Beesley-  ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific
74943f35ef5SPaul Beesley   software operations are required for CPUs to enter and exit coherency.
75043f35ef5SPaul Beesley   However, newer systems exist where CPUs' entry to and exit from coherency
75143f35ef5SPaul Beesley   is managed in hardware. Such systems require software to only initiate these
75243f35ef5SPaul Beesley   operations, and the rest is managed in hardware, minimizing active software
75343f35ef5SPaul Beesley   management. In such systems, this boolean option enables TF-A to carry out
75443f35ef5SPaul Beesley   build and run-time optimizations during boot and power management operations.
75543f35ef5SPaul Beesley   This option defaults to 0 and if it is enabled, then it implies
75643f35ef5SPaul Beesley   ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled.
75743f35ef5SPaul Beesley
75843f35ef5SPaul Beesley   If this flag is disabled while the platform which TF-A is compiled for
75943f35ef5SPaul Beesley   includes cores that manage coherency in hardware, then a compilation error is
76043f35ef5SPaul Beesley   generated. This is based on the fact that a system cannot have, at the same
76143f35ef5SPaul Beesley   time, cores that manage coherency in hardware and cores that don't. In other
76243f35ef5SPaul Beesley   words, a platform cannot have, at the same time, cores that require
76343f35ef5SPaul Beesley   ``HW_ASSISTED_COHERENCY=1`` and cores that require
76443f35ef5SPaul Beesley   ``HW_ASSISTED_COHERENCY=0``.
76543f35ef5SPaul Beesley
76643f35ef5SPaul Beesley   Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of
76743f35ef5SPaul Beesley   translation library (xlat tables v2) must be used; version 1 of translation
76843f35ef5SPaul Beesley   library is not supported.
76943f35ef5SPaul Beesley
7700ed3be6fSVarun Wadekar-  ``IMPDEF_SYSREG_TRAP``: Numeric value to enable the handling traps for
7710ed3be6fSVarun Wadekar   implementation defined system register accesses from lower ELs. Default
7720ed3be6fSVarun Wadekar   value is ``0``.
7730ed3be6fSVarun Wadekar
774b890b36dSLouis Mayencourt-  ``INVERTED_MEMMAP``: memmap tool print by default lower addresses at the
77547147013SDavid Horstmann   bottom, higher addresses at the top. This build flag can be set to '1' to
776b890b36dSLouis Mayencourt   invert this behavior. Lower addresses will be printed at the top and higher
777b890b36dSLouis Mayencourt   addresses at the bottom.
778b890b36dSLouis Mayencourt
7794557c0c0SBoyan Karatotev-  ``INIT_UNUSED_NS_EL2``: This build flag guards code that disables EL2
7804557c0c0SBoyan Karatotev   safely in scenario where NS-EL2 is present but unused. This flag is set to 0
7814557c0c0SBoyan Karatotev   by default. Platforms without NS-EL2 in use must enable this flag.
7824557c0c0SBoyan Karatotev
78343f35ef5SPaul Beesley-  ``KEY_ALG``: This build flag enables the user to select the algorithm to be
78443f35ef5SPaul Beesley   used for generating the PKCS keys and subsequent signing of the certificate.
785e78ba69eSLionel Debieve   It accepts 5 values: ``rsa``, ``rsa_1_5``, ``ecdsa``, ``ecdsa-brainpool-regular``
786e78ba69eSLionel Debieve   and ``ecdsa-brainpool-twisted``. The option ``rsa_1_5`` is the legacy PKCS#1
787e78ba69eSLionel Debieve   RSA 1.5 algorithm which is not TBBR compliant and is retained only for
788e78ba69eSLionel Debieve   compatibility. The default value of this flag is ``rsa`` which is the TBBR
789e78ba69eSLionel Debieve   compliant PKCS#1 RSA 2.1 scheme.
79043f35ef5SPaul Beesley
791b8622922SGilad Ben-Yossef-  ``KEY_SIZE``: This build flag enables the user to select the key size for
792b8622922SGilad Ben-Yossef   the algorithm specified by ``KEY_ALG``. The valid values for ``KEY_SIZE``
793b8622922SGilad Ben-Yossef   depend on the chosen algorithm and the cryptographic module.
794b8622922SGilad Ben-Yossef
795e78ba69eSLionel Debieve   +---------------------------+------------------------------------+
796b8622922SGilad Ben-Yossef   |         KEY_ALG           |        Possible key sizes          |
797e78ba69eSLionel Debieve   +===========================+====================================+
798b65dfe40SSandrine Bailleux   |           rsa             | 1024 , 2048 (default), 3072, 4096  |
799e78ba69eSLionel Debieve   +---------------------------+------------------------------------+
8006adeeb47Slaurenw-arm   |          ecdsa            |         256 (default), 384         |
801e78ba69eSLionel Debieve   +---------------------------+------------------------------------+
8020da16fe3SMaxime Méré   |  ecdsa-brainpool-regular  |            256 (default)           |
803e78ba69eSLionel Debieve   +---------------------------+------------------------------------+
8040da16fe3SMaxime Méré   |  ecdsa-brainpool-twisted  |            256 (default)           |
805e78ba69eSLionel Debieve   +---------------------------+------------------------------------+
806e78ba69eSLionel Debieve
80743f35ef5SPaul Beesley-  ``HASH_ALG``: This build flag enables the user to select the secure hash
80843f35ef5SPaul Beesley   algorithm. It accepts 3 values: ``sha256``, ``sha384`` and ``sha512``.
80943f35ef5SPaul Beesley   The default value of this flag is ``sha256``.
81043f35ef5SPaul Beesley
8112f5fd826SHarrison Mutai- ``HW_CONFIG_BASE``: This option specifies the location in memory where the DTB
8122f5fd826SHarrison Mutai   should either be loaded by BL2 or can be found by later stages.
8132f5fd826SHarrison Mutai
81443f35ef5SPaul Beesley-  ``LDFLAGS``: Extra user options appended to the linkers' command line in
81543f35ef5SPaul Beesley   addition to the one set by the build system.
81643f35ef5SPaul Beesley
81743f35ef5SPaul Beesley-  ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log
81843f35ef5SPaul Beesley   output compiled into the build. This should be one of the following:
81943f35ef5SPaul Beesley
82043f35ef5SPaul Beesley   ::
82143f35ef5SPaul Beesley
82243f35ef5SPaul Beesley       0  (LOG_LEVEL_NONE)
82343f35ef5SPaul Beesley       10 (LOG_LEVEL_ERROR)
82443f35ef5SPaul Beesley       20 (LOG_LEVEL_NOTICE)
82543f35ef5SPaul Beesley       30 (LOG_LEVEL_WARNING)
82643f35ef5SPaul Beesley       40 (LOG_LEVEL_INFO)
82743f35ef5SPaul Beesley       50 (LOG_LEVEL_VERBOSE)
82843f35ef5SPaul Beesley
82943f35ef5SPaul Beesley   All log output up to and including the selected log level is compiled into
83043f35ef5SPaul Beesley   the build. The default value is 40 in debug builds and 20 in release builds.
83143f35ef5SPaul Beesley
8328c105290SAlexei Fedorov-  ``MEASURED_BOOT``: Boolean flag to include support for the Measured Boot
8330aa0b3afSManish V Badarkhe   feature. This flag can be enabled with ``TRUSTED_BOARD_BOOT`` in order to
8340aa0b3afSManish V Badarkhe   provide trust that the code taking the measurements and recording them has
8350aa0b3afSManish V Badarkhe   not been tampered with.
836cc255b9fSSandrine Bailleux
837700e7685SManish Pandey   This option defaults to 0.
8388c105290SAlexei Fedorov
839a2dd13caSAbhi Singh-  ``DISCRETE_TPM``: Boolean flag to include support for a Discrete TPM.
840a2dd13caSAbhi Singh
841a2dd13caSAbhi Singh   This option defaults to 0.
842a2dd13caSAbhi Singh
843a2dd13caSAbhi Singh-  ``TPM_INTERFACE``: When ``DISCRETE_TPM=1``, this is a required flag to
844a2dd13caSAbhi Singh   select the TPM interface. Currently only one interface is supported:
845a2dd13caSAbhi Singh
846a2dd13caSAbhi Singh   ::
847a2dd13caSAbhi Singh
848a2dd13caSAbhi Singh      FIFO_SPI
849a2dd13caSAbhi Singh
850a2dd13caSAbhi Singh-  ``MBOOT_TPM_HASH_ALG``: Build flag to select the TPM hash algorithm used during
851a2dd13caSAbhi Singh   Measured Boot. Currently only accepts ``sha256`` as a valid algorithm.
852a2dd13caSAbhi Singh
853019311e7SGovindraj Raja-  ``MARCH_DIRECTIVE``: used to pass a -march option from the platform build
854019311e7SGovindraj Raja   options to the compiler. An example usage:
855019311e7SGovindraj Raja
856019311e7SGovindraj Raja   .. code:: make
857019311e7SGovindraj Raja
858019311e7SGovindraj Raja      MARCH_DIRECTIVE := -march=armv8.5-a
859019311e7SGovindraj Raja
860538516f5SBipin Ravi-  ``HARDEN_SLS``: used to pass -mharden-sls=all from the TF-A build
861538516f5SBipin Ravi   options to the compiler currently supporting only of the options.
862538516f5SBipin Ravi   GCC documentation:
863538516f5SBipin Ravi   https://gcc.gnu.org/onlinedocs/gcc/AArch64-Options.html#index-mharden-sls
864538516f5SBipin Ravi
865538516f5SBipin Ravi   An example usage:
866538516f5SBipin Ravi
867538516f5SBipin Ravi   .. code:: make
868538516f5SBipin Ravi
869538516f5SBipin Ravi      HARDEN_SLS := 1
870538516f5SBipin Ravi
871538516f5SBipin Ravi   This option defaults to 0.
872538516f5SBipin Ravi
87343f35ef5SPaul Beesley-  ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
874616b3ce2SRobin van der Gracht   specifies a file that contains the Non-Trusted World private key in PEM
875616b3ce2SRobin van der Gracht   format or a PKCS11 URI. If ``SAVE_KEYS=1``, only a file is accepted and it
876616b3ce2SRobin van der Gracht   will be used to save the key.
87743f35ef5SPaul Beesley
87843f35ef5SPaul Beesley-  ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is
87943f35ef5SPaul Beesley   optional. It is only needed if the platform makefile specifies that it
88043f35ef5SPaul Beesley   is required in order to build the ``fwu_fip`` target.
88143f35ef5SPaul Beesley
882ccf67965SSumit Garg-  ``NS_TIMER_SWITCH``: (deprecated) Enable save and restore for non-secure
883ccf67965SSumit Garg   timer register contents upon world switch. It can take either 0 (don't save
884ccf67965SSumit Garg   and restore) or 1 (do save and restore). 0 is the default. An SPD may set
885ccf67965SSumit Garg   this to 1 if it wants the timer registers to be saved and restored. This
886ccf67965SSumit Garg   option has been deprecated since it breaks Linux preemption model.
88743f35ef5SPaul Beesley
88843f35ef5SPaul Beesley-  ``OVERRIDE_LIBC``: This option allows platforms to override the default libc
88943f35ef5SPaul Beesley   for the BL image. It can be either 0 (include) or 1 (remove). The default
89043f35ef5SPaul Beesley   value is 0.
89143f35ef5SPaul Beesley
89243f35ef5SPaul Beesley-  ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that
89343f35ef5SPaul Beesley   the underlying hardware is not a full PL011 UART but a minimally compliant
89443f35ef5SPaul Beesley   generic UART, which is a subset of the PL011. The driver will not access
89543f35ef5SPaul Beesley   any register that is not part of the SBSA generic UART specification.
89643f35ef5SPaul Beesley   Default value is 0 (a full PL011 compliant UART is present).
89743f35ef5SPaul Beesley
89843f35ef5SPaul Beesley-  ``PLAT``: Choose a platform to build TF-A for. The chosen platform name
89943f35ef5SPaul Beesley   must be subdirectory of any depth under ``plat/``, and must contain a
90043f35ef5SPaul Beesley   platform makefile named ``platform.mk``. For example, to build TF-A for the
90143f35ef5SPaul Beesley   Arm Juno board, select PLAT=juno.
90243f35ef5SPaul Beesley
903bfef8b90SJuan Pablo Conde-  ``PLATFORM_REPORT_CTX_MEM_USE``: Reports the context memory allocated for
904bfef8b90SJuan Pablo Conde   each core as well as the global context. The data includes the memory used
905bfef8b90SJuan Pablo Conde   by each world and each privileged exception level. This build option is
906bfef8b90SJuan Pablo Conde   applicable only for ``ARCH=aarch64`` builds. The default value is 0.
907bfef8b90SJuan Pablo Conde
9085be66449SBoyan Karatotev- ``PLAT_EXTRA_LD_SCRIPT``: Allows the platform to include a custom LD script
9095be66449SBoyan Karatotev   snippet for any custom sections that cannot be expressed otherwise. Defaults
9105be66449SBoyan Karatotev   to 0.
9115be66449SBoyan Karatotev
91243f35ef5SPaul Beesley-  ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image
91343f35ef5SPaul Beesley   instead of the normal boot flow. When defined, it must specify the entry
91443f35ef5SPaul Beesley   point address for the preloaded BL33 image. This option is incompatible with
91543f35ef5SPaul Beesley   ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority
91643f35ef5SPaul Beesley   over ``PRELOADED_BL33_BASE``.
91743f35ef5SPaul Beesley
918f99a69c3SArvind Ram Prakash-  ``PRESERVE_DSU_PMU_REGS``: This options when enabled allows the platform to
919f99a69c3SArvind Ram Prakash   save/restore the DynamIQ Shared Unit's(DSU) Performance Monitoring Unit(PMU)
920f99a69c3SArvind Ram Prakash   registers when the cluster goes through a power cycle. This is disabled by
921f99a69c3SArvind Ram Prakash   default and platforms that require this feature have to enable them.
922f99a69c3SArvind Ram Prakash
92343f35ef5SPaul Beesley-  ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset
92443f35ef5SPaul Beesley   vector address can be programmed or is fixed on the platform. It can take
92543f35ef5SPaul Beesley   either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
92643f35ef5SPaul Beesley   programmable reset address, it is expected that a CPU will start executing
92743f35ef5SPaul Beesley   code directly at the right address, both on a cold and warm reset. In this
92843f35ef5SPaul Beesley   case, there is no need to identify the entrypoint on boot and the boot path
92943f35ef5SPaul Beesley   can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface
93043f35ef5SPaul Beesley   does not need to be implemented in this case.
93143f35ef5SPaul Beesley
93243f35ef5SPaul Beesley-  ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats
93343f35ef5SPaul Beesley   possible for the PSCI power-state parameter: original and extended State-ID
93443f35ef5SPaul Beesley   formats. This flag if set to 1, configures the generic PSCI layer to use the
93543f35ef5SPaul Beesley   extended format. The default value of this flag is 0, which means by default
93643f35ef5SPaul Beesley   the original power-state format is used by the PSCI implementation. This flag
93743f35ef5SPaul Beesley   should be specified by the platform makefile and it governs the return value
93843f35ef5SPaul Beesley   of PSCI_FEATURES API for CPU_SUSPEND smc function id. When this option is
93943f35ef5SPaul Beesley   enabled on Arm platforms, the option ``ARM_RECOM_STATE_ID_ENC`` needs to be
94043f35ef5SPaul Beesley   set to 1 as well.
94143f35ef5SPaul Beesley
94264b4710bSWing Li-  ``PSCI_OS_INIT_MODE``: Boolean flag to enable support for optional PSCI
94364b4710bSWing Li   OS-initiated mode. This option defaults to 0.
94464b4710bSWing Li
9458db17052SBoyan Karatotev-  ``ARCH_FEATURE_AVAILABILITY``: Boolean flag to enable support for the
9468db17052SBoyan Karatotev   optional SMCCC_ARCH_FEATURE_AVAILABILITY call. This option implicitly
9478db17052SBoyan Karatotev   interacts with IMPDEF_SYSREG_TRAP and software emulation. This option
9488db17052SBoyan Karatotev   defaults to 0.
9498db17052SBoyan Karatotev
950f87e54f7SManish Pandey-  ``ENABLE_FEAT_RAS``: Boolean flag to enable Armv8.2 RAS features. RAS features
95143f35ef5SPaul Beesley   are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2
952970a4a8dSManish Pandey   or later CPUs. This flag can take the values 0 or 1. The default value is 0.
953970a4a8dSManish Pandey   NOTE: This flag enables use of IESB capability to reduce entry latency into
954970a4a8dSManish Pandey   EL3 even when RAS error handling is not performed on the platform. Hence this
955970a4a8dSManish Pandey   flag is recommended to be turned on Armv8.2 and later CPUs.
95643f35ef5SPaul Beesley
95743f35ef5SPaul Beesley-  ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead
95843f35ef5SPaul Beesley   of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
95943f35ef5SPaul Beesley   entrypoint) or 1 (CPU reset to BL31 entrypoint).
96043f35ef5SPaul Beesley   The default value is 0.
96143f35ef5SPaul Beesley
96243f35ef5SPaul Beesley-  ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided
96343f35ef5SPaul Beesley   in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector
96443f35ef5SPaul Beesley   instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
96543f35ef5SPaul Beesley   entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0.
96643f35ef5SPaul Beesley
967d766084fSAlexeiFedorov-  ``RME_GPT_BITLOCK_BLOCK``: This defines the block size (in number of 512MB
968d766084fSAlexeiFedorov-  blocks) covered by a single bit of the bitlock structure during RME GPT
969d766084fSAlexeiFedorov-  operations. The lower the block size, the better opportunity for
970d766084fSAlexeiFedorov-  parallelising GPT operations but at the cost of more bits being needed
971d766084fSAlexeiFedorov-  for the bitlock structure. This numeric parameter can take the values
972d766084fSAlexeiFedorov-  from 0 to 512 and must be a power of 2. The value of 0 is special and
973d766084fSAlexeiFedorov-  and it chooses a single spinlock for all GPT L1 table entries. Default
974d766084fSAlexeiFedorov-  value is 1 which corresponds to block size of 512MB per bit of bitlock
975d766084fSAlexeiFedorov-  structure.
976d766084fSAlexeiFedorov
977d766084fSAlexeiFedorov-  ``RME_GPT_MAX_BLOCK``: Numeric value in MB to define the maximum size of
978ec0088bbSAlexeiFedorov   supported contiguous blocks in GPT Library. This parameter can take the
979ec0088bbSAlexeiFedorov   values 0, 2, 32 and 512. Setting this value to 0 disables use of Contigious
98001faa994SSoby Mathew   descriptors. Default value is 512.
981ec0088bbSAlexeiFedorov
982616b3ce2SRobin van der Gracht-  ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
983616b3ce2SRobin van der Gracht   file that contains the ROT private key in PEM format or a PKCS11 URI and
984616b3ce2SRobin van der Gracht   enforces public key hash generation. If ``SAVE_KEYS=1``, only a file is
985616b3ce2SRobin van der Gracht   accepted and it will be used to save the key.
98643f35ef5SPaul Beesley
98743f35ef5SPaul Beesley-  ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
98843f35ef5SPaul Beesley   certificate generation tool to save the keys used to establish the Chain of
98943f35ef5SPaul Beesley   Trust. Allowed options are '0' or '1'. Default is '0' (do not save).
99043f35ef5SPaul Beesley
99143f35ef5SPaul Beesley-  ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional.
99243f35ef5SPaul Beesley   If a SCP_BL2 image is present then this option must be passed for the ``fip``
99343f35ef5SPaul Beesley   target.
99443f35ef5SPaul Beesley
995616b3ce2SRobin van der Gracht-  ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
996616b3ce2SRobin van der Gracht   file that contains the SCP_BL2 private key in PEM format or a PKCS11 URI.
997616b3ce2SRobin van der Gracht   If ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key.
99843f35ef5SPaul Beesley
99943f35ef5SPaul Beesley-  ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is
100043f35ef5SPaul Beesley   optional. It is only needed if the platform makefile specifies that it
100143f35ef5SPaul Beesley   is required in order to build the ``fwu_fip`` target.
100243f35ef5SPaul Beesley
100343f35ef5SPaul Beesley-  ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software
100443f35ef5SPaul Beesley   Delegated Exception Interface to BL31 image. This defaults to ``0``.
100543f35ef5SPaul Beesley
100643f35ef5SPaul Beesley   When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be
100743f35ef5SPaul Beesley   set to ``1``.
100843f35ef5SPaul Beesley
100943f35ef5SPaul Beesley-  ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be
101043f35ef5SPaul Beesley   isolated on separate memory pages. This is a trade-off between security and
101143f35ef5SPaul Beesley   memory usage. See "Isolating code and read-only data on separate memory
10124c65b4deSOlivier Deprez   pages" section in :ref:`Firmware Design`. This flag is disabled by default
10134c65b4deSOlivier Deprez   and affects all BL images.
101443f35ef5SPaul Beesley
1015f8578e64SSamuel Holland-  ``SEPARATE_NOBITS_REGION``: Setting this option to ``1`` allows the NOBITS
1016f8578e64SSamuel Holland   sections of BL31 (.bss, stacks, page tables, and coherent memory) to be
1017f8578e64SSamuel Holland   allocated in RAM discontiguous from the loaded firmware image. When set, the
101847147013SDavid Horstmann   platform is expected to provide definitions for ``BL31_NOBITS_BASE`` and
1019f8578e64SSamuel Holland   ``BL31_NOBITS_LIMIT``. When the option is ``0`` (the default), NOBITS
1020f8578e64SSamuel Holland   sections are placed in RAM immediately following the loaded firmware image.
1021f8578e64SSamuel Holland
102296a8ed14SJiafei Pan-  ``SEPARATE_BL2_NOLOAD_REGION``: Setting this option to ``1`` allows the
102396a8ed14SJiafei Pan   NOLOAD sections of BL2 (.bss, stacks, page tables) to be allocated in RAM
102496a8ed14SJiafei Pan   discontiguous from loaded firmware images. When set, the platform need to
102596a8ed14SJiafei Pan   provide definitions of ``BL2_NOLOAD_START`` and ``BL2_NOLOAD_LIMIT``. This
102696a8ed14SJiafei Pan   flag is disabled by default and NOLOAD sections are placed in RAM immediately
102796a8ed14SJiafei Pan   following the loaded firmware image.
102896a8ed14SJiafei Pan
1029cb0a4e9dSXialin Liu-  ``SEPARATE_BL2_FIP``: This option enables the separation of the BL2 FIP image
1030cb0a4e9dSXialin Liu   from the main FIP image. When this option is enabled, the BL2 FIP image is built
1031cb0a4e9dSXialin Liu   as a separate FIP image. The default value is 0.
1032cb0a4e9dSXialin Liu
103350fba2dbSMadhukar Pappireddy-  ``SEPARATE_SIMD_SECTION``: Setting this option to ``1`` allows the SIMD context
103450fba2dbSMadhukar Pappireddy    data structures to be put in a dedicated memory region as decided by platform
103550fba2dbSMadhukar Pappireddy    integrator. Default value is ``0`` which means the SIMD context is put in BSS
103650fba2dbSMadhukar Pappireddy    section of EL3 firmware.
103750fba2dbSMadhukar Pappireddy
10382d31cb07SJeremy Linton-  ``SMC_PCI_SUPPORT``: This option allows platforms to handle PCI configuration
10392d31cb07SJeremy Linton   access requests via a standard SMCCC defined in `DEN0115`_. When combined with
10402d31cb07SJeremy Linton   UEFI+ACPI this can provide a certain amount of OS forward compatibility
10412d31cb07SJeremy Linton   with newer platforms that aren't ECAM compliant.
10422d31cb07SJeremy Linton
104343f35ef5SPaul Beesley-  ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A.
104443f35ef5SPaul Beesley   This build option is only valid if ``ARCH=aarch64``. The value should be
104543f35ef5SPaul Beesley   the path to the directory containing the SPD source, relative to
104643f35ef5SPaul Beesley   ``services/spd/``; the directory is expected to contain a makefile called
10474c65b4deSOlivier Deprez   ``<spd-value>.mk``. The SPM Dispatcher standard service is located in
10484c65b4deSOlivier Deprez   services/std_svc/spmd and enabled by ``SPD=spmd``. The SPM Dispatcher
10494c65b4deSOlivier Deprez   cannot be enabled when the ``SPM_MM`` option is enabled.
105043f35ef5SPaul Beesley
105143f35ef5SPaul Beesley-  ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can
105243f35ef5SPaul Beesley   take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
105343f35ef5SPaul Beesley   execution in BL1 just before handing over to BL31. At this point, all
105443f35ef5SPaul Beesley   firmware images have been loaded in memory, and the MMU and caches are
105543f35ef5SPaul Beesley   turned off. Refer to the "Debugging options" section for more details.
105643f35ef5SPaul Beesley
10571d63ae4dSMarc Bonnici-  ``SPMC_AT_EL3`` : This boolean option is used jointly with the SPM
10581d63ae4dSMarc Bonnici   Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC
10591d63ae4dSMarc Bonnici   component runs at the EL3 exception level. The default value is ``0`` (
10601d63ae4dSMarc Bonnici   disabled). This configuration supports pre-Armv8.4 platforms (aka not
106148856003SOlivier Deprez   implementing the ``FEAT_SEL2`` extension).
10621d63ae4dSMarc Bonnici
1063801cd3c8SNishant Sharma-  ``SPMC_AT_EL3_SEL0_SP`` : Boolean option to enable SEL0 SP load support when
1064801cd3c8SNishant Sharma   ``SPMC_AT_EL3`` is enabled. The default value if ``0`` (disabled). This
1065801cd3c8SNishant Sharma   option cannot be enabled (``1``) when (``SPMC_AT_EL3``) is disabled.
1066801cd3c8SNishant Sharma
1067bb0e3360SJens Wiklander-  ``SPMC_OPTEE`` : This boolean option is used jointly with the SPM
1068bb0e3360SJens Wiklander   Dispatcher option (``SPD=spmd``) and with ``SPMD_SPM_AT_SEL2=0`` to
1069bb0e3360SJens Wiklander   indicate that the SPMC at S-EL1 is OP-TEE and an OP-TEE specific loading
1070bb0e3360SJens Wiklander   mechanism should be used.
1071bb0e3360SJens Wiklander
1072d9e984ccSJayanth Dodderi Chidanand-  ``SPMD_SPM_AT_SEL2`` : This boolean option is used jointly with the SPM
10734c65b4deSOlivier Deprez   Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC
10741d63ae4dSMarc Bonnici   component runs at the S-EL2 exception level provided by the ``FEAT_SEL2``
10754c65b4deSOlivier Deprez   extension. This is the default when enabling the SPM Dispatcher. When
10764c65b4deSOlivier Deprez   disabled (0) it indicates the SPMC component runs at the S-EL1 execution
10771d63ae4dSMarc Bonnici   state or at EL3 if ``SPMC_AT_EL3`` is enabled. The latter configurations
10781d63ae4dSMarc Bonnici   support pre-Armv8.4 platforms (aka not implementing the ``FEAT_SEL2``
10791d63ae4dSMarc Bonnici   extension).
10804c65b4deSOlivier Deprez
10813f3c341aSPaul Beesley-  ``SPM_MM`` : Boolean option to enable the Management Mode (MM)-based Secure
10824c65b4deSOlivier Deprez   Partition Manager (SPM) implementation. The default value is ``0``
10834c65b4deSOlivier Deprez   (disabled). This option cannot be enabled (``1``) when SPM Dispatcher is
10844c65b4deSOlivier Deprez   enabled (``SPD=spmd``).
10853f3c341aSPaul Beesley
1086ce2b1ec6SManish Pandey-  ``SP_LAYOUT_FILE``: Platform provided path to JSON file containing the
10874c65b4deSOlivier Deprez   description of secure partitions. The build system will parse this file and
10884c65b4deSOlivier Deprez   package all secure partition blobs into the FIP. This file is not
10894c65b4deSOlivier Deprez   necessarily part of TF-A tree. Only available when ``SPD=spmd``.
1090ce2b1ec6SManish Pandey
109143f35ef5SPaul Beesley-  ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles
109243f35ef5SPaul Beesley   secure interrupts (caught through the FIQ line). Platforms can enable
109343f35ef5SPaul Beesley   this directive if they need to handle such interruption. When enabled,
109443f35ef5SPaul Beesley   the FIQ are handled in monitor mode and non secure world is not allowed
109543f35ef5SPaul Beesley   to mask these events. Platforms that enable FIQ handling in SP_MIN shall
109643f35ef5SPaul Beesley   implement the api ``sp_min_plat_fiq_handler()``. The default value is 0.
109743f35ef5SPaul Beesley
1098bebcf27fSMark Brown-  ``SVE_VECTOR_LEN``: SVE vector length to configure in ZCR_EL3.
1099bebcf27fSMark Brown   Platforms can configure this if they need to lower the hardware
1100bebcf27fSMark Brown   limit, for example due to asymmetric configuration or limitations of
1101bebcf27fSMark Brown   software run at lower ELs. The default is the architectural maximum
1102bebcf27fSMark Brown   of 2048 which should be suitable for most configurations, the
1103bebcf27fSMark Brown   hardware will limit the effective VL to the maximum physically supported
1104bebcf27fSMark Brown   VL.
1105bebcf27fSMark Brown
11060b22e591SJayanth Dodderi Chidanand-  ``TRNG_SUPPORT``: Setting this to ``1`` enables support for True
11070b22e591SJayanth Dodderi Chidanand   Random Number Generator Interface to BL31 image. This defaults to ``0``.
11080b22e591SJayanth Dodderi Chidanand
110943f35ef5SPaul Beesley-  ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board
111043f35ef5SPaul Beesley   Boot feature. When set to '1', BL1 and BL2 images include support to load
111143f35ef5SPaul Beesley   and verify the certificates and images in a FIP, and BL1 includes support
111243f35ef5SPaul Beesley   for the Firmware Update. The default value is '0'. Generation and inclusion
111343f35ef5SPaul Beesley   of certificates in the FIP and FWU_FIP depends upon the value of the
111443f35ef5SPaul Beesley   ``GENERATE_COT`` option.
111543f35ef5SPaul Beesley
111643f35ef5SPaul Beesley   .. warning::
111743f35ef5SPaul Beesley      This option depends on ``CREATE_KEYS`` to be enabled. If the keys
111843f35ef5SPaul Beesley      already exist in disk, they will be overwritten without further notice.
111943f35ef5SPaul Beesley
112043f35ef5SPaul Beesley-  ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
1121616b3ce2SRobin van der Gracht   specifies a file that contains the Trusted World private key in PEM
1122616b3ce2SRobin van der Gracht   format or a PKCS11 URI. If ``SAVE_KEYS=1``, only a file is accepted and
1123616b3ce2SRobin van der Gracht   it will be used to save the key.
112443f35ef5SPaul Beesley
112543f35ef5SPaul Beesley-  ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or
112643f35ef5SPaul Beesley   synchronous, (see "Initializing a BL32 Image" section in
112743f35ef5SPaul Beesley   :ref:`Firmware Design`). It can take the value 0 (BL32 is initialized using
112843f35ef5SPaul Beesley   synchronous method) or 1 (BL32 is initialized using asynchronous method).
112943f35ef5SPaul Beesley   Default is 0.
113043f35ef5SPaul Beesley
113143f35ef5SPaul Beesley-  ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt
113243f35ef5SPaul Beesley   routing model which routes non-secure interrupts asynchronously from TSP
113343f35ef5SPaul Beesley   to EL3 causing immediate preemption of TSP. The EL3 is responsible
113443f35ef5SPaul Beesley   for saving and restoring the TSP context in this routing model. The
113543f35ef5SPaul Beesley   default routing model (when the value is 0) is to route non-secure
113643f35ef5SPaul Beesley   interrupts to TSP allowing it to save its context and hand over
113743f35ef5SPaul Beesley   synchronously to EL3 via an SMC.
113843f35ef5SPaul Beesley
113943f35ef5SPaul Beesley   .. note::
114043f35ef5SPaul Beesley      When ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT``
114143f35ef5SPaul Beesley      must also be set to ``1``.
114243f35ef5SPaul Beesley
1143acd03f4bSManish V Badarkhe-  ``TS_SP_FW_CONFIG``: DTC build flag to include Trusted Services (Crypto and
1144acd03f4bSManish V Badarkhe   internal-trusted-storage) as SP in tb_fw_config device tree.
1145acd03f4bSManish V Badarkhe
1146781d07a4SJayanth Dodderi Chidanand-  ``TWED_DELAY``: Numeric value to be set in order to delay the trapping of
1147781d07a4SJayanth Dodderi Chidanand   WFE instruction. ``ENABLE_FEAT_TWED`` build option must be enabled to set
1148781d07a4SJayanth Dodderi Chidanand   this delay. It can take values in the range (0-15). Default value is ``0``
1149781d07a4SJayanth Dodderi Chidanand   and based on this value, 2^(TWED_DELAY + 8) cycles will be delayed.
1150781d07a4SJayanth Dodderi Chidanand   Platforms need to explicitly update this value based on their requirements.
1151781d07a4SJayanth Dodderi Chidanand
115243f35ef5SPaul Beesley-  ``USE_ARM_LINK``: This flag determines whether to enable support for ARM
115343f35ef5SPaul Beesley   linker. When the ``LINKER`` build variable points to the armlink linker,
115443f35ef5SPaul Beesley   this flag is enabled automatically. To enable support for armlink, platforms
115543f35ef5SPaul Beesley   will have to provide a scatter file for the BL image. Currently, Tegra
115643f35ef5SPaul Beesley   platforms use the armlink support to compile BL3-1 images.
115743f35ef5SPaul Beesley
115843f35ef5SPaul Beesley-  ``USE_COHERENT_MEM``: This flag determines whether to include the coherent
115943f35ef5SPaul Beesley   memory region in the BL memory map or not (see "Use of Coherent memory in
116043f35ef5SPaul Beesley   TF-A" section in :ref:`Firmware Design`). It can take the value 1
116143f35ef5SPaul Beesley   (Coherent memory region is included) or 0 (Coherent memory region is
116243f35ef5SPaul Beesley   excluded). Default is 1.
116343f35ef5SPaul Beesley
1164291e493dSHarrison Mutai-  ``USE_KERNEL_DT_CONVENTION``: When this option is enabled, the hardware
1165291e493dSHarrison Mutai   device tree is passed to BL33 using register x0, aligning with the expectations
1166291e493dSHarrison Mutai   of the Linux kernel on Arm platforms. If this option is disabled, a different
1167291e493dSHarrison Mutai   register, typically x1, may be used instead. This build option is
1168291e493dSHarrison Mutai   not necessary when firmware handoff is active (that is, when TRANSFER_LIST=1
1169291e493dSHarrison Mutai   is set), and it will be removed once all platforms have transitioned to that
1170291e493dSHarrison Mutai   convention.
1171291e493dSHarrison Mutai
1172d52ff2b3SArvind Ram Prakash-  ``USE_DSU_DRIVER``: This flag enables DSU (DynamIQ Shared Unit) driver.
1173d52ff2b3SArvind Ram Prakash   The DSU driver allows save/restore of DSU PMU registers through
11741f866fc9SAmr Mohamed   ``PRESERVE_DSU_PMU_REGS`` build option, provides access to PMU registers at
11751f866fc9SAmr Mohamed   EL1 and allows platforms to configure powerdown and power settings of DSU.
1176d52ff2b3SArvind Ram Prakash
1177a6de824fSLouis Mayencourt-  ``ARM_IO_IN_DTB``: This flag determines whether to use IO based on the
1178a6de824fSLouis Mayencourt   firmware configuration framework. This will move the io_policies into a
11790a6e7e3bSLouis Mayencourt   configuration device tree, instead of static structure in the code base.
11800a6e7e3bSLouis Mayencourt
118184ef9cd8SManish V Badarkhe-  ``COT_DESC_IN_DTB``: This flag determines whether to create COT descriptors
118284ef9cd8SManish V Badarkhe   at runtime using fconf. If this flag is enabled, COT descriptors are
118384ef9cd8SManish V Badarkhe   statically captured in tb_fw_config file in the form of device tree nodes
118484ef9cd8SManish V Badarkhe   and properties. Currently, COT descriptors used by BL2 are moved to the
118584ef9cd8SManish V Badarkhe   device tree and COT descriptors used by BL1 are retained in the code
1186700e7685SManish Pandey   base statically.
118784ef9cd8SManish V Badarkhe
1188cbf9e84aSBalint Dobszay-  ``SDEI_IN_FCONF``: This flag determines whether to configure SDEI setup in
1189cbf9e84aSBalint Dobszay   runtime using firmware configuration framework. The platform specific SDEI
1190cbf9e84aSBalint Dobszay   shared and private events configuration is retrieved from device tree rather
1191700e7685SManish Pandey   than static C structures at compile time. This is only supported if
1192700e7685SManish Pandey   SDEI_SUPPORT build flag is enabled.
11930a6e7e3bSLouis Mayencourt
1194452d5e5eSMadhukar Pappireddy-  ``SEC_INT_DESC_IN_FCONF``: This flag determines whether to configure Group 0
1195452d5e5eSMadhukar Pappireddy   and Group1 secure interrupts using the firmware configuration framework. The
1196452d5e5eSMadhukar Pappireddy   platform specific secure interrupt property descriptor is retrieved from
1197452d5e5eSMadhukar Pappireddy   device tree in runtime rather than depending on static C structure at compile
1198700e7685SManish Pandey   time.
1199452d5e5eSMadhukar Pappireddy
120043f35ef5SPaul Beesley-  ``USE_ROMLIB``: This flag determines whether library at ROM will be used.
120143f35ef5SPaul Beesley   This feature creates a library of functions to be placed in ROM and thus
120243f35ef5SPaul Beesley   reduces SRAM usage. Refer to :ref:`Library at ROM` for further details. Default
120343f35ef5SPaul Beesley   is 0.
120443f35ef5SPaul Beesley
120543f35ef5SPaul Beesley-  ``V``: Verbose build. If assigned anything other than 0, the build commands
120643f35ef5SPaul Beesley   are printed. Default is 0.
120743f35ef5SPaul Beesley
120843f35ef5SPaul Beesley-  ``VERSION_STRING``: String used in the log output for each TF-A image.
120943f35ef5SPaul Beesley   Defaults to a string formed by concatenating the version number, build type
121043f35ef5SPaul Beesley   and build string.
121143f35ef5SPaul Beesley
121243f35ef5SPaul Beesley-  ``W``: Warning level. Some compiler warning options of interest have been
121343f35ef5SPaul Beesley   regrouped and put in the root Makefile. This flag can take the values 0 to 3,
121443f35ef5SPaul Beesley   each level enabling more warning options. Default is 0.
121543f35ef5SPaul Beesley
1216291be198SBoyan Karatotev   This option is closely related to the ``E`` option, which enables
1217291be198SBoyan Karatotev   ``-Werror``.
1218291be198SBoyan Karatotev
1219291be198SBoyan Karatotev   - ``W=0`` (default)
1220291be198SBoyan Karatotev
1221291be198SBoyan Karatotev     Enables a wide assortment of warnings, most notably ``-Wall`` and
1222291be198SBoyan Karatotev     ``-Wextra``, as well as various bad practices and things that are likely to
1223291be198SBoyan Karatotev     result in errors. Includes some compiler specific flags. No warnings are
1224291be198SBoyan Karatotev     expected at this level for any build.
1225291be198SBoyan Karatotev
1226291be198SBoyan Karatotev   - ``W=1``
1227291be198SBoyan Karatotev
1228291be198SBoyan Karatotev     Enables warnings we want the generic build to include but are too time
1229291be198SBoyan Karatotev     consuming to fix at the moment. It re-enables warnings taken out for
1230291be198SBoyan Karatotev     ``W=0`` builds (a few of the ``-Wextra`` additions). This level is expected
1231291be198SBoyan Karatotev     to eventually be merged into ``W=0``. Some warnings are expected on some
1232291be198SBoyan Karatotev     builds, but new contributions should not introduce new ones.
1233291be198SBoyan Karatotev
1234291be198SBoyan Karatotev   - ``W=2`` (recommended)
1235291be198SBoyan Karatotev
1236291be198SBoyan Karatotev    Enables warnings we want the generic build to include but cannot be enabled
1237291be198SBoyan Karatotev    due to external libraries. This level is expected to eventually be merged
1238291be198SBoyan Karatotev    into ``W=0``. Lots of warnings are expected, primarily from external
1239291be198SBoyan Karatotev    libraries like zlib and compiler-rt, but new controbutions should not
1240291be198SBoyan Karatotev    introduce new ones.
1241291be198SBoyan Karatotev
1242291be198SBoyan Karatotev   - ``W=3``
1243291be198SBoyan Karatotev
1244291be198SBoyan Karatotev     Enables warnings that are informative but not necessary and generally too
1245291be198SBoyan Karatotev     verbose and frequently ignored. A very large number of warnings are
1246291be198SBoyan Karatotev     expected.
1247291be198SBoyan Karatotev
1248291be198SBoyan Karatotev   The exact set of warning flags depends on the compiler and TF-A warning
1249291be198SBoyan Karatotev   level, however they are all succinctly set in the top-level Makefile. Please
1250291be198SBoyan Karatotev   refer to the `GCC`_ or `Clang`_ documentation for more information on the
1251291be198SBoyan Karatotev   individual flags.
1252291be198SBoyan Karatotev
125343f35ef5SPaul Beesley-  ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on
125443f35ef5SPaul Beesley   the CPU after warm boot. This is applicable for platforms which do not
125543f35ef5SPaul Beesley   require interconnect programming to enable cache coherency (eg: single
125643f35ef5SPaul Beesley   cluster platforms). If this option is enabled, then warm boot path
125743f35ef5SPaul Beesley   enables D-caches immediately after enabling MMU. This option defaults to 0.
125843f35ef5SPaul Beesley
1259e008a29aSManish V Badarkhe-  ``ERRATA_SPECULATIVE_AT``: This flag determines whether to enable ``AT``
1260e008a29aSManish V Badarkhe   speculative errata workaround or not. It accepts 2 values: ``1`` and ``0``.
1261e008a29aSManish V Badarkhe   The default value of this flag is ``0``.
1262e008a29aSManish V Badarkhe
1263e008a29aSManish V Badarkhe   ``AT`` speculative errata workaround disables stage1 page table walk for
1264e008a29aSManish V Badarkhe   lower ELs (EL1 and EL0) in EL3 so that ``AT`` speculative fetch at any point
1265e008a29aSManish V Badarkhe   produces either the correct result or failure without TLB allocation.
126645aecff0SManish V Badarkhe
126745aecff0SManish V Badarkhe   This boolean option enables errata for all below CPUs.
126845aecff0SManish V Badarkhe
1269e008a29aSManish V Badarkhe   +---------+--------------+-------------------------+
1270e008a29aSManish V Badarkhe   | Errata  |      CPU     |     Workaround Define   |
1271e008a29aSManish V Badarkhe   +=========+==============+=========================+
1272e008a29aSManish V Badarkhe   | 1165522 |  Cortex-A76  |  ``ERRATA_A76_1165522`` |
1273e008a29aSManish V Badarkhe   +---------+--------------+-------------------------+
1274e008a29aSManish V Badarkhe   | 1319367 |  Cortex-A72  |  ``ERRATA_A72_1319367`` |
1275e008a29aSManish V Badarkhe   +---------+--------------+-------------------------+
1276e008a29aSManish V Badarkhe   | 1319537 |  Cortex-A57  |  ``ERRATA_A57_1319537`` |
1277e008a29aSManish V Badarkhe   +---------+--------------+-------------------------+
1278e008a29aSManish V Badarkhe   | 1530923 |  Cortex-A55  |  ``ERRATA_A55_1530923`` |
1279e008a29aSManish V Badarkhe   +---------+--------------+-------------------------+
1280e008a29aSManish V Badarkhe   | 1530924 |  Cortex-A53  |  ``ERRATA_A53_1530924`` |
1281e008a29aSManish V Badarkhe   +---------+--------------+-------------------------+
1282e008a29aSManish V Badarkhe
1283e008a29aSManish V Badarkhe   .. note::
1284e008a29aSManish V Badarkhe      This option is enabled by build only if platform sets any of above defines
1285e008a29aSManish V Badarkhe      mentioned in ’Workaround Define' column in the table.
1286e008a29aSManish V Badarkhe      If this option is enabled for the EL3 software then EL2 software also must
1287e008a29aSManish V Badarkhe      implement this workaround due to the behaviour of the errata mentioned
1288e008a29aSManish V Badarkhe      in new SDEN document which will get published soon.
128945aecff0SManish V Badarkhe
129045c7328cSBoyan Karatotev- ``ERRATA_SME_POWER_DOWN``: Boolean option to disable SME (PSTATE.{ZA,SM}=0)
129145c7328cSBoyan Karatotev  before power down and downgrade a suspend to power down request to a normal
129245c7328cSBoyan Karatotev  suspend request. This is necessary when software running at lower ELs requests
129345c7328cSBoyan Karatotev  power down without first clearing these bits. On affected cores, the CME
129445c7328cSBoyan Karatotev  connected to it will reject its power down request. The default value is 0.
129545c7328cSBoyan Karatotev
129600e8f79cSManish Pandey- ``RAS_TRAP_NS_ERR_REC_ACCESS``: This flag enables/disables the SCR_EL3.TERR
1297fbc44bd1SVarun Wadekar  bit, to trap access to the RAS ERR and RAS ERX registers from lower ELs.
1298fbc44bd1SVarun Wadekar  This flag is disabled by default.
1299fbc44bd1SVarun Wadekar
13008caf10acSJuan Pablo Conde- ``OPENSSL_DIR``: This option is used to provide the path to a directory on the
13018caf10acSJuan Pablo Conde  host machine where a custom installation of OpenSSL is located, which is used
13028caf10acSJuan Pablo Conde  to build the certificate generation, firmware encryption and FIP tools. If
13038caf10acSJuan Pablo Conde  this option is not set, the default OS installation will be used.
1304582e4e7bSManish V Badarkhe
1305fddfb3baSMadhukar Pappireddy- ``USE_SP804_TIMER``: Use the SP804 timer instead of the Generic Timer for
1306fddfb3baSMadhukar Pappireddy  functions that wait for an arbitrary time length (udelay and mdelay). The
1307fddfb3baSMadhukar Pappireddy  default value is 0.
1308fddfb3baSMadhukar Pappireddy
13091298f2f1SJayanth Dodderi Chidanand- ``ENABLE_BRBE_FOR_NS``: Numeric value to enable access to the branch record
13101298f2f1SJayanth Dodderi Chidanand  buffer registers from NS ELs when FEAT_BRBE is implemented. BRBE is an
13111298f2f1SJayanth Dodderi Chidanand  optional architectural feature for AArch64. This flag can take the values
1312641571c7SAndre Przywara  0 to 2, to align with the ``ENABLE_FEAT`` mechanism. The default is 0
13131298f2f1SJayanth Dodderi Chidanand  and it is automatically disabled when the target architecture is AArch32.
1314744ad974Sjohpow01
131547c681b7SJayanth Dodderi Chidanand- ``ENABLE_TRBE_FOR_NS``: Numeric value to enable access of trace buffer
1316813524eaSManish V Badarkhe  control registers from NS ELs, NS-EL2 or NS-EL1(when NS-EL2 is implemented
1317813524eaSManish V Badarkhe  but unused) when FEAT_TRBE is implemented. TRBE is an optional architectural
131847c681b7SJayanth Dodderi Chidanand  feature for AArch64. This flag can take the values  0 to 2, to align with the
1319641571c7SAndre Przywara  ``ENABLE_FEAT`` mechanism. The default is 0 and it is automatically
132047c681b7SJayanth Dodderi Chidanand  disabled when the target architecture is AArch32.
1321813524eaSManish V Badarkhe
1322603a0c6fSAndre Przywara- ``ENABLE_SYS_REG_TRACE_FOR_NS``: Numeric value to enable trace system
1323d4582d30SManish V Badarkhe  registers access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented
1324d4582d30SManish V Badarkhe  but unused). This feature is available if trace unit such as ETMv4.x, and
1325603a0c6fSAndre Przywara  ETE(extending ETM feature) is implemented. This flag can take the values
1326641571c7SAndre Przywara  0 to 2, to align with the ``ENABLE_FEAT`` mechanism. The default is 0.
1327d4582d30SManish V Badarkhe
1328d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_TRF_FOR_NS``: Numeric value to enable trace filter control registers
13298fcd3d96SManish V Badarkhe  access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented but unused),
1330d9e984ccSJayanth Dodderi Chidanand  if FEAT_TRF is implemented. This flag can take the values 0 to 2, to align
1331641571c7SAndre Przywara  with the ``ENABLE_FEAT`` mechanism. This flag is disabled by default.
13328fcd3d96SManish V Badarkhe
133304c7303bSOkash Khawaja- ``CONDITIONAL_CMO``: Boolean option to enable call to platform-defined routine
133404c7303bSOkash Khawaja  ``plat_can_cmo`` which will return zero if cache management operations should
133504c7303bSOkash Khawaja  be skipped and non-zero otherwise. By default, this option is disabled which
133604c7303bSOkash Khawaja  means platform hook won't be checked and CMOs will always be performed when
133704c7303bSOkash Khawaja  related functions are called.
133804c7303bSOkash Khawaja
1339e5d9b6f0SSona Mathew- ``ERRATA_ABI_SUPPORT``: Boolean option to enable support for Errata management
1340e5d9b6f0SSona Mathew  firmware interface for the BL31 image. By default its disabled (``0``).
1341e5d9b6f0SSona Mathew
1342e5d9b6f0SSona Mathew- ``ERRATA_NON_ARM_INTERCONNECT``: Boolean option to enable support for the
1343e5d9b6f0SSona Mathew  errata mitigation for platforms with a non-arm interconnect using the errata
1344e5d9b6f0SSona Mathew  ABI. By default its disabled (``0``).
1345e5d9b6f0SSona Mathew
134685bebe18SSandrine Bailleux- ``ENABLE_CONSOLE_GETC``: Boolean option to enable `getc()` feature in console
134785bebe18SSandrine Bailleux  driver(s). By default it is disabled (``0``) because it constitutes an attack
134885bebe18SSandrine Bailleux  vector into TF-A by potentially allowing an attacker to inject arbitrary data.
134985bebe18SSandrine Bailleux  This option should only be enabled on a need basis if there is a use case for
135085bebe18SSandrine Bailleux  reading characters from the console.
135185bebe18SSandrine Bailleux
13525d893410SBoyan KaratotevGIC driver options
1353a6ea06f5SAlexei Fedorov--------------------
1354a6ea06f5SAlexei Fedorov
13555d893410SBoyan KaratotevThe generic GIC driver can be included with the ``USE_GIC_DRIVER`` option. It is
13565d893410SBoyan Karatoteva numeric option that can take the following values:
1357a6ea06f5SAlexei Fedorov
13585d893410SBoyan Karatotev - ``0``: generic GIC driver not enabled. Any support is entirely in platform
13595d893410SBoyan Karatotev   code. Strongly discouraged for GIC based interrupt controllers.
13605d893410SBoyan Karatotev
13615d893410SBoyan Karatotev - ``1``: enable the use of the generic GIC driver but do not include any files
13625d893410SBoyan Karatotev   or function definitions. It is then the platform's responsibility to provide
13635d893410SBoyan Karatotev   these. This is useful if the platform either has a custom GIC implementation
13645d893410SBoyan Karatotev   or an alternative interrupt controller design. Use of this option is strongly
13655d893410SBoyan Karatotev   discouraged for standard GIC implementations.
13665d893410SBoyan Karatotev
13675d893410SBoyan Karatotev - ``2``: use the GICv2 driver
13685d893410SBoyan Karatotev
13695d893410SBoyan Karatotev - ``3``: use the GICv3 driver. See the next section on how to further configure
137075170704SBoyan Karatotev   it. Use this option for GICv4 implementations. Requires calling
137175170704SBoyan Karatotev   ``gic_set_gicr_frames()``.
137275170704SBoyan Karatotev
13738cef63d6SBoyan Karatotev - ``5``: use the EXPERIMENTAL GICv5 driver. Requires ``ENABLE_FEAT_GCIE=1``.
13745d893410SBoyan Karatotev
13755d893410SBoyan Karatotev For GIC driver versions other than ``1``, deciding when to save and restore GIC
13765d893410SBoyan Karatotev context on a power domain state transition, as well as any GIC actions outside
13775d893410SBoyan Karatotev of the PSCI library's visibility are the platform's responsibility. The driver
13785d893410SBoyan Karatotev provides implementations of all necessary subroutines, they only need to be
13795d893410SBoyan Karatotev called as appropriate.
13805d893410SBoyan Karatotev
13815d893410SBoyan KaratotevGICv3 driver options
13825d893410SBoyan Karatotev~~~~~~~~~~~~~~~~~~~~
13835d893410SBoyan Karatotev
13845d893410SBoyan Karatotev``USE_GIC_DRIVER=3`` is the preferred way of including GICv3 driver files. The
13855d893410SBoyan Karatotevold (deprecated) way of included them is using the directive:
1386a6ea06f5SAlexei Fedorov``include drivers/arm/gic/v3/gicv3.mk``
1387a6ea06f5SAlexei Fedorov
1388a6ea06f5SAlexei FedorovThe driver can be configured with the following options set in the platform
1389a6ea06f5SAlexei Fedorovmakefile:
1390a6ea06f5SAlexei Fedorov
1391b4ad365aSAndre Przywara-  ``GICV3_SUPPORT_GIC600``: Add support for the GIC-600 variants of GICv3.
1392b4ad365aSAndre Przywara   Enabling this option will add runtime detection support for the
1393b4ad365aSAndre Przywara   GIC-600, so is safe to select even for a GIC500 implementation.
1394b4ad365aSAndre Przywara   This option defaults to 0.
1395a6ea06f5SAlexei Fedorov
13962c248adeSVarun Wadekar- ``GICV3_SUPPORT_GIC600AE_FMU``: Add support for the Fault Management Unit
13972c248adeSVarun Wadekar   for GIC-600 AE. Enabling this option will introduce support to initialize
13982c248adeSVarun Wadekar   the FMU. Platforms should call the init function during boot to enable the
13992c248adeSVarun Wadekar   FMU and its safety mechanisms. This option defaults to 0.
14002c248adeSVarun Wadekar
1401a6ea06f5SAlexei Fedorov-  ``GICV3_IMPL_GIC600_MULTICHIP``: Selects GIC-600 variant with multichip
1402a6ea06f5SAlexei Fedorov   functionality. This option defaults to 0
1403a6ea06f5SAlexei Fedorov
1404a6ea06f5SAlexei Fedorov-  ``GICV3_OVERRIDE_DISTIF_PWR_OPS``: Allows override of default implementation
1405a6ea06f5SAlexei Fedorov   of ``arm_gicv3_distif_pre_save`` and ``arm_gicv3_distif_post_restore``
1406a6ea06f5SAlexei Fedorov   functions. This is required for FVP platform which need to simulate GIC save
1407a6ea06f5SAlexei Fedorov   and restore during SYSTEM_SUSPEND without powering down GIC. Default is 0.
1408a6ea06f5SAlexei Fedorov
14095875f266SAlexei Fedorov-  ``GIC_ENABLE_V4_EXTN`` : Enables GICv4 related changes in GICv3 driver.
14105875f266SAlexei Fedorov   This option defaults to 0.
14115875f266SAlexei Fedorov
14128f3ad766SAlexei Fedorov-  ``GIC_EXT_INTID``: When set to ``1``, GICv3 driver will support extended
14138f3ad766SAlexei Fedorov   PPI (1056-1119) and SPI (4096-5119) range. This option defaults to 0.
14148f3ad766SAlexei Fedorov
141543f35ef5SPaul BeesleyDebugging options
141643f35ef5SPaul Beesley-----------------
141743f35ef5SPaul Beesley
141843f35ef5SPaul BeesleyTo compile a debug version and make the build more verbose use
141943f35ef5SPaul Beesley
142043f35ef5SPaul Beesley.. code:: shell
142143f35ef5SPaul Beesley
142243f35ef5SPaul Beesley    make PLAT=<platform> DEBUG=1 V=1 all
142343f35ef5SPaul Beesley
14244466cf82SDaniel BoulbyAArch64 GCC 11 uses DWARF version 5 debugging symbols by default. Some tools
14254466cf82SDaniel Boulby(for example Arm-DS) might not support this and may need an older version of
14264466cf82SDaniel BoulbyDWARF symbols to be emitted by GCC. This can be achieved by using the
14274466cf82SDaniel Boulby``-gdwarf-<version>`` flag, with the version being set to 2, 3, 4 or 5. Setting
14284466cf82SDaniel Boulbythe version to 4 is recommended for Arm-DS.
142943f35ef5SPaul Beesley
143043f35ef5SPaul BeesleyWhen debugging logic problems it might also be useful to disable all compiler
143143f35ef5SPaul Beesleyoptimizations by using ``-O0``.
143243f35ef5SPaul Beesley
143343f35ef5SPaul Beesley.. warning::
143443f35ef5SPaul Beesley   Using ``-O0`` could cause output images to be larger and base addresses
143543f35ef5SPaul Beesley   might need to be recalculated (see the **Memory layout on Arm development
143643f35ef5SPaul Beesley   platforms** section in the :ref:`Firmware Design`).
143743f35ef5SPaul Beesley
143843f35ef5SPaul BeesleyExtra debug options can be passed to the build system by setting ``CFLAGS`` or
143943f35ef5SPaul Beesley``LDFLAGS``:
144043f35ef5SPaul Beesley
144143f35ef5SPaul Beesley.. code:: shell
144243f35ef5SPaul Beesley
144343f35ef5SPaul Beesley    CFLAGS='-O0 -gdwarf-2'                                     \
144443f35ef5SPaul Beesley    make PLAT=<platform> DEBUG=1 V=1 all
144543f35ef5SPaul Beesley
144643f35ef5SPaul BeesleyNote that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be
144743f35ef5SPaul Beesleyignored as the linker is called directly.
144843f35ef5SPaul Beesley
144943f35ef5SPaul BeesleyIt is also possible to introduce an infinite loop to help in debugging the
145043f35ef5SPaul Beesleypost-BL2 phase of TF-A. This can be done by rebuilding BL1 with the
145143f35ef5SPaul Beesley``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the :ref:`build_options_common`
145243f35ef5SPaul Beesleysection. In this case, the developer may take control of the target using a
14534466cf82SDaniel Boulbydebugger when indicated by the console output. When using Arm-DS, the following
145443f35ef5SPaul Beesleycommands can be used:
145543f35ef5SPaul Beesley
145643f35ef5SPaul Beesley::
145743f35ef5SPaul Beesley
145843f35ef5SPaul Beesley    # Stop target execution
145943f35ef5SPaul Beesley    interrupt
146043f35ef5SPaul Beesley
146143f35ef5SPaul Beesley    #
146243f35ef5SPaul Beesley    # Prepare your debugging environment, e.g. set breakpoints
146343f35ef5SPaul Beesley    #
146443f35ef5SPaul Beesley
146543f35ef5SPaul Beesley    # Jump over the debug loop
146643f35ef5SPaul Beesley    set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4
146743f35ef5SPaul Beesley
146843f35ef5SPaul Beesley    # Resume execution
146943f35ef5SPaul Beesley    continue
147043f35ef5SPaul Beesley
147148856003SOlivier Deprez.. _build_options_experimental:
147248856003SOlivier Deprez
147348856003SOlivier DeprezExperimental build options
147448856003SOlivier Deprez---------------------------
147548856003SOlivier Deprez
147648856003SOlivier DeprezCommon build options
147748856003SOlivier Deprez~~~~~~~~~~~~~~~~~~~~
147848856003SOlivier Deprez
1479b5ead359SManish V Badarkhe-  ``DICE_PROTECTION_ENVIRONMENT``: Boolean flag to specify the measured boot
1480b5ead359SManish V Badarkhe   backend when ``MEASURED_BOOT`` is enabled. The default value is ``0``. When
1481b5ead359SManish V Badarkhe   set to ``1`` then measurements and additional metadata collected during the
1482b5ead359SManish V Badarkhe   measured boot process are sent to the DICE Protection Environment for storage
1483b5ead359SManish V Badarkhe   and processing. A certificate chain, which represents the boot state of the
1484b5ead359SManish V Badarkhe   device, can be queried from the DPE.
1485b5ead359SManish V Badarkhe
148648856003SOlivier Deprez-  ``DRTM_SUPPORT``: Boolean flag to enable support for Dynamic Root of Trust
148748856003SOlivier Deprez   for Measurement (DRTM). This feature has trust dependency on BL31 for taking
148848856003SOlivier Deprez   the measurements and recording them as per `PSA DRTM specification`_. For
148948856003SOlivier Deprez   platforms which use BL2 to load/authenticate BL31 ``TRUSTED_BOARD_BOOT`` can
149048856003SOlivier Deprez   be used and for the platforms which use ``RESET_TO_BL31`` platform owners
149148856003SOlivier Deprez   should have mechanism to authenticate BL31. This option defaults to 0.
149248856003SOlivier Deprez
149348856003SOlivier Deprez-  ``ENABLE_RME``: Numeric value to enable support for the ARMv9 Realm
149448856003SOlivier Deprez   Management Extension. This flag can take the values 0 to 2, to align with
1495641571c7SAndre Przywara   the ``ENABLE_FEAT`` mechanism. Default value is 0.
149648856003SOlivier Deprez
14977e84f3cfSTushar Khandelwal-  ``ENABLE_FEAT_MEC``: Numeric value to enable support for the ARMv9.2 Memory
14987e84f3cfSTushar Khandelwal   Encryption Contexts (MEC). This flag can take the values 0 to 2, to align
14997e84f3cfSTushar Khandelwal   with the ``ENABLE_FEAT`` mechanism. MEC supports multiple encryption
15007e84f3cfSTushar Khandelwal   contexts for Realm security state and only one encryption context for the
15017e84f3cfSTushar Khandelwal   rest of the security states. Default value is 0.
15027e84f3cfSTushar Khandelwal
1503b226357bSRaghu Krishnamurthy-  ``RMMD_ENABLE_EL3_TOKEN_SIGN``: Numeric value to enable support for singing
1504b226357bSRaghu Krishnamurthy   realm attestation token signing requests in EL3. This flag can take the
1505b226357bSRaghu Krishnamurthy   values 0 and 1. The default value is ``0``. When set to ``1``, this option
1506b226357bSRaghu Krishnamurthy   enables additional RMMD SMCs to push and pop requests for signing to
1507b226357bSRaghu Krishnamurthy   EL3 along with platform hooks that must be implemented to service those
1508b226357bSRaghu Krishnamurthy   requests and responses.
1509b226357bSRaghu Krishnamurthy
151048856003SOlivier Deprez-  ``ENABLE_SME_FOR_NS``: Numeric value to enable Scalable Matrix Extension
151148856003SOlivier Deprez   (SME), SVE, and FPU/SIMD for the non-secure world only. These features share
151248856003SOlivier Deprez   registers so are enabled together. Using this option without
151348856003SOlivier Deprez   ENABLE_SME_FOR_SWD=1 will cause SME, SVE, and FPU/SIMD instructions in secure
151448856003SOlivier Deprez   world to trap to EL3. Requires ``ENABLE_SVE_FOR_NS`` to be set as SME is a
151548856003SOlivier Deprez   superset of SVE. SME is an optional architectural feature for AArch64.
151648856003SOlivier Deprez   At this time, this build option cannot be used on systems that have
151748856003SOlivier Deprez   SPD=spmd/SPM_MM and atempting to build with this option will fail.
1518641571c7SAndre Przywara   This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
151948856003SOlivier Deprez   mechanism. Default is 0.
152048856003SOlivier Deprez
152148856003SOlivier Deprez-  ``ENABLE_SME2_FOR_NS``: Numeric value to enable Scalable Matrix Extension
152248856003SOlivier Deprez   version 2 (SME2) for the non-secure world only. SME2 is an optional
152348856003SOlivier Deprez   architectural feature for AArch64.
152448856003SOlivier Deprez   This should be set along with ENABLE_SME_FOR_NS=1, if not, the default SME
152548856003SOlivier Deprez   accesses will still be trapped. This flag can take the values 0 to 2, to
1526641571c7SAndre Przywara   align with the ``ENABLE_FEAT`` mechanism. Default is 0.
152748856003SOlivier Deprez
152848856003SOlivier Deprez-  ``ENABLE_SME_FOR_SWD``: Boolean option to enable the Scalable Matrix
152948856003SOlivier Deprez   Extension for secure world. Used along with SVE and FPU/SIMD.
153048856003SOlivier Deprez   ENABLE_SME_FOR_NS and ENABLE_SVE_FOR_SWD must also be set to use this.
153148856003SOlivier Deprez   Default is 0.
153248856003SOlivier Deprez
153348856003SOlivier Deprez-  ``ENABLE_SPMD_LP`` : This boolean option is used jointly with the SPM
153448856003SOlivier Deprez   Dispatcher option (``SPD=spmd``). When enabled (1) it indicates support
153548856003SOlivier Deprez   for logical partitions in EL3, managed by the SPMD as defined in the
153648856003SOlivier Deprez   FF-A v1.2 specification. This flag is disabled by default. This flag
153748856003SOlivier Deprez   must not be used if ``SPMC_AT_EL3`` is enabled.
153848856003SOlivier Deprez
153948856003SOlivier Deprez-  ``FEATURE_DETECTION``: Boolean option to enable the architectural features
1540641571c7SAndre Przywara   verification mechanism. This is a debug feature that compares the
1541641571c7SAndre Przywara   architectural features enabled through the feature specific build flags
1542641571c7SAndre Przywara   (ENABLE_FEAT_xxx) with the features actually available on the CPU running,
1543641571c7SAndre Przywara   and reports any discrepancies.
1544641571c7SAndre Przywara   This flag will also enable errata ordering checking for ``DEBUG`` builds.
154548856003SOlivier Deprez
1546641571c7SAndre Przywara   It is expected that this feature is only used for flexible platforms like
1547641571c7SAndre Przywara   software emulators, or for hardware platforms at bringup time, to verify
1548641571c7SAndre Przywara   that the configured feature set matches the CPU.
1549641571c7SAndre Przywara   The ``FEATURE_DETECTION`` macro is disabled by default.
155048856003SOlivier Deprez
155148856003SOlivier Deprez-  ``PSA_CRYPTO``: Boolean option for enabling MbedTLS PSA crypto APIs support.
155248856003SOlivier Deprez   The platform will use PSA compliant Crypto APIs during authentication and
155348856003SOlivier Deprez   image measurement process by enabling this option. It uses APIs defined as
155448856003SOlivier Deprez   per the `PSA Crypto API specification`_. This feature is only supported if
155548856003SOlivier Deprez   using MbedTLS 3.x version. It is disabled (``0``) by default.
155648856003SOlivier Deprez
1557cf48f49fSManish V Badarkhe-  ``LFA_SUPPORT``: Boolean flag to enable support for Live Firmware
1558cf48f49fSManish V Badarkhe   activation as per the specification. This option defaults to 0.
1559cf48f49fSManish V Badarkhe
156048856003SOlivier Deprez-  ``TRANSFER_LIST``: Setting this to ``1`` enables support for Firmware
156148856003SOlivier Deprez   Handoff using Transfer List defined in `Firmware Handoff specification`_.
156248856003SOlivier Deprez   This defaults to ``0``. Current implementation follows the Firmware Handoff
156348856003SOlivier Deprez   specification v0.9.
156448856003SOlivier Deprez
156548856003SOlivier Deprez-  ``USE_DEBUGFS``: When set to 1 this option exposes a virtual filesystem
156648856003SOlivier Deprez   interface through BL31 as a SiP SMC function.
156748856003SOlivier Deprez   Default is disabled (0).
156848856003SOlivier Deprez
15698953568aSLevi Yun-  ``HOB_LIST``: Setting this to ``1`` enables support for passing boot
15708953568aSLevi Yun   information using HOB defined in `Platform Initialization specification`_.
15718953568aSLevi Yun   This defaults to ``0``.
15728953568aSLevi Yun
1573f69f5512SNandan J-  ``ENABLE_ACS_SMC``: When set to ``1``, this enables support for ACS SMC
1574f69f5512SNandan J   handler code to handle SMC calls from the Architecture Compliance Suite. The
1575f69f5512SNandan J   handler is intentionally empty to reserve the SMC section and allow
1576f69f5512SNandan J   project-specific implementations in future ACS use cases.
1577f69f5512SNandan J
157834f702d5SManish V BadarkheFirmware update options
157948856003SOlivier Deprez~~~~~~~~~~~~~~~~~~~~~~~
158048856003SOlivier Deprez
158148856003SOlivier Deprez-  ``PSA_FWU_SUPPORT``: Enable the firmware update mechanism as per the
158248856003SOlivier Deprez   `PSA FW update specification`_. The default value is 0.
158348856003SOlivier Deprez   PSA firmware update implementation has few limitations, such as:
158448856003SOlivier Deprez
158548856003SOlivier Deprez   -  BL2 is not part of the protocol-updatable images. If BL2 needs to
158648856003SOlivier Deprez      be updated, then it should be done through another platform-defined
158748856003SOlivier Deprez      mechanism.
158848856003SOlivier Deprez
158948856003SOlivier Deprez   -  It assumes the platform's hardware supports CRC32 instructions.
159034f702d5SManish V Badarkhe
159134f702d5SManish V Badarkhe-  ``NR_OF_FW_BANKS``: Define the number of firmware banks. This flag is used
159234f702d5SManish V Badarkhe   in defining the firmware update metadata structure. This flag is by default
159334f702d5SManish V Badarkhe   set to '2'.
159434f702d5SManish V Badarkhe
159534f702d5SManish V Badarkhe-  ``NR_OF_IMAGES_IN_FW_BANK``: Define the number of firmware images in each
159634f702d5SManish V Badarkhe   firmware bank. Each firmware bank must have the same number of images as per
159734f702d5SManish V Badarkhe   the `PSA FW update specification`_.
159834f702d5SManish V Badarkhe   This flag is used in defining the firmware update metadata structure. This
159934f702d5SManish V Badarkhe   flag is by default set to '1'.
160034f702d5SManish V Badarkhe
16017ae16196SSughosh Ganu- ``PSA_FWU_METADATA_FW_STORE_DESC``: To be enabled when the FWU
16027ae16196SSughosh Ganu   metadata contains image description. The default value is 1.
16037ae16196SSughosh Ganu
16047ae16196SSughosh Ganu   The version 2 of the FWU metadata allows for an opaque metadata
16057ae16196SSughosh Ganu   structure where a platform can choose to not include the firmware
16067ae16196SSughosh Ganu   store description in the metadata structure. This option indicates
16077ae16196SSughosh Ganu   if the firmware store description, which provides information on
16087ae16196SSughosh Ganu   the updatable images is part of the structure.
16097ae16196SSughosh Ganu
161043f35ef5SPaul Beesley--------------
161143f35ef5SPaul Beesley
1612593ae354SBoyan Karatotev*Copyright (c) 2019-2025, Arm Limited. All rights reserved.*
16132d31cb07SJeremy Linton
16142d31cb07SJeremy Linton.. _DEN0115: https://developer.arm.com/docs/den0115/latest
1615e106a78eSSughosh Ganu.. _PSA FW update specification: https://developer.arm.com/documentation/den0118/latest/
1616859eabd4SManish V Badarkhe.. _PSA DRTM specification: https://developer.arm.com/documentation/den0113/a
1617291be198SBoyan Karatotev.. _GCC: https://gcc.gnu.org/onlinedocs/gcc/Warning-Options.html
1618291be198SBoyan Karatotev.. _Clang: https://clang.llvm.org/docs/DiagnosticsReference.html
16193ba2c151SRaymond Mao.. _Firmware Handoff specification: https://github.com/FirmwareHandoff/firmware_handoff/releases/tag/v0.9
16205782b890SManish V Badarkhe.. _PSA Crypto API specification: https://armmbed.github.io/mbed-crypto/html/
16218953568aSLevi Yun.. _Platform Initialization specification: https://uefi.org/specs/PI/1.8/index.html
16224274b526SArvind Ram Prakash.. _TF-A public mailing list: https://lists.trustedfirmware.org/mailman3/lists/tf-a.lists.trustedfirmware.org/
1623