xref: /rk3399_ARM-atf/docs/design/cpu-specific-build-macros.rst (revision d5e2512c6b86409686f5d1282922ebdf72459fc2)
140d553cfSPaul BeesleyArm CPU Specific Build Macros
240d553cfSPaul Beesley=============================
340d553cfSPaul Beesley
440d553cfSPaul BeesleyThis document describes the various build options present in the CPU specific
540d553cfSPaul Beesleyoperations framework to enable errata workarounds and to enable optimizations
640d553cfSPaul Beesleyfor a specific CPU on a platform.
740d553cfSPaul Beesley
840d553cfSPaul BeesleySecurity Vulnerability Workarounds
940d553cfSPaul Beesley----------------------------------
1040d553cfSPaul Beesley
1140d553cfSPaul BeesleyTF-A exports a series of build flags which control which security
1240d553cfSPaul Beesleyvulnerability workarounds should be applied at runtime.
1340d553cfSPaul Beesley
1440d553cfSPaul Beesley-  ``WORKAROUND_CVE_2017_5715``: Enables the security workaround for
1540d553cfSPaul Beesley   `CVE-2017-5715`_. This flag can be set to 0 by the platform if none
1640d553cfSPaul Beesley   of the PEs in the system need the workaround. Setting this flag to 0 provides
1740d553cfSPaul Beesley   no performance benefit for non-affected platforms, it just helps to comply
1840d553cfSPaul Beesley   with the recommendation in the spec regarding workaround discovery.
1940d553cfSPaul Beesley   Defaults to 1.
2040d553cfSPaul Beesley
2140d553cfSPaul Beesley-  ``WORKAROUND_CVE_2018_3639``: Enables the security workaround for
2240d553cfSPaul Beesley   `CVE-2018-3639`_. Defaults to 1. The TF-A project recommends to keep
2340d553cfSPaul Beesley   the default value of 1 even on platforms that are unaffected by
2440d553cfSPaul Beesley   CVE-2018-3639, in order to comply with the recommendation in the spec
2540d553cfSPaul Beesley   regarding workaround discovery.
2640d553cfSPaul Beesley
2740d553cfSPaul Beesley-  ``DYNAMIC_WORKAROUND_CVE_2018_3639``: Enables dynamic mitigation for
2840d553cfSPaul Beesley   `CVE-2018-3639`_. This build option should be set to 1 if the target
2940d553cfSPaul Beesley   platform contains at least 1 CPU that requires dynamic mitigation.
3040d553cfSPaul Beesley   Defaults to 0.
3140d553cfSPaul Beesley
3234760951SPaul Beesley.. _arm_cpu_macros_errata_workarounds:
3334760951SPaul Beesley
3440d553cfSPaul BeesleyCPU Errata Workarounds
3540d553cfSPaul Beesley----------------------
3640d553cfSPaul Beesley
3740d553cfSPaul BeesleyTF-A exports a series of build flags which control the errata workarounds that
3840d553cfSPaul Beesleyare applied to each CPU by the reset handler. The errata details can be found
3940d553cfSPaul Beesleyin the CPU specific errata documents published by Arm:
4040d553cfSPaul Beesley
4140d553cfSPaul Beesley-  `Cortex-A53 MPCore Software Developers Errata Notice`_
4240d553cfSPaul Beesley-  `Cortex-A57 MPCore Software Developers Errata Notice`_
4340d553cfSPaul Beesley-  `Cortex-A72 MPCore Software Developers Errata Notice`_
4440d553cfSPaul Beesley
4540d553cfSPaul BeesleyThe errata workarounds are implemented for a particular revision or a set of
4640d553cfSPaul Beesleyprocessor revisions. This is checked by the reset handler at runtime. Each
4740d553cfSPaul Beesleyerrata workaround is identified by its ``ID`` as specified in the processor's
4840d553cfSPaul Beesleyerrata notice document. The format of the define used to enable/disable the
4940d553cfSPaul Beesleyerrata workaround is ``ERRATA_<Processor name>_<ID>``, where the ``Processor name``
5040d553cfSPaul Beesleyis for example ``A57`` for the ``Cortex_A57`` CPU.
5140d553cfSPaul Beesley
5234760951SPaul BeesleyRefer to :ref:`firmware_design_cpu_errata_reporting` for information on how to
5334760951SPaul Beesleywrite errata workaround functions.
5440d553cfSPaul Beesley
5540d553cfSPaul BeesleyAll workarounds are disabled by default. The platform is responsible for
5640d553cfSPaul Beesleyenabling these workarounds according to its requirement by defining the
5740d553cfSPaul Beesleyerrata workaround build flags in the platform specific makefile. In case
5840d553cfSPaul Beesleythese workarounds are enabled for the wrong CPU revision then the errata
5940d553cfSPaul Beesleyworkaround is not applied. In the DEBUG build, this is indicated by
6040d553cfSPaul Beesleyprinting a warning to the crash console.
6140d553cfSPaul Beesley
6240d553cfSPaul BeesleyIn the current implementation, a platform which has more than 1 variant
6340d553cfSPaul Beesleywith different revisions of a processor has no runtime mechanism available
6440d553cfSPaul Beesleyfor it to specify which errata workarounds should be enabled or not.
6540d553cfSPaul Beesley
6640d553cfSPaul BeesleyThe value of the build flags is 0 by default, that is, disabled. A value of 1
6740d553cfSPaul Beesleywill enable it.
6840d553cfSPaul Beesley
6940d553cfSPaul BeesleyFor Cortex-A9, the following errata build flags are defined :
7040d553cfSPaul Beesley
7140d553cfSPaul Beesley-  ``ERRATA_A9_794073``: This applies errata 794073 workaround to Cortex-A9
7240d553cfSPaul Beesley   CPU. This needs to be enabled for all revisions of the CPU.
7340d553cfSPaul Beesley
7440d553cfSPaul BeesleyFor Cortex-A15, the following errata build flags are defined :
7540d553cfSPaul Beesley
7640d553cfSPaul Beesley-  ``ERRATA_A15_816470``: This applies errata 816470 workaround to Cortex-A15
7740d553cfSPaul Beesley   CPU. This needs to be enabled only for revision >= r3p0 of the CPU.
7840d553cfSPaul Beesley
7940d553cfSPaul Beesley-  ``ERRATA_A15_827671``: This applies errata 827671 workaround to Cortex-A15
8040d553cfSPaul Beesley   CPU. This needs to be enabled only for revision >= r3p0 of the CPU.
8140d553cfSPaul Beesley
8240d553cfSPaul BeesleyFor Cortex-A17, the following errata build flags are defined :
8340d553cfSPaul Beesley
8440d553cfSPaul Beesley-  ``ERRATA_A17_852421``: This applies errata 852421 workaround to Cortex-A17
8540d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
8640d553cfSPaul Beesley
8740d553cfSPaul Beesley-  ``ERRATA_A17_852423``: This applies errata 852423 workaround to Cortex-A17
8840d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
8940d553cfSPaul Beesley
9040d553cfSPaul BeesleyFor Cortex-A35, the following errata build flags are defined :
9140d553cfSPaul Beesley
9240d553cfSPaul Beesley-  ``ERRATA_A35_855472``: This applies errata 855472 workaround to Cortex-A35
9340d553cfSPaul Beesley   CPUs. This needs to be enabled only for revision r0p0 of Cortex-A35.
9440d553cfSPaul Beesley
9540d553cfSPaul BeesleyFor Cortex-A53, the following errata build flags are defined :
9640d553cfSPaul Beesley
9740d553cfSPaul Beesley-  ``ERRATA_A53_819472``: This applies errata 819472 workaround to all
9840d553cfSPaul Beesley   CPUs. This needs to be enabled only for revision <= r0p1 of Cortex-A53.
9940d553cfSPaul Beesley
10040d553cfSPaul Beesley-  ``ERRATA_A53_824069``: This applies errata 824069 workaround to all
10140d553cfSPaul Beesley   CPUs. This needs to be enabled only for revision <= r0p2 of Cortex-A53.
10240d553cfSPaul Beesley
10340d553cfSPaul Beesley-  ``ERRATA_A53_826319``: This applies errata 826319 workaround to Cortex-A53
10440d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r0p2 of the CPU.
10540d553cfSPaul Beesley
10640d553cfSPaul Beesley-  ``ERRATA_A53_827319``: This applies errata 827319 workaround to all
10740d553cfSPaul Beesley   CPUs. This needs to be enabled only for revision <= r0p2 of Cortex-A53.
10840d553cfSPaul Beesley
10940d553cfSPaul Beesley-  ``ERRATA_A53_835769``: This applies erratum 835769 workaround at compile and
11040d553cfSPaul Beesley   link time to Cortex-A53 CPU. This needs to be enabled for some variants of
11140d553cfSPaul Beesley   revision <= r0p4. This workaround can lead the linker to create ``*.stub``
11240d553cfSPaul Beesley   sections.
11340d553cfSPaul Beesley
11440d553cfSPaul Beesley-  ``ERRATA_A53_836870``: This applies errata 836870 workaround to Cortex-A53
11540d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r0p3 of the CPU. From
11640d553cfSPaul Beesley   r0p4 and onwards, this errata is enabled by default in hardware.
11740d553cfSPaul Beesley
11840d553cfSPaul Beesley-  ``ERRATA_A53_843419``: This applies erratum 843419 workaround at link time
11940d553cfSPaul Beesley   to Cortex-A53 CPU.  This needs to be enabled for some variants of revision
12040d553cfSPaul Beesley   <= r0p4. This workaround can lead the linker to emit ``*.stub`` sections
12140d553cfSPaul Beesley   which are 4kB aligned.
12240d553cfSPaul Beesley
12340d553cfSPaul Beesley-  ``ERRATA_A53_855873``: This applies errata 855873 workaround to Cortex-A53
12440d553cfSPaul Beesley   CPUs. Though the erratum is present in every revision of the CPU,
12540d553cfSPaul Beesley   this workaround is only applied to CPUs from r0p3 onwards, which feature
12640d553cfSPaul Beesley   a chicken bit in CPUACTLR_EL1 to enable a hardware workaround.
12740d553cfSPaul Beesley   Earlier revisions of the CPU have other errata which require the same
12840d553cfSPaul Beesley   workaround in software, so they should be covered anyway.
12940d553cfSPaul Beesley
130e008a29aSManish V Badarkhe-  ``ERRATA_A53_1530924``: This applies errata 1530924 workaround to all
131e008a29aSManish V Badarkhe   revisions of Cortex-A53 CPU.
132e008a29aSManish V Badarkhe
13340d553cfSPaul BeesleyFor Cortex-A55, the following errata build flags are defined :
13440d553cfSPaul Beesley
13540d553cfSPaul Beesley-  ``ERRATA_A55_768277``: This applies errata 768277 workaround to Cortex-A55
13640d553cfSPaul Beesley   CPU. This needs to be enabled only for revision r0p0 of the CPU.
13740d553cfSPaul Beesley
13840d553cfSPaul Beesley-  ``ERRATA_A55_778703``: This applies errata 778703 workaround to Cortex-A55
13940d553cfSPaul Beesley   CPU. This needs to be enabled only for revision r0p0 of the CPU.
14040d553cfSPaul Beesley
14140d553cfSPaul Beesley-  ``ERRATA_A55_798797``: This applies errata 798797 workaround to Cortex-A55
14240d553cfSPaul Beesley   CPU. This needs to be enabled only for revision r0p0 of the CPU.
14340d553cfSPaul Beesley
14440d553cfSPaul Beesley-  ``ERRATA_A55_846532``: This applies errata 846532 workaround to Cortex-A55
14540d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
14640d553cfSPaul Beesley
14740d553cfSPaul Beesley-  ``ERRATA_A55_903758``: This applies errata 903758 workaround to Cortex-A55
14840d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
14940d553cfSPaul Beesley
1509af07df0SAmbroise Vincent-  ``ERRATA_A55_1221012``: This applies errata 1221012 workaround to Cortex-A55
1519af07df0SAmbroise Vincent   CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
1529af07df0SAmbroise Vincent
153e008a29aSManish V Badarkhe-  ``ERRATA_A55_1530923``: This applies errata 1530923 workaround to all
154e008a29aSManish V Badarkhe   revisions of Cortex-A55 CPU.
155e008a29aSManish V Badarkhe
15640d553cfSPaul BeesleyFor Cortex-A57, the following errata build flags are defined :
15740d553cfSPaul Beesley
15840d553cfSPaul Beesley-  ``ERRATA_A57_806969``: This applies errata 806969 workaround to Cortex-A57
15940d553cfSPaul Beesley   CPU. This needs to be enabled only for revision r0p0 of the CPU.
16040d553cfSPaul Beesley
16140d553cfSPaul Beesley-  ``ERRATA_A57_813419``: This applies errata 813419 workaround to Cortex-A57
16240d553cfSPaul Beesley   CPU. This needs to be enabled only for revision r0p0 of the CPU.
16340d553cfSPaul Beesley
16440d553cfSPaul Beesley-  ``ERRATA_A57_813420``: This applies errata 813420 workaround to Cortex-A57
16540d553cfSPaul Beesley   CPU. This needs to be enabled only for revision r0p0 of the CPU.
16640d553cfSPaul Beesley
16740d553cfSPaul Beesley-  ``ERRATA_A57_814670``: This applies errata 814670 workaround to Cortex-A57
16840d553cfSPaul Beesley   CPU. This needs to be enabled only for revision r0p0 of the CPU.
16940d553cfSPaul Beesley
17040d553cfSPaul Beesley-  ``ERRATA_A57_817169``: This applies errata 817169 workaround to Cortex-A57
17140d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
17240d553cfSPaul Beesley
17340d553cfSPaul Beesley-  ``ERRATA_A57_826974``: This applies errata 826974 workaround to Cortex-A57
17440d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
17540d553cfSPaul Beesley
17640d553cfSPaul Beesley-  ``ERRATA_A57_826977``: This applies errata 826977 workaround to Cortex-A57
17740d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
17840d553cfSPaul Beesley
17940d553cfSPaul Beesley-  ``ERRATA_A57_828024``: This applies errata 828024 workaround to Cortex-A57
18040d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
18140d553cfSPaul Beesley
18240d553cfSPaul Beesley-  ``ERRATA_A57_829520``: This applies errata 829520 workaround to Cortex-A57
18340d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
18440d553cfSPaul Beesley
18540d553cfSPaul Beesley-  ``ERRATA_A57_833471``: This applies errata 833471 workaround to Cortex-A57
18640d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
18740d553cfSPaul Beesley
18840d553cfSPaul Beesley-  ``ERRATA_A57_859972``: This applies errata 859972 workaround to Cortex-A57
18940d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r1p3 of the CPU.
19040d553cfSPaul Beesley
191e008a29aSManish V Badarkhe-  ``ERRATA_A57_1319537``: This applies errata 1319537 workaround to all
192e008a29aSManish V Badarkhe   revisions of Cortex-A57 CPU.
19340d553cfSPaul Beesley
19440d553cfSPaul BeesleyFor Cortex-A72, the following errata build flags are defined :
19540d553cfSPaul Beesley
19640d553cfSPaul Beesley-  ``ERRATA_A72_859971``: This applies errata 859971 workaround to Cortex-A72
19740d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r0p3 of the CPU.
19840d553cfSPaul Beesley
199e008a29aSManish V Badarkhe-  ``ERRATA_A72_1319367``: This applies errata 1319367 workaround to all
200e008a29aSManish V Badarkhe   revisions of Cortex-A72 CPU.
201e008a29aSManish V Badarkhe
20240d553cfSPaul BeesleyFor Cortex-A73, the following errata build flags are defined :
20340d553cfSPaul Beesley
20440d553cfSPaul Beesley-  ``ERRATA_A73_852427``: This applies errata 852427 workaround to Cortex-A73
20540d553cfSPaul Beesley   CPU. This needs to be enabled only for revision r0p0 of the CPU.
20640d553cfSPaul Beesley
20740d553cfSPaul Beesley-  ``ERRATA_A73_855423``: This applies errata 855423 workaround to Cortex-A73
20840d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
20940d553cfSPaul Beesley
21040d553cfSPaul BeesleyFor Cortex-A75, the following errata build flags are defined :
21140d553cfSPaul Beesley
21240d553cfSPaul Beesley-  ``ERRATA_A75_764081``: This applies errata 764081 workaround to Cortex-A75
21340d553cfSPaul Beesley   CPU. This needs to be enabled only for revision r0p0 of the CPU.
21440d553cfSPaul Beesley
21540d553cfSPaul Beesley-  ``ERRATA_A75_790748``: This applies errata 790748 workaround to Cortex-A75
21640d553cfSPaul Beesley    CPU. This needs to be enabled only for revision r0p0 of the CPU.
21740d553cfSPaul Beesley
21840d553cfSPaul BeesleyFor Cortex-A76, the following errata build flags are defined :
21940d553cfSPaul Beesley
22040d553cfSPaul Beesley-  ``ERRATA_A76_1073348``: This applies errata 1073348 workaround to Cortex-A76
22140d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
22240d553cfSPaul Beesley
22340d553cfSPaul Beesley-  ``ERRATA_A76_1130799``: This applies errata 1130799 workaround to Cortex-A76
22440d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
22540d553cfSPaul Beesley
22640d553cfSPaul Beesley-  ``ERRATA_A76_1220197``: This applies errata 1220197 workaround to Cortex-A76
22740d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
22840d553cfSPaul Beesley
22940d553cfSPaul Beesley-  ``ERRATA_A76_1257314``: This applies errata 1257314 workaround to Cortex-A76
23040d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
23140d553cfSPaul Beesley
23240d553cfSPaul Beesley-  ``ERRATA_A76_1262606``: This applies errata 1262606 workaround to Cortex-A76
23340d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
23440d553cfSPaul Beesley
23540d553cfSPaul Beesley-  ``ERRATA_A76_1262888``: This applies errata 1262888 workaround to Cortex-A76
23640d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
23740d553cfSPaul Beesley
23840d553cfSPaul Beesley-  ``ERRATA_A76_1275112``: This applies errata 1275112 workaround to Cortex-A76
23940d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
24040d553cfSPaul Beesley
241d7b08e69Sjohpow01-  ``ERRATA_A76_1791580``: This applies errata 1791580 workaround to Cortex-A76
242d7b08e69Sjohpow01   CPU. This needs to be enabled only for revision <= r4p0 of the CPU.
243d7b08e69Sjohpow01
244e008a29aSManish V Badarkhe-  ``ERRATA_A76_1165522``: This applies errata 1165522 workaround to all
245e008a29aSManish V Badarkhe   revisions of Cortex-A76 CPU. This errata is fixed in r3p0 but due to
246e008a29aSManish V Badarkhe   limitation of errata framework this errata is applied to all revisions
247e008a29aSManish V Badarkhe   of Cortex-A76 CPU.
248e008a29aSManish V Badarkhe
24955ff05f3Sjohpow01-  ``ERRATA_A76_1868343``: This applies errata 1868343 workaround to Cortex-A76
25055ff05f3Sjohpow01   CPU. This needs to be enabled only for revision <= r4p0 of the CPU.
25155ff05f3Sjohpow01
2523f0d8369Sjohpow01-  ``ERRATA_A76_1946160``: This applies errata 1946160 workaround to Cortex-A76
2533f0d8369Sjohpow01   CPU. This needs to be enabled only for revisions r3p0 - r4p1 of the CPU.
2543f0d8369Sjohpow01
25562bbfe82Sjohpow01For Cortex-A77, the following errata build flags are defined :
25662bbfe82Sjohpow01
257aa3efe3dSlaurenw-arm-  ``ERRATA_A77_1508412``: This applies errata 1508412 workaround to Cortex-A77
258aa3efe3dSlaurenw-arm   CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
259aa3efe3dSlaurenw-arm
26035c75377Sjohpow01-  ``ERRATA_A77_1925769``: This applies errata 1925769 workaround to Cortex-A77
26135c75377Sjohpow01   CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
26235c75377Sjohpow01
263a492edc4Slaurenw-arm-  ``ERRATA_A77_1946167``: This applies errata 1946167 workaround to Cortex-A77
264a492edc4Slaurenw-arm   CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
265a492edc4Slaurenw-arm
2663f0bec7cSjohpow01-  ``ERRATA_A77_1791578``: This applies errata 1791578 workaround to Cortex-A77
2673f0bec7cSjohpow01   CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open.
2683f0bec7cSjohpow01
2693f35709cSJimmy BrissonFor Cortex-A78, the following errata build flags are defined :
27083e95524SMadhukar Pappireddy
2713f35709cSJimmy Brisson-  ``ERRATA_A78_1688305``: This applies errata 1688305 workaround to Cortex-A78
2723f35709cSJimmy Brisson   CPU. This needs to be enabled only for revision r0p0 - r1p0 of the CPU.
27383e95524SMadhukar Pappireddy
274e26c59d2Sjohpow01-  ``ERRATA_A78_1941498``: This applies errata 1941498 workaround to Cortex-A78
275e26c59d2Sjohpow01   CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 of the CPU.
276e26c59d2Sjohpow01
2773a2710dcSjohpow01-  ``ERRATA_A78_1951500``: This applies errata 1951500 workaround to Cortex-A78
2783a2710dcSjohpow01   CPU. This needs to be enabled for revisions r1p0 and r1p1, r0p0 has the same
2793a2710dcSjohpow01   issue but there is no workaround for that revision.
2803a2710dcSjohpow01
2811a691455Sjohpow01-  ``ERRATA_A78_1821534``: This applies errata 1821534 workaround to Cortex-A78
2821a691455Sjohpow01   CPU. This needs to be enabled for revisions r0p0 and r1p0.
2831a691455Sjohpow01
28400bee997Snayanpatel-arm-  ``ERRATA_A78_1952683``: This applies errata 1952683 workaround to Cortex-A78
28500bee997Snayanpatel-arm   CPU. This needs to be enabled for revision r0p0, it is fixed in r1p0.
28600bee997Snayanpatel-arm
287b36fe212Snayanpatel-arm-  ``ERRATA_A78_2132060``: This applies errata 2132060 workaround to Cortex-A78
288b36fe212Snayanpatel-arm   CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2. It
289b36fe212Snayanpatel-arm   is still open.
290b36fe212Snayanpatel-arm
2911ea9190cSjohpow01-  ``ERRATA_A78_2242635``: This applies errata 2242635 workaround to Cortex-A78
2921ea9190cSjohpow01   CPU. This needs to be enabled for revisions r1p0, r1p1, and r1p2. The issue
2931ea9190cSjohpow01   is present in r0p0 but there is no workaround. It is still open.
2941ea9190cSjohpow01
2958913047aSVarun WadekarFor Cortex-A78 AE, the following errata build flags are defined :
2968913047aSVarun Wadekar
29747d6f5ffSVarun Wadekar- ``ERRATA_A78_AE_1941500`` : This applies errata 1941500 workaround to Cortex-A78
29847d6f5ffSVarun Wadekar   AE CPU. This needs to be enabled for revisions r0p0 and r0p1. This erratum is
29947d6f5ffSVarun Wadekar   still open.
30047d6f5ffSVarun Wadekar
3018913047aSVarun Wadekar- ``ERRATA_A78_AE_1951502`` : This applies errata 1951502 workaround to Cortex-A78
3028913047aSVarun Wadekar  AE CPU. This needs to be enabled for revisions r0p0 and r0p1. This erratum is
3038913047aSVarun Wadekar  still open.
3048913047aSVarun Wadekar
305a601afe1Slauwal01For Neoverse N1, the following errata build flags are defined :
306a601afe1Slauwal01
307a601afe1Slauwal01-  ``ERRATA_N1_1073348``: This applies errata 1073348 workaround to Neoverse-N1
308a601afe1Slauwal01   CPU. This needs to be enabled only for revision r0p0 and r1p0 of the CPU.
309a601afe1Slauwal01
310e34606f2Slauwal01-  ``ERRATA_N1_1130799``: This applies errata 1130799 workaround to Neoverse-N1
311e34606f2Slauwal01   CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
312e34606f2Slauwal01
3132017ab24Slauwal01-  ``ERRATA_N1_1165347``: This applies errata 1165347 workaround to Neoverse-N1
3142017ab24Slauwal01   CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
3152017ab24Slauwal01
316ef5fa7d4Slauwal01-  ``ERRATA_N1_1207823``: This applies errata 1207823 workaround to Neoverse-N1
317ef5fa7d4Slauwal01   CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
318ef5fa7d4Slauwal01
3199eceb020Slauwal01-  ``ERRATA_N1_1220197``: This applies errata 1220197 workaround to Neoverse-N1
3209eceb020Slauwal01   CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
3219eceb020Slauwal01
322335b3c79Slauwal01-  ``ERRATA_N1_1257314``: This applies errata 1257314 workaround to Neoverse-N1
323335b3c79Slauwal01   CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
324335b3c79Slauwal01
325411f4959Slauwal01-  ``ERRATA_N1_1262606``: This applies errata 1262606 workaround to Neoverse-N1
326411f4959Slauwal01   CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
327411f4959Slauwal01
32811c48370Slauwal01-  ``ERRATA_N1_1262888``: This applies errata 1262888 workaround to Neoverse-N1
32911c48370Slauwal01   CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
33011c48370Slauwal01
3314d8801feSlauwal01-  ``ERRATA_N1_1275112``: This applies errata 1275112 workaround to Neoverse-N1
3324d8801feSlauwal01   CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
3334d8801feSlauwal01
3345f5d0763SAndre Przywara-  ``ERRATA_N1_1315703``: This applies errata 1315703 workaround to Neoverse-N1
3355f5d0763SAndre Przywara   CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
3365f5d0763SAndre Przywara
33780942622Slaurenw-arm-  ``ERRATA_N1_1542419``: This applies errata 1542419 workaround to Neoverse-N1
33880942622Slaurenw-arm   CPU. This needs to be enabled only for revisions r3p0 - r4p0 of the CPU.
33980942622Slaurenw-arm
34061f0ffc4Sjohpow01-  ``ERRATA_N1_1868343``: This applies errata 1868343 workaround to Neoverse-N1
34161f0ffc4Sjohpow01   CPU. This needs to be enabled only for revision <= r4p0 of the CPU.
34261f0ffc4Sjohpow01
343263ee781Sjohpow01-  ``ERRATA_N1_1946160``: This applies errata 1946160 workaround to Neoverse-N1
344263ee781Sjohpow01   CPU. This needs to be enabled for revisions r3p0, r3p1, r4p0, and r4p1, for
345263ee781Sjohpow01   revisions r0p0, r1p0, and r2p0 there is no workaround.
346263ee781Sjohpow01
34733e3e925Sjohpow01For Neoverse V1, the following errata build flags are defined :
34833e3e925Sjohpow01
3494789cf66Slaurenw-arm-  ``ERRATA_V1_1774420``: This applies errata 1774420 workaround to Neoverse-V1
3504789cf66Slaurenw-arm   CPU. This needs to be enabled only for revisions r0p0 and r1p0, it is fixed
3514789cf66Slaurenw-arm   in r1p1.
3524789cf66Slaurenw-arm
35333e3e925Sjohpow01-  ``ERRATA_V1_1791573``: This applies errata 1791573 workaround to Neoverse-V1
35433e3e925Sjohpow01   CPU. This needs to be enabled only for revisions r0p0 and r1p0, it is fixed
35533e3e925Sjohpow01   in r1p1.
35633e3e925Sjohpow01
357143b1965Slaurenw-arm-  ``ERRATA_V1_1852267``: This applies errata 1852267 workaround to Neoverse-V1
358143b1965Slaurenw-arm   CPU. This needs to be enabled only for revisions r0p0 and r1p0, it is fixed
359143b1965Slaurenw-arm   in r1p1.
360143b1965Slaurenw-arm
361741dd04cSlaurenw-arm-  ``ERRATA_V1_1925756``: This applies errata 1925756 workaround to Neoverse-V1
362741dd04cSlaurenw-arm   CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open.
363741dd04cSlaurenw-arm
364182ce101Sjohpow01-  ``ERRATA_V1_1940577``: This applies errata 1940577 workaround to Neoverse-V1
365182ce101Sjohpow01   CPU. This needs to be enabled only for revision r1p0 and r1p1 of the
366182ce101Sjohpow01   CPU.
367182ce101Sjohpow01
3681a8804c3Sjohpow01-  ``ERRATA_V1_1966096``: This applies errata 1966096 workaround to Neoverse-V1
3691a8804c3Sjohpow01   CPU. This needs to be enabled for revisions r1p0 and r1p1 of the CPU, the
3701a8804c3Sjohpow01   issue is present in r0p0 as well but there is no workaround for that
3711a8804c3Sjohpow01   revision.  It is still open.
3721a8804c3Sjohpow01
373100d4029Sjohpow01-  ``ERRATA_V1_2139242``: This applies errata 2139242 workaround to Neoverse-V1
374100d4029Sjohpow01   CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 of the
375100d4029Sjohpow01   CPU.  It is still open.
376100d4029Sjohpow01
3778e140272Snayanpatel-arm-  ``ERRATA_V1_2108267``: This applies errata 2108267 workaround to Neoverse-V1
3788e140272Snayanpatel-arm   CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 of the CPU.
3798e140272Snayanpatel-arm   It is still open.
3808e140272Snayanpatel-arm
3814c8fe6b1Sjohpow01-  ``ERRATA_V1_2216392``: This applies errata 2216392 workaround to Neoverse-V1
3824c8fe6b1Sjohpow01   CPU. This needs to be enabled for revisions r1p0 and r1p1 of the CPU, the
3834c8fe6b1Sjohpow01   issue is present in r0p0 as well but there is no workaround for that
3844c8fe6b1Sjohpow01   revision.  It is still open.
3854c8fe6b1Sjohpow01
386fbcf54aeSnayanpatel-armFor Cortex-A710, the following errata build flags are defined :
387fbcf54aeSnayanpatel-arm
388fbcf54aeSnayanpatel-arm-  ``ERRATA_A710_1987031``: This applies errata 1987031 workaround to
389fbcf54aeSnayanpatel-arm   Cortex-A710 CPU. This needs to be enabled only for revisions r0p0, r1p0 and
390fbcf54aeSnayanpatel-arm   r2p0 of the CPU. It is still open.
391fbcf54aeSnayanpatel-arm
392a64bcc2bSnayanpatel-arm-  ``ERRATA_A710_2081180``: This applies errata 2081180 workaround to
393a64bcc2bSnayanpatel-arm   Cortex-A710 CPU. This needs to be enabled only for revisions r0p0, r1p0 and
394a64bcc2bSnayanpatel-arm   r2p0 of the CPU. It is still open.
395a64bcc2bSnayanpatel-arm
396213afde9SBipin Ravi-  ``ERRATA_A710_2055002``: This applies errata 2055002 workaround to
397213afde9SBipin Ravi   Cortex-A710 CPU. This needs to be enabled for revisions r1p0, r2p0 of the CPU
398213afde9SBipin Ravi   and is still open.
399213afde9SBipin Ravi
400afc2ed63SBipin Ravi-  ``ERRATA_A710_2017096``: This applies errata 2017096 workaround to
401afc2ed63SBipin Ravi   Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
402afc2ed63SBipin Ravi   of the CPU and is still open.
403afc2ed63SBipin Ravi
40495fe195dSnayanpatel-arm-  ``ERRATA_A710_2083908``: This applies errata 2083908 workaround to
40595fe195dSnayanpatel-arm   Cortex-A710 CPU. This needs to be enabled for revision r2p0 of the CPU and
40695fe195dSnayanpatel-arm   is still open.
40795fe195dSnayanpatel-arm
408744bdbf7Snayanpatel-arm-  ``ERRATA_A710_2058056``: This applies errata 2058056 workaround to
409744bdbf7Snayanpatel-arm   Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
410744bdbf7Snayanpatel-arm   of the CPU and is still open.
411744bdbf7Snayanpatel-arm
412cfe1a8f7SBipin Ravi-  ``ERRATA_A710_2267065``: This applies errata 2267065 workaround to
413cfe1a8f7SBipin Ravi   Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
414cfe1a8f7SBipin Ravi   of the CPU and is fixed in r2p1.
415cfe1a8f7SBipin Ravi
4168a855bd2SBipin Ravi-  ``ERRATA_A710_2136059``: This applies errata 2136059 workaround to
4178a855bd2SBipin Ravi   Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
4188a855bd2SBipin Ravi   of the CPU and is fixed in r2p1.
4198a855bd2SBipin Ravi
42065e04f27SBipin RaviFor Neoverse N2, the following errata build flags are defined :
42165e04f27SBipin Ravi
4225819e23bSnayanpatel-arm-  ``ERRATA_N2_2002655``: This applies errata 2002655 workaround to Neoverse-N2
4235819e23bSnayanpatel-arm   CPU. This needs to be enabled for revision r0p0 of the CPU, it is still open.
4245819e23bSnayanpatel-arm
42565e04f27SBipin Ravi-  ``ERRATA_N2_2067956``: This applies errata 2067956 workaround to Neoverse-N2
42665e04f27SBipin Ravi   CPU. This needs to be enabled for revision r0p0 of the CPU and is still open.
42765e04f27SBipin Ravi
4284618b2bfSBipin Ravi-  ``ERRATA_N2_2025414``: This applies errata 2025414 workaround to Neoverse-N2
4294618b2bfSBipin Ravi   CPU. This needs to be enabled for revision r0p0 of the CPU and is still open.
4304618b2bfSBipin Ravi
4317cfae932SBipin Ravi-  ``ERRATA_N2_2189731``: This applies errata 2189731 workaround to Neoverse-N2
4321cafb08dSBipin Ravi   CPU. This needs to be enabled for revision r0p0 of the CPU and is still open.
4331cafb08dSBipin Ravi
4341cafb08dSBipin Ravi-  ``ERRATA_N2_2138956``: This applies errata 2138956 workaround to Neoverse-N2
4351cafb08dSBipin Ravi   CPU. This needs to be enabled for revision r0p0 of the CPU and is still open.
4367cfae932SBipin Ravi
437ef8f0c52Snayanpatel-arm-  ``ERRATA_N2_2138953``: This applies errata 2138953 workaround to Neoverse-N2
438ef8f0c52Snayanpatel-arm   CPU. This needs to be enabled for revision r0p0 of the CPU and is still open.
439ef8f0c52Snayanpatel-arm
4405819e23bSnayanpatel-arm-  ``ERRATA_N2_2242415``: This applies errata 2242415 workaround to Neoverse-N2
4415819e23bSnayanpatel-arm   CPU. This needs to be enabled for revision r0p0 of the CPU and is still open.
4425819e23bSnayanpatel-arm
443c948185cSnayanpatel-arm-  ``ERRATA_N2_2138958``: This applies errata 2138958 workaround to Neoverse-N2
444c948185cSnayanpatel-arm   CPU. This needs to be enabled for revision r0p0 of the CPU and is still open.
445c948185cSnayanpatel-arm
446603806d1Snayanpatel-arm-  ``ERRATA_N2_2242400``: This applies errata 2242400 workaround to Neoverse-N2
447603806d1Snayanpatel-arm   CPU. This needs to be enabled for revision r0p0 of the CPU and is still open.
448603806d1Snayanpatel-arm
4490d2d9992Snayanpatel-arm-  ``ERRATA_N2_2280757``: This applies errata 2280757 workaround to Neoverse-N2
4500d2d9992Snayanpatel-arm   CPU. This needs to be enabled for revision r0p0 of the CPU and is still open.
4510d2d9992Snayanpatel-arm
4521db6cd60Sjohpow01For Cortex-X2, the following errata build flags are defined :
4531db6cd60Sjohpow01
45434ee76dbSjohpow01-  ``ERRATA_X2_2002765``: This applies errata 2002765 workaround to Cortex-X2
45534ee76dbSjohpow01   CPU. This needs to be enabled for revisions r0p0, r1p0, and r2p0 of the CPU,
45634ee76dbSjohpow01   it is still open.
45734ee76dbSjohpow01
458e16045deSjohpow01-  ``ERRATA_X2_2058056``: This applies errata 2058056 workaround to Cortex-X2
459e16045deSjohpow01   CPU. This needs to be enabled for revisions r0p0, r1p0, and r2p0 of the CPU,
460e16045deSjohpow01   it is still open.
461e16045deSjohpow01
4621db6cd60Sjohpow01-  ``ERRATA_X2_2083908``: This applies errata 2083908 workaround to Cortex-X2
4631db6cd60Sjohpow01   CPU. This needs to be enabled for revision r2p0 of the CPU, it is still open.
4641db6cd60Sjohpow01
465e7ca4433SBipin Ravi-  ``ERRATA_X2_2017096``: This applies errata 2017096 workaround to
466e7ca4433SBipin Ravi   Cortex-X2 CPU. This needs to be enabled only for revisions r0p0, r1p0 and
467e7ca4433SBipin Ravi   r2p0 of the CPU, it is fixed in r2p1.
468e7ca4433SBipin Ravi
469c060b533SBipin Ravi-  ``ERRATA_X2_2081180``: This applies errata 2081180 workaround to
470c060b533SBipin Ravi   Cortex-X2 CPU. This needs to be enabled only for revisions r0p0, r1p0 and
471c060b533SBipin Ravi   r2p0 of the CPU, it is fixed in r2p1.
472c060b533SBipin Ravi
4734dff7594SBipin Ravi-  ``ERRATA_X2_2216384``: This applies errata 2216384 workaround to
4744dff7594SBipin Ravi   Cortex-X2 CPU. This needs to be enabled only for revisions r0p0, r1p0 and
4754dff7594SBipin Ravi   r2p0 of the CPU, it is fixed in r2p1.
4764dff7594SBipin Ravi
47783435637Sjohpow01For Cortex-A510, the following errata build flags are defined :
47883435637Sjohpow01
47983435637Sjohpow01-  ``ERRATA_A510_1922240``: This applies errata 1922240 workaround to
48083435637Sjohpow01   Cortex-A510 CPU. This needs to be enabled only for revision r0p0, it is
48183435637Sjohpow01   fixed in r0p1.
48283435637Sjohpow01
483*d5e2512cSjohpow01-  ``ERRATA_A510_2288014``: This applies errata 2288014 workaround to
484*d5e2512cSjohpow01   Cortex-A510 CPU. This needs to be enabled only for revisions r0p0, r0p1,
485*d5e2512cSjohpow01   r0p2, r0p3 and r1p0, it is fixed in r1p1.
486*d5e2512cSjohpow01
48740d553cfSPaul BeesleyDSU Errata Workarounds
48840d553cfSPaul Beesley----------------------
48940d553cfSPaul Beesley
49040d553cfSPaul BeesleySimilar to CPU errata, TF-A also implements workarounds for DSU (DynamIQ
49140d553cfSPaul BeesleyShared Unit) errata. The DSU errata details can be found in the respective Arm
49240d553cfSPaul Beesleydocumentation:
49340d553cfSPaul Beesley
49440d553cfSPaul Beesley- `Arm DSU Software Developers Errata Notice`_.
49540d553cfSPaul Beesley
49640d553cfSPaul BeesleyEach erratum is identified by an ``ID``, as defined in the DSU errata notice
49740d553cfSPaul Beesleydocument. Thus, the build flags which enable/disable the errata workarounds
49840d553cfSPaul Beesleyhave the format ``ERRATA_DSU_<ID>``. The implementation and application logic
49940d553cfSPaul Beesleyof DSU errata workarounds are similar to `CPU errata workarounds`_.
50040d553cfSPaul Beesley
50140d553cfSPaul BeesleyFor DSU errata, the following build flags are defined:
50240d553cfSPaul Beesley
50340d553cfSPaul Beesley-  ``ERRATA_DSU_798953``: This applies errata 798953 workaround for the
50440d553cfSPaul Beesley   affected DSU configurations. This errata applies only for those DSUs that
50540d553cfSPaul Beesley   revision is r0p0 (on r0p1 it is fixed). However, please note that this
50640d553cfSPaul Beesley   workaround results in increased DSU power consumption on idle.
50740d553cfSPaul Beesley
50840d553cfSPaul Beesley-  ``ERRATA_DSU_936184``: This applies errata 936184 workaround for the
50940d553cfSPaul Beesley   affected DSU configurations. This errata applies only for those DSUs that
51040d553cfSPaul Beesley   contain the ACP interface **and** the DSU revision is older than r2p0 (on
51140d553cfSPaul Beesley   r2p0 it is fixed). However, please note that this workaround results in
51240d553cfSPaul Beesley   increased DSU power consumption on idle.
51340d553cfSPaul Beesley
51440d553cfSPaul BeesleyCPU Specific optimizations
51540d553cfSPaul Beesley--------------------------
51640d553cfSPaul Beesley
51740d553cfSPaul BeesleyThis section describes some of the optimizations allowed by the CPU micro
51840d553cfSPaul Beesleyarchitecture that can be enabled by the platform as desired.
51940d553cfSPaul Beesley
52040d553cfSPaul Beesley-  ``SKIP_A57_L1_FLUSH_PWR_DWN``: This flag enables an optimization in the
52140d553cfSPaul Beesley   Cortex-A57 cluster power down sequence by not flushing the Level 1 data
52240d553cfSPaul Beesley   cache. The L1 data cache and the L2 unified cache are inclusive. A flush
52340d553cfSPaul Beesley   of the L2 by set/way flushes any dirty lines from the L1 as well. This
52440d553cfSPaul Beesley   is a known safe deviation from the Cortex-A57 TRM defined power down
52540d553cfSPaul Beesley   sequence. Each Cortex-A57 based platform must make its own decision on
52640d553cfSPaul Beesley   whether to use the optimization.
52740d553cfSPaul Beesley
52840d553cfSPaul Beesley-  ``A53_DISABLE_NON_TEMPORAL_HINT``: This flag disables the cache non-temporal
52940d553cfSPaul Beesley   hint. The LDNP/STNP instructions as implemented on Cortex-A53 do not behave
53040d553cfSPaul Beesley   in a way most programmers expect, and will most probably result in a
53140d553cfSPaul Beesley   significant speed degradation to any code that employs them. The Armv8-A
53240d553cfSPaul Beesley   architecture (see Arm DDI 0487A.h, section D3.4.3) allows cores to ignore
53340d553cfSPaul Beesley   the non-temporal hint and treat LDNP/STNP as LDP/STP instead. Enabling this
53440d553cfSPaul Beesley   flag enforces this behaviour. This needs to be enabled only for revisions
53540d553cfSPaul Beesley   <= r0p3 of the CPU and is enabled by default.
53640d553cfSPaul Beesley
53740d553cfSPaul Beesley-  ``A57_DISABLE_NON_TEMPORAL_HINT``: This flag has the same behaviour as
53840d553cfSPaul Beesley   ``A53_DISABLE_NON_TEMPORAL_HINT`` but for Cortex-A57. This needs to be
53940d553cfSPaul Beesley   enabled only for revisions <= r1p2 of the CPU and is enabled by default,
54040d553cfSPaul Beesley   as recommended in section "4.7 Non-Temporal Loads/Stores" of the
54140d553cfSPaul Beesley   `Cortex-A57 Software Optimization Guide`_.
54240d553cfSPaul Beesley
543cd0ea184SVarun Wadekar- ''A57_ENABLE_NON_CACHEABLE_LOAD_FWD'': This flag enables non-cacheable
544cd0ea184SVarun Wadekar   streaming enhancement feature for Cortex-A57 CPUs. Platforms can set
545cd0ea184SVarun Wadekar   this bit only if their memory system meets the requirement that cache
546cd0ea184SVarun Wadekar   line fill requests from the Cortex-A57 processor are atomic. Each
547cd0ea184SVarun Wadekar   Cortex-A57 based platform must make its own decision on whether to use
548cd0ea184SVarun Wadekar   the optimization. This flag is disabled by default.
549cd0ea184SVarun Wadekar
55025bbbd2dSJavier Almansa Sobrino-  ``NEOVERSE_Nx_EXTERNAL_LLC``: This flag indicates that an external last
551f2d6b4eeSManish Pandey   level cache(LLC) is present in the system, and that the DataSource field
552f2d6b4eeSManish Pandey   on the master CHI interface indicates when data is returned from the LLC.
553f2d6b4eeSManish Pandey   This is used to control how the LL_CACHE* PMU events count.
55425bbbd2dSJavier Almansa Sobrino   Default value is 0 (Disabled).
555f2d6b4eeSManish Pandey
55640d553cfSPaul Beesley--------------
55740d553cfSPaul Beesley
558a492edc4Slaurenw-arm*Copyright (c) 2014-2021, Arm Limited and Contributors. All rights reserved.*
55940d553cfSPaul Beesley
56040d553cfSPaul Beesley.. _CVE-2017-5715: http://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2017-5715
56140d553cfSPaul Beesley.. _CVE-2018-3639: http://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2018-3639
56240d553cfSPaul Beesley.. _Cortex-A53 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm048406/index.html
56340d553cfSPaul Beesley.. _Cortex-A57 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm049219/index.html
56440d553cfSPaul Beesley.. _Cortex-A72 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm012079/index.html
56540d553cfSPaul Beesley.. _Cortex-A57 Software Optimization Guide: http://infocenter.arm.com/help/topic/com.arm.doc.uan0015b/Cortex_A57_Software_Optimization_Guide_external.pdf
56640d553cfSPaul Beesley.. _Arm DSU Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm138168/index.html
567