140d553cfSPaul BeesleyArm CPU Specific Build Macros 240d553cfSPaul Beesley============================= 340d553cfSPaul Beesley 440d553cfSPaul BeesleyThis document describes the various build options present in the CPU specific 540d553cfSPaul Beesleyoperations framework to enable errata workarounds and to enable optimizations 640d553cfSPaul Beesleyfor a specific CPU on a platform. 740d553cfSPaul Beesley 840d553cfSPaul BeesleySecurity Vulnerability Workarounds 940d553cfSPaul Beesley---------------------------------- 1040d553cfSPaul Beesley 1140d553cfSPaul BeesleyTF-A exports a series of build flags which control which security 1240d553cfSPaul Beesleyvulnerability workarounds should be applied at runtime. 1340d553cfSPaul Beesley 1440d553cfSPaul Beesley- ``WORKAROUND_CVE_2017_5715``: Enables the security workaround for 1540d553cfSPaul Beesley `CVE-2017-5715`_. This flag can be set to 0 by the platform if none 1640d553cfSPaul Beesley of the PEs in the system need the workaround. Setting this flag to 0 provides 1740d553cfSPaul Beesley no performance benefit for non-affected platforms, it just helps to comply 1840d553cfSPaul Beesley with the recommendation in the spec regarding workaround discovery. 1940d553cfSPaul Beesley Defaults to 1. 2040d553cfSPaul Beesley 2140d553cfSPaul Beesley- ``WORKAROUND_CVE_2018_3639``: Enables the security workaround for 2240d553cfSPaul Beesley `CVE-2018-3639`_. Defaults to 1. The TF-A project recommends to keep 2340d553cfSPaul Beesley the default value of 1 even on platforms that are unaffected by 2440d553cfSPaul Beesley CVE-2018-3639, in order to comply with the recommendation in the spec 2540d553cfSPaul Beesley regarding workaround discovery. 2640d553cfSPaul Beesley 2740d553cfSPaul Beesley- ``DYNAMIC_WORKAROUND_CVE_2018_3639``: Enables dynamic mitigation for 2840d553cfSPaul Beesley `CVE-2018-3639`_. This build option should be set to 1 if the target 2940d553cfSPaul Beesley platform contains at least 1 CPU that requires dynamic mitigation. 3040d553cfSPaul Beesley Defaults to 0. 3140d553cfSPaul Beesley 321fe4a9d1SBipin Ravi- ``WORKAROUND_CVE_2022_23960``: Enables mitigation for `CVE-2022-23960`_. 331fe4a9d1SBipin Ravi This build option should be set to 1 if the target platform contains at 341fe4a9d1SBipin Ravi least 1 CPU that requires this mitigation. Defaults to 1. 351fe4a9d1SBipin Ravi 36*af65cbb9SSona Mathew- ``WORKAROUND_CVE_2024_5660``: Enables mitigation for `CVE-2024-5660`. 37*af65cbb9SSona Mathew The fix is to disable hardware page aggregation by setting CPUECTLR_EL1[46] 38*af65cbb9SSona Mathew in EL3 FW. This build option should be set to 1 if the target platform contains 39*af65cbb9SSona Mathew at least 1 CPU that requires this mitigation. Defaults to 1. 40*af65cbb9SSona Mathew 4134760951SPaul Beesley.. _arm_cpu_macros_errata_workarounds: 4234760951SPaul Beesley 4340d553cfSPaul BeesleyCPU Errata Workarounds 4440d553cfSPaul Beesley---------------------- 4540d553cfSPaul Beesley 4640d553cfSPaul BeesleyTF-A exports a series of build flags which control the errata workarounds that 4740d553cfSPaul Beesleyare applied to each CPU by the reset handler. The errata details can be found 4840d553cfSPaul Beesleyin the CPU specific errata documents published by Arm: 4940d553cfSPaul Beesley 5040d553cfSPaul Beesley- `Cortex-A53 MPCore Software Developers Errata Notice`_ 5140d553cfSPaul Beesley- `Cortex-A57 MPCore Software Developers Errata Notice`_ 5240d553cfSPaul Beesley- `Cortex-A72 MPCore Software Developers Errata Notice`_ 5340d553cfSPaul Beesley 5440d553cfSPaul BeesleyThe errata workarounds are implemented for a particular revision or a set of 5540d553cfSPaul Beesleyprocessor revisions. This is checked by the reset handler at runtime. Each 5640d553cfSPaul Beesleyerrata workaround is identified by its ``ID`` as specified in the processor's 5740d553cfSPaul Beesleyerrata notice document. The format of the define used to enable/disable the 5840d553cfSPaul Beesleyerrata workaround is ``ERRATA_<Processor name>_<ID>``, where the ``Processor name`` 5940d553cfSPaul Beesleyis for example ``A57`` for the ``Cortex_A57`` CPU. 6040d553cfSPaul Beesley 616a0e8e80SBoyan KaratotevRefer to :ref:`firmware_design_cpu_errata_implementation` for information on how to 6234760951SPaul Beesleywrite errata workaround functions. 6340d553cfSPaul Beesley 6440d553cfSPaul BeesleyAll workarounds are disabled by default. The platform is responsible for 6540d553cfSPaul Beesleyenabling these workarounds according to its requirement by defining the 6640d553cfSPaul Beesleyerrata workaround build flags in the platform specific makefile. In case 6740d553cfSPaul Beesleythese workarounds are enabled for the wrong CPU revision then the errata 6840d553cfSPaul Beesleyworkaround is not applied. In the DEBUG build, this is indicated by 6940d553cfSPaul Beesleyprinting a warning to the crash console. 7040d553cfSPaul Beesley 7140d553cfSPaul BeesleyIn the current implementation, a platform which has more than 1 variant 7240d553cfSPaul Beesleywith different revisions of a processor has no runtime mechanism available 7340d553cfSPaul Beesleyfor it to specify which errata workarounds should be enabled or not. 7440d553cfSPaul Beesley 7540d553cfSPaul BeesleyThe value of the build flags is 0 by default, that is, disabled. A value of 1 7640d553cfSPaul Beesleywill enable it. 7740d553cfSPaul Beesley 7840d553cfSPaul BeesleyFor Cortex-A9, the following errata build flags are defined : 7940d553cfSPaul Beesley 8040d553cfSPaul Beesley- ``ERRATA_A9_794073``: This applies errata 794073 workaround to Cortex-A9 8140d553cfSPaul Beesley CPU. This needs to be enabled for all revisions of the CPU. 8240d553cfSPaul Beesley 8340d553cfSPaul BeesleyFor Cortex-A15, the following errata build flags are defined : 8440d553cfSPaul Beesley 8540d553cfSPaul Beesley- ``ERRATA_A15_816470``: This applies errata 816470 workaround to Cortex-A15 8640d553cfSPaul Beesley CPU. This needs to be enabled only for revision >= r3p0 of the CPU. 8740d553cfSPaul Beesley 8840d553cfSPaul Beesley- ``ERRATA_A15_827671``: This applies errata 827671 workaround to Cortex-A15 8940d553cfSPaul Beesley CPU. This needs to be enabled only for revision >= r3p0 of the CPU. 9040d553cfSPaul Beesley 9140d553cfSPaul BeesleyFor Cortex-A17, the following errata build flags are defined : 9240d553cfSPaul Beesley 9340d553cfSPaul Beesley- ``ERRATA_A17_852421``: This applies errata 852421 workaround to Cortex-A17 9440d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r1p2 of the CPU. 9540d553cfSPaul Beesley 9640d553cfSPaul Beesley- ``ERRATA_A17_852423``: This applies errata 852423 workaround to Cortex-A17 9740d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r1p2 of the CPU. 9840d553cfSPaul Beesley 9940d553cfSPaul BeesleyFor Cortex-A35, the following errata build flags are defined : 10040d553cfSPaul Beesley 10140d553cfSPaul Beesley- ``ERRATA_A35_855472``: This applies errata 855472 workaround to Cortex-A35 10240d553cfSPaul Beesley CPUs. This needs to be enabled only for revision r0p0 of Cortex-A35. 10340d553cfSPaul Beesley 10440d553cfSPaul BeesleyFor Cortex-A53, the following errata build flags are defined : 10540d553cfSPaul Beesley 10640d553cfSPaul Beesley- ``ERRATA_A53_819472``: This applies errata 819472 workaround to all 10740d553cfSPaul Beesley CPUs. This needs to be enabled only for revision <= r0p1 of Cortex-A53. 10840d553cfSPaul Beesley 10940d553cfSPaul Beesley- ``ERRATA_A53_824069``: This applies errata 824069 workaround to all 11040d553cfSPaul Beesley CPUs. This needs to be enabled only for revision <= r0p2 of Cortex-A53. 11140d553cfSPaul Beesley 11240d553cfSPaul Beesley- ``ERRATA_A53_826319``: This applies errata 826319 workaround to Cortex-A53 11340d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r0p2 of the CPU. 11440d553cfSPaul Beesley 11540d553cfSPaul Beesley- ``ERRATA_A53_827319``: This applies errata 827319 workaround to all 11640d553cfSPaul Beesley CPUs. This needs to be enabled only for revision <= r0p2 of Cortex-A53. 11740d553cfSPaul Beesley 11840d553cfSPaul Beesley- ``ERRATA_A53_835769``: This applies erratum 835769 workaround at compile and 11940d553cfSPaul Beesley link time to Cortex-A53 CPU. This needs to be enabled for some variants of 12040d553cfSPaul Beesley revision <= r0p4. This workaround can lead the linker to create ``*.stub`` 12140d553cfSPaul Beesley sections. 12240d553cfSPaul Beesley 12340d553cfSPaul Beesley- ``ERRATA_A53_836870``: This applies errata 836870 workaround to Cortex-A53 12440d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r0p3 of the CPU. From 125e37dfd3cSBoyan Karatotev r0p4 and onwards, this errata is enabled by default in hardware. Identical to 126e37dfd3cSBoyan Karatotev ``A53_DISABLE_NON_TEMPORAL_HINT``. 12740d553cfSPaul Beesley 12840d553cfSPaul Beesley- ``ERRATA_A53_843419``: This applies erratum 843419 workaround at link time 12940d553cfSPaul Beesley to Cortex-A53 CPU. This needs to be enabled for some variants of revision 13040d553cfSPaul Beesley <= r0p4. This workaround can lead the linker to emit ``*.stub`` sections 13140d553cfSPaul Beesley which are 4kB aligned. 13240d553cfSPaul Beesley 13340d553cfSPaul Beesley- ``ERRATA_A53_855873``: This applies errata 855873 workaround to Cortex-A53 13440d553cfSPaul Beesley CPUs. Though the erratum is present in every revision of the CPU, 13540d553cfSPaul Beesley this workaround is only applied to CPUs from r0p3 onwards, which feature 13640d553cfSPaul Beesley a chicken bit in CPUACTLR_EL1 to enable a hardware workaround. 13740d553cfSPaul Beesley Earlier revisions of the CPU have other errata which require the same 13840d553cfSPaul Beesley workaround in software, so they should be covered anyway. 13940d553cfSPaul Beesley 140e008a29aSManish V Badarkhe- ``ERRATA_A53_1530924``: This applies errata 1530924 workaround to all 141e008a29aSManish V Badarkhe revisions of Cortex-A53 CPU. 142e008a29aSManish V Badarkhe 14340d553cfSPaul BeesleyFor Cortex-A55, the following errata build flags are defined : 14440d553cfSPaul Beesley 14540d553cfSPaul Beesley- ``ERRATA_A55_768277``: This applies errata 768277 workaround to Cortex-A55 14640d553cfSPaul Beesley CPU. This needs to be enabled only for revision r0p0 of the CPU. 14740d553cfSPaul Beesley 14840d553cfSPaul Beesley- ``ERRATA_A55_778703``: This applies errata 778703 workaround to Cortex-A55 14940d553cfSPaul Beesley CPU. This needs to be enabled only for revision r0p0 of the CPU. 15040d553cfSPaul Beesley 15140d553cfSPaul Beesley- ``ERRATA_A55_798797``: This applies errata 798797 workaround to Cortex-A55 15240d553cfSPaul Beesley CPU. This needs to be enabled only for revision r0p0 of the CPU. 15340d553cfSPaul Beesley 15440d553cfSPaul Beesley- ``ERRATA_A55_846532``: This applies errata 846532 workaround to Cortex-A55 15540d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r0p1 of the CPU. 15640d553cfSPaul Beesley 15740d553cfSPaul Beesley- ``ERRATA_A55_903758``: This applies errata 903758 workaround to Cortex-A55 15840d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r0p1 of the CPU. 15940d553cfSPaul Beesley 1609af07df0SAmbroise Vincent- ``ERRATA_A55_1221012``: This applies errata 1221012 workaround to Cortex-A55 1619af07df0SAmbroise Vincent CPU. This needs to be enabled only for revision <= r1p0 of the CPU. 1629af07df0SAmbroise Vincent 163e008a29aSManish V Badarkhe- ``ERRATA_A55_1530923``: This applies errata 1530923 workaround to all 164e008a29aSManish V Badarkhe revisions of Cortex-A55 CPU. 165e008a29aSManish V Badarkhe 16640d553cfSPaul BeesleyFor Cortex-A57, the following errata build flags are defined : 16740d553cfSPaul Beesley 16840d553cfSPaul Beesley- ``ERRATA_A57_806969``: This applies errata 806969 workaround to Cortex-A57 16940d553cfSPaul Beesley CPU. This needs to be enabled only for revision r0p0 of the CPU. 17040d553cfSPaul Beesley 17140d553cfSPaul Beesley- ``ERRATA_A57_813419``: This applies errata 813419 workaround to Cortex-A57 17240d553cfSPaul Beesley CPU. This needs to be enabled only for revision r0p0 of the CPU. 17340d553cfSPaul Beesley 17440d553cfSPaul Beesley- ``ERRATA_A57_813420``: This applies errata 813420 workaround to Cortex-A57 17540d553cfSPaul Beesley CPU. This needs to be enabled only for revision r0p0 of the CPU. 17640d553cfSPaul Beesley 17740d553cfSPaul Beesley- ``ERRATA_A57_814670``: This applies errata 814670 workaround to Cortex-A57 17840d553cfSPaul Beesley CPU. This needs to be enabled only for revision r0p0 of the CPU. 17940d553cfSPaul Beesley 18040d553cfSPaul Beesley- ``ERRATA_A57_817169``: This applies errata 817169 workaround to Cortex-A57 18140d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r0p1 of the CPU. 18240d553cfSPaul Beesley 18340d553cfSPaul Beesley- ``ERRATA_A57_826974``: This applies errata 826974 workaround to Cortex-A57 18440d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r1p1 of the CPU. 18540d553cfSPaul Beesley 18640d553cfSPaul Beesley- ``ERRATA_A57_826977``: This applies errata 826977 workaround to Cortex-A57 18740d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r1p1 of the CPU. 18840d553cfSPaul Beesley 18940d553cfSPaul Beesley- ``ERRATA_A57_828024``: This applies errata 828024 workaround to Cortex-A57 19040d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r1p1 of the CPU. 19140d553cfSPaul Beesley 19240d553cfSPaul Beesley- ``ERRATA_A57_829520``: This applies errata 829520 workaround to Cortex-A57 19340d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r1p2 of the CPU. 19440d553cfSPaul Beesley 19540d553cfSPaul Beesley- ``ERRATA_A57_833471``: This applies errata 833471 workaround to Cortex-A57 19640d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r1p2 of the CPU. 19740d553cfSPaul Beesley 19840d553cfSPaul Beesley- ``ERRATA_A57_859972``: This applies errata 859972 workaround to Cortex-A57 19940d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r1p3 of the CPU. 20040d553cfSPaul Beesley 201e008a29aSManish V Badarkhe- ``ERRATA_A57_1319537``: This applies errata 1319537 workaround to all 202e008a29aSManish V Badarkhe revisions of Cortex-A57 CPU. 20340d553cfSPaul Beesley 20440d553cfSPaul BeesleyFor Cortex-A72, the following errata build flags are defined : 20540d553cfSPaul Beesley 20640d553cfSPaul Beesley- ``ERRATA_A72_859971``: This applies errata 859971 workaround to Cortex-A72 20740d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r0p3 of the CPU. 20840d553cfSPaul Beesley 209e008a29aSManish V Badarkhe- ``ERRATA_A72_1319367``: This applies errata 1319367 workaround to all 210e008a29aSManish V Badarkhe revisions of Cortex-A72 CPU. 211e008a29aSManish V Badarkhe 21240d553cfSPaul BeesleyFor Cortex-A73, the following errata build flags are defined : 21340d553cfSPaul Beesley 21440d553cfSPaul Beesley- ``ERRATA_A73_852427``: This applies errata 852427 workaround to Cortex-A73 21540d553cfSPaul Beesley CPU. This needs to be enabled only for revision r0p0 of the CPU. 21640d553cfSPaul Beesley 21740d553cfSPaul Beesley- ``ERRATA_A73_855423``: This applies errata 855423 workaround to Cortex-A73 21840d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r0p1 of the CPU. 21940d553cfSPaul Beesley 22040d553cfSPaul BeesleyFor Cortex-A75, the following errata build flags are defined : 22140d553cfSPaul Beesley 22240d553cfSPaul Beesley- ``ERRATA_A75_764081``: This applies errata 764081 workaround to Cortex-A75 22340d553cfSPaul Beesley CPU. This needs to be enabled only for revision r0p0 of the CPU. 22440d553cfSPaul Beesley 22540d553cfSPaul Beesley- ``ERRATA_A75_790748``: This applies errata 790748 workaround to Cortex-A75 22640d553cfSPaul Beesley CPU. This needs to be enabled only for revision r0p0 of the CPU. 22740d553cfSPaul Beesley 22840d553cfSPaul BeesleyFor Cortex-A76, the following errata build flags are defined : 22940d553cfSPaul Beesley 23040d553cfSPaul Beesley- ``ERRATA_A76_1073348``: This applies errata 1073348 workaround to Cortex-A76 23140d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r1p0 of the CPU. 23240d553cfSPaul Beesley 23340d553cfSPaul Beesley- ``ERRATA_A76_1130799``: This applies errata 1130799 workaround to Cortex-A76 23440d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r2p0 of the CPU. 23540d553cfSPaul Beesley 23640d553cfSPaul Beesley- ``ERRATA_A76_1220197``: This applies errata 1220197 workaround to Cortex-A76 23740d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r2p0 of the CPU. 23840d553cfSPaul Beesley 23940d553cfSPaul Beesley- ``ERRATA_A76_1257314``: This applies errata 1257314 workaround to Cortex-A76 24040d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r3p0 of the CPU. 24140d553cfSPaul Beesley 24240d553cfSPaul Beesley- ``ERRATA_A76_1262606``: This applies errata 1262606 workaround to Cortex-A76 24340d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r3p0 of the CPU. 24440d553cfSPaul Beesley 24540d553cfSPaul Beesley- ``ERRATA_A76_1262888``: This applies errata 1262888 workaround to Cortex-A76 24640d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r3p0 of the CPU. 24740d553cfSPaul Beesley 24840d553cfSPaul Beesley- ``ERRATA_A76_1275112``: This applies errata 1275112 workaround to Cortex-A76 24940d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r3p0 of the CPU. 25040d553cfSPaul Beesley 251d7b08e69Sjohpow01- ``ERRATA_A76_1791580``: This applies errata 1791580 workaround to Cortex-A76 252d7b08e69Sjohpow01 CPU. This needs to be enabled only for revision <= r4p0 of the CPU. 253d7b08e69Sjohpow01 254e008a29aSManish V Badarkhe- ``ERRATA_A76_1165522``: This applies errata 1165522 workaround to all 255e008a29aSManish V Badarkhe revisions of Cortex-A76 CPU. This errata is fixed in r3p0 but due to 256e008a29aSManish V Badarkhe limitation of errata framework this errata is applied to all revisions 257e008a29aSManish V Badarkhe of Cortex-A76 CPU. 258e008a29aSManish V Badarkhe 25955ff05f3Sjohpow01- ``ERRATA_A76_1868343``: This applies errata 1868343 workaround to Cortex-A76 26055ff05f3Sjohpow01 CPU. This needs to be enabled only for revision <= r4p0 of the CPU. 26155ff05f3Sjohpow01 2623f0d8369Sjohpow01- ``ERRATA_A76_1946160``: This applies errata 1946160 workaround to Cortex-A76 2633f0d8369Sjohpow01 CPU. This needs to be enabled only for revisions r3p0 - r4p1 of the CPU. 2643f0d8369Sjohpow01 26549273098SBipin Ravi- ``ERRATA_A76_2743102``: This applies errata 2743102 workaround to Cortex-A76 26649273098SBipin Ravi CPU. This needs to be enabled for all revisions <= r4p1 of the CPU and is 26749273098SBipin Ravi still open. 26849273098SBipin Ravi 26962bbfe82Sjohpow01For Cortex-A77, the following errata build flags are defined : 27062bbfe82Sjohpow01 271aa3efe3dSlaurenw-arm- ``ERRATA_A77_1508412``: This applies errata 1508412 workaround to Cortex-A77 272aa3efe3dSlaurenw-arm CPU. This needs to be enabled only for revision <= r1p0 of the CPU. 273aa3efe3dSlaurenw-arm 27435c75377Sjohpow01- ``ERRATA_A77_1925769``: This applies errata 1925769 workaround to Cortex-A77 27535c75377Sjohpow01 CPU. This needs to be enabled only for revision <= r1p1 of the CPU. 27635c75377Sjohpow01 277a492edc4Slaurenw-arm- ``ERRATA_A77_1946167``: This applies errata 1946167 workaround to Cortex-A77 278a492edc4Slaurenw-arm CPU. This needs to be enabled only for revision <= r1p1 of the CPU. 279a492edc4Slaurenw-arm 2803f0bec7cSjohpow01- ``ERRATA_A77_1791578``: This applies errata 1791578 workaround to Cortex-A77 2813f0bec7cSjohpow01 CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open. 2823f0bec7cSjohpow01 2837bf1a7aaSBipin Ravi- ``ERRATA_A77_2356587``: This applies errata 2356587 workaround to Cortex-A77 2847bf1a7aaSBipin Ravi CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open. 2857bf1a7aaSBipin Ravi 28608e2fdbdSBoyan Karatotev - ``ERRATA_A77_1800714``: This applies errata 1800714 workaround to Cortex-A77 28708e2fdbdSBoyan Karatotev CPU. This needs to be enabled for revisions <= r1p1 of the CPU. 28808e2fdbdSBoyan Karatotev 2894fdeaffeSBoyan Karatotev - ``ERRATA_A77_2743100``: This applies errata 2743100 workaround to Cortex-A77 2904fdeaffeSBoyan Karatotev CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open. 2914fdeaffeSBoyan Karatotev 2923f35709cSJimmy BrissonFor Cortex-A78, the following errata build flags are defined : 29383e95524SMadhukar Pappireddy 2943f35709cSJimmy Brisson- ``ERRATA_A78_1688305``: This applies errata 1688305 workaround to Cortex-A78 2953f35709cSJimmy Brisson CPU. This needs to be enabled only for revision r0p0 - r1p0 of the CPU. 29683e95524SMadhukar Pappireddy 297e26c59d2Sjohpow01- ``ERRATA_A78_1941498``: This applies errata 1941498 workaround to Cortex-A78 298e26c59d2Sjohpow01 CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 of the CPU. 299e26c59d2Sjohpow01 3003a2710dcSjohpow01- ``ERRATA_A78_1951500``: This applies errata 1951500 workaround to Cortex-A78 3013a2710dcSjohpow01 CPU. This needs to be enabled for revisions r1p0 and r1p1, r0p0 has the same 3023a2710dcSjohpow01 issue but there is no workaround for that revision. 3033a2710dcSjohpow01 3041a691455Sjohpow01- ``ERRATA_A78_1821534``: This applies errata 1821534 workaround to Cortex-A78 3051a691455Sjohpow01 CPU. This needs to be enabled for revisions r0p0 and r1p0. 3061a691455Sjohpow01 30700bee997Snayanpatel-arm- ``ERRATA_A78_1952683``: This applies errata 1952683 workaround to Cortex-A78 30800bee997Snayanpatel-arm CPU. This needs to be enabled for revision r0p0, it is fixed in r1p0. 30900bee997Snayanpatel-arm 310b36fe212Snayanpatel-arm- ``ERRATA_A78_2132060``: This applies errata 2132060 workaround to Cortex-A78 311b36fe212Snayanpatel-arm CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2. It 312b36fe212Snayanpatel-arm is still open. 313b36fe212Snayanpatel-arm 3141ea9190cSjohpow01- ``ERRATA_A78_2242635``: This applies errata 2242635 workaround to Cortex-A78 3151ea9190cSjohpow01 CPU. This needs to be enabled for revisions r1p0, r1p1, and r1p2. The issue 3161ea9190cSjohpow01 is present in r0p0 but there is no workaround. It is still open. 3171ea9190cSjohpow01 3185d796b3aSJohn Powell- ``ERRATA_A78_2376745``: This applies errata 2376745 workaround to Cortex-A78 3195d796b3aSJohn Powell CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2, and 3205d796b3aSJohn Powell it is still open. 3215d796b3aSJohn Powell 3223b577ed5SJohn Powell- ``ERRATA_A78_2395406``: This applies errata 2395406 workaround to Cortex-A78 3233b577ed5SJohn Powell CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2, and 3243b577ed5SJohn Powell it is still open. 3253b577ed5SJohn Powell 326ab062f05SSona Mathew- ``ERRATA_A78_2712571``: This applies erratum 2712571 workaround to Cortex-A78 327ab062f05SSona Mathew CPU, this erratum affects system configurations that do not use an ARM 328ab062f05SSona Mathew interconnect IP. This needs to be enabled for revisions r0p0, r1p0, r1p1 329ab062f05SSona Mathew and r1p2 and it is still open. 330ab062f05SSona Mathew 331a63332c5SBipin Ravi- ``ERRATA_A78_2742426``: This applies erratum 2742426 workaround to Cortex-A78 332a63332c5SBipin Ravi CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1 and r1p2 and 333a63332c5SBipin Ravi it is still open. 334a63332c5SBipin Ravi 335b10afcceSBipin Ravi- ``ERRATA_A78_2772019``: This applies errata 2772019 workaround to Cortex-A78 336b10afcceSBipin Ravi CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2, and 337b10afcceSBipin Ravi it is still open. 338b10afcceSBipin Ravi 3397d1700c4SSona Mathew- ``ERRATA_A78_2779479``: This applies erratum 2779479 workaround to Cortex-A78 3407d1700c4SSona Mathew CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1 and r1p2 and 3417d1700c4SSona Mathew it is still open. 3427d1700c4SSona Mathew 3438913047aSVarun WadekarFor Cortex-A78AE, the following errata build flags are defined : 3448913047aSVarun Wadekar 34592e87084SVarun Wadekar- ``ERRATA_A78_AE_1941500`` : This applies errata 1941500 workaround to 34692e87084SVarun Wadekar Cortex-A78AE CPU. This needs to be enabled for revisions r0p0 and r0p1. 34792e87084SVarun Wadekar This erratum is still open. 34847d6f5ffSVarun Wadekar 34992e87084SVarun Wadekar- ``ERRATA_A78_AE_1951502`` : This applies errata 1951502 workaround to 35092e87084SVarun Wadekar Cortex-A78AE CPU. This needs to be enabled for revisions r0p0 and r0p1. This 35192e87084SVarun Wadekar erratum is still open. 35292e87084SVarun Wadekar 35392e87084SVarun Wadekar- ``ERRATA_A78_AE_2376748`` : This applies errata 2376748 workaround to 354c814619aSSona Mathew Cortex-A78AE CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2. 355c814619aSSona Mathew This erratum is still open. 3568913047aSVarun Wadekar 3573f4d81dfSVarun Wadekar- ``ERRATA_A78_AE_2395408`` : This applies errata 2395408 workaround to 3583f4d81dfSVarun Wadekar Cortex-A78AE CPU. This needs to be enabled for revisions r0p0 and r0p1. This 3593f4d81dfSVarun Wadekar erratum is still open. 3603f4d81dfSVarun Wadekar 361ab062f05SSona Mathew- ``ERRATA_A78_AE_2712574`` : This applies erratum 2712574 workaround to 362ab062f05SSona Mathew Cortex-A78AE CPU. This erratum affects system configurations that do not use 363ab062f05SSona Mathew an ARM interconnect IP. This needs to be enabled for revisions r0p0, r0p1 and 364ab062f05SSona Mathew r0p2. This erratum is still open. 365ab062f05SSona Mathew 3668008babdSlaurenw-armFor Cortex-A78C, the following errata build flags are defined : 3678008babdSlaurenw-arm 368672eb21eSBipin Ravi- ``ERRATA_A78C_1827430`` : This applies errata 1827430 workaround to 369672eb21eSBipin Ravi Cortex-A78C CPU. This needs to be enabled for revision r0p0. The erratum is 370672eb21eSBipin Ravi fixed in r0p1. 371672eb21eSBipin Ravi 372b01a59ebSBipin Ravi- ``ERRATA_A78C_1827440`` : This applies errata 1827440 workaround to 373b01a59ebSBipin Ravi Cortex-A78C CPU. This needs to be enabled for revision r0p0. The erratum is 374b01a59ebSBipin Ravi fixed in r0p1. 375b01a59ebSBipin Ravi 3768008babdSlaurenw-arm- ``ERRATA_A78C_2132064`` : This applies errata 2132064 workaround to 3778008babdSlaurenw-arm Cortex-A78C CPU. This needs to be enabled for revisions r0p1, r0p2 and 3788008babdSlaurenw-arm it is still open. 3798008babdSlaurenw-arm 3806979f47fSBipin Ravi- ``ERRATA_A78C_2242638`` : This applies errata 2242638 workaround to 3816979f47fSBipin Ravi Cortex-A78C CPU. This needs to be enabled for revisions r0p1, r0p2 and 3826979f47fSBipin Ravi it is still open. 3836979f47fSBipin Ravi 3845d3c1f58SAkram Ahmad- ``ERRATA_A78C_2376749`` : This applies errata 2376749 workaround to 3855d3c1f58SAkram Ahmad Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2. This 3865d3c1f58SAkram Ahmad erratum is still open. 3875d3c1f58SAkram Ahmad 3884b6f0026SAkram Ahmad- ``ERRATA_A78C_2395411`` : This applies errata 2395411 workaround to 3894b6f0026SAkram Ahmad Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2. This 3904b6f0026SAkram Ahmad erratum is still open. 3914b6f0026SAkram Ahmad 39268cac6a0SBipin Ravi- ``ERRATA_A78C_2683027`` : This applies errata 2683027 workaround to 39368cac6a0SBipin Ravi Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2. This 39468cac6a0SBipin Ravi erratum is still open. 39568cac6a0SBipin Ravi 396ab062f05SSona Mathew- ``ERRATA_A78C_2712575`` : This applies erratum 2712575 workaround to 397ab062f05SSona Mathew Cortex-A78C CPU, this erratum affects system configurations that do not use 398ab062f05SSona Mathew an ARM interconnect IP. This needs to be enabled for revisions r0p1 and r0p2 399ab062f05SSona Mathew and is still open. 400ab062f05SSona Mathew 40181d4094dSSona Mathew- ``ERRATA_A78C_2743232`` : This applies erratum 2743232 workaround to 40281d4094dSSona Mathew Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2. 40381d4094dSSona Mathew This erratum is still open. 40481d4094dSSona Mathew 40500230e37SBipin Ravi- ``ERRATA_A78C_2772121`` : This applies errata 2772121 workaround to 40600230e37SBipin Ravi Cortex-A78C CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2. 40700230e37SBipin Ravi This erratum is still open. 40800230e37SBipin Ravi 40966bf3ba4SBipin Ravi- ``ERRATA_A78C_2779484`` : This applies errata 2779484 workaround to 41066bf3ba4SBipin Ravi Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2. 41166bf3ba4SBipin Ravi This erratum is still open. 41266bf3ba4SBipin Ravi 4137b76c20dSOkash KhawajaFor Cortex-X1 CPU, the following errata build flags are defined: 4147b76c20dSOkash Khawaja 4157b76c20dSOkash Khawaja- ``ERRATA_X1_1821534`` : This applies errata 1821534 workaround to Cortex-X1 4167b76c20dSOkash Khawaja CPU. This needs to be enabled only for revision <= r1p0 of the CPU. 4177b76c20dSOkash Khawaja 4187b76c20dSOkash Khawaja- ``ERRATA_X1_1688305`` : This applies errata 1688305 workaround to Cortex-X1 4197b76c20dSOkash Khawaja CPU. This needs to be enabled only for revision <= r1p0 of the CPU. 4207b76c20dSOkash Khawaja 4217b76c20dSOkash Khawaja- ``ERRATA_X1_1827429`` : This applies errata 1827429 workaround to Cortex-X1 4227b76c20dSOkash Khawaja CPU. This needs to be enabled only for revision <= r1p0 of the CPU. 4237b76c20dSOkash Khawaja 424a601afe1Slauwal01For Neoverse N1, the following errata build flags are defined : 425a601afe1Slauwal01 426a601afe1Slauwal01- ``ERRATA_N1_1073348``: This applies errata 1073348 workaround to Neoverse-N1 427a601afe1Slauwal01 CPU. This needs to be enabled only for revision r0p0 and r1p0 of the CPU. 428a601afe1Slauwal01 429e34606f2Slauwal01- ``ERRATA_N1_1130799``: This applies errata 1130799 workaround to Neoverse-N1 430e34606f2Slauwal01 CPU. This needs to be enabled only for revision <= r2p0 of the CPU. 431e34606f2Slauwal01 4322017ab24Slauwal01- ``ERRATA_N1_1165347``: This applies errata 1165347 workaround to Neoverse-N1 4332017ab24Slauwal01 CPU. This needs to be enabled only for revision <= r2p0 of the CPU. 4342017ab24Slauwal01 435ef5fa7d4Slauwal01- ``ERRATA_N1_1207823``: This applies errata 1207823 workaround to Neoverse-N1 436ef5fa7d4Slauwal01 CPU. This needs to be enabled only for revision <= r2p0 of the CPU. 437ef5fa7d4Slauwal01 4389eceb020Slauwal01- ``ERRATA_N1_1220197``: This applies errata 1220197 workaround to Neoverse-N1 4399eceb020Slauwal01 CPU. This needs to be enabled only for revision <= r2p0 of the CPU. 4409eceb020Slauwal01 441335b3c79Slauwal01- ``ERRATA_N1_1257314``: This applies errata 1257314 workaround to Neoverse-N1 442335b3c79Slauwal01 CPU. This needs to be enabled only for revision <= r3p0 of the CPU. 443335b3c79Slauwal01 444411f4959Slauwal01- ``ERRATA_N1_1262606``: This applies errata 1262606 workaround to Neoverse-N1 445411f4959Slauwal01 CPU. This needs to be enabled only for revision <= r3p0 of the CPU. 446411f4959Slauwal01 44711c48370Slauwal01- ``ERRATA_N1_1262888``: This applies errata 1262888 workaround to Neoverse-N1 44811c48370Slauwal01 CPU. This needs to be enabled only for revision <= r3p0 of the CPU. 44911c48370Slauwal01 4504d8801feSlauwal01- ``ERRATA_N1_1275112``: This applies errata 1275112 workaround to Neoverse-N1 4514d8801feSlauwal01 CPU. This needs to be enabled only for revision <= r3p0 of the CPU. 4524d8801feSlauwal01 4535f5d0763SAndre Przywara- ``ERRATA_N1_1315703``: This applies errata 1315703 workaround to Neoverse-N1 4545f5d0763SAndre Przywara CPU. This needs to be enabled only for revision <= r3p0 of the CPU. 4555f5d0763SAndre Przywara 45680942622Slaurenw-arm- ``ERRATA_N1_1542419``: This applies errata 1542419 workaround to Neoverse-N1 45780942622Slaurenw-arm CPU. This needs to be enabled only for revisions r3p0 - r4p0 of the CPU. 45880942622Slaurenw-arm 45961f0ffc4Sjohpow01- ``ERRATA_N1_1868343``: This applies errata 1868343 workaround to Neoverse-N1 46061f0ffc4Sjohpow01 CPU. This needs to be enabled only for revision <= r4p0 of the CPU. 46161f0ffc4Sjohpow01 462263ee781Sjohpow01- ``ERRATA_N1_1946160``: This applies errata 1946160 workaround to Neoverse-N1 463263ee781Sjohpow01 CPU. This needs to be enabled for revisions r3p0, r3p1, r4p0, and r4p1, for 464263ee781Sjohpow01 revisions r0p0, r1p0, and r2p0 there is no workaround. 465263ee781Sjohpow01 4668ce40503SBipin Ravi- ``ERRATA_N1_2743102``: This applies errata 2743102 workaround to Neoverse-N1 4678ce40503SBipin Ravi CPU. This needs to be enabled for all revisions <= r4p1 of the CPU and is 4688ce40503SBipin Ravi still open. 4698ce40503SBipin Ravi 47033e3e925Sjohpow01For Neoverse V1, the following errata build flags are defined : 47133e3e925Sjohpow01 47214a6fed5SJuan Pablo Conde- ``ERRATA_V1_1618635``: This applies errata 1618635 workaround to Neoverse-V1 47314a6fed5SJuan Pablo Conde CPU. This needs to be enabled for revision r0p0 of the CPU, it is fixed in 47414a6fed5SJuan Pablo Conde r1p0. 47514a6fed5SJuan Pablo Conde 4764789cf66Slaurenw-arm- ``ERRATA_V1_1774420``: This applies errata 1774420 workaround to Neoverse-V1 4774789cf66Slaurenw-arm CPU. This needs to be enabled only for revisions r0p0 and r1p0, it is fixed 4784789cf66Slaurenw-arm in r1p1. 4794789cf66Slaurenw-arm 48033e3e925Sjohpow01- ``ERRATA_V1_1791573``: This applies errata 1791573 workaround to Neoverse-V1 48133e3e925Sjohpow01 CPU. This needs to be enabled only for revisions r0p0 and r1p0, it is fixed 48233e3e925Sjohpow01 in r1p1. 48333e3e925Sjohpow01 484143b1965Slaurenw-arm- ``ERRATA_V1_1852267``: This applies errata 1852267 workaround to Neoverse-V1 485143b1965Slaurenw-arm CPU. This needs to be enabled only for revisions r0p0 and r1p0, it is fixed 486143b1965Slaurenw-arm in r1p1. 487143b1965Slaurenw-arm 488741dd04cSlaurenw-arm- ``ERRATA_V1_1925756``: This applies errata 1925756 workaround to Neoverse-V1 489741dd04cSlaurenw-arm CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open. 490741dd04cSlaurenw-arm 491182ce101Sjohpow01- ``ERRATA_V1_1940577``: This applies errata 1940577 workaround to Neoverse-V1 492182ce101Sjohpow01 CPU. This needs to be enabled only for revision r1p0 and r1p1 of the 493182ce101Sjohpow01 CPU. 494182ce101Sjohpow01 4951a8804c3Sjohpow01- ``ERRATA_V1_1966096``: This applies errata 1966096 workaround to Neoverse-V1 4961a8804c3Sjohpow01 CPU. This needs to be enabled for revisions r1p0 and r1p1 of the CPU, the 4971a8804c3Sjohpow01 issue is present in r0p0 as well but there is no workaround for that 4981a8804c3Sjohpow01 revision. It is still open. 4991a8804c3Sjohpow01 500100d4029Sjohpow01- ``ERRATA_V1_2139242``: This applies errata 2139242 workaround to Neoverse-V1 501100d4029Sjohpow01 CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 of the 502100d4029Sjohpow01 CPU. It is still open. 503100d4029Sjohpow01 5048e140272Snayanpatel-arm- ``ERRATA_V1_2108267``: This applies errata 2108267 workaround to Neoverse-V1 5058e140272Snayanpatel-arm CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 of the CPU. 5068e140272Snayanpatel-arm It is still open. 5078e140272Snayanpatel-arm 5084c8fe6b1Sjohpow01- ``ERRATA_V1_2216392``: This applies errata 2216392 workaround to Neoverse-V1 5094c8fe6b1Sjohpow01 CPU. This needs to be enabled for revisions r1p0 and r1p1 of the CPU, the 5104c8fe6b1Sjohpow01 issue is present in r0p0 as well but there is no workaround for that 5114c8fe6b1Sjohpow01 revision. It is still open. 5124c8fe6b1Sjohpow01 51339eb5ddbSBipin Ravi- ``ERRATA_V1_2294912``: This applies errata 2294912 workaround to Neoverse-V1 514ab2b56dfSSona Mathew CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 and r1p2 of 515ab2b56dfSSona Mathew the CPU. 51657b73d55SBipin Ravi 51771ed9173SSona Mathew- ``ERRATA_V1_2348377``: This applies errata 2348377 workaroud to Neoverse-V1 51871ed9173SSona Mathew CPU. This needs to be enabled for revisions r0p0, r1p0 and r1p1 of the CPU. 51971ed9173SSona Mathew It has been fixed in r1p2. 52071ed9173SSona Mathew 52157b73d55SBipin Ravi- ``ERRATA_V1_2372203``: This applies errata 2372203 workaround to Neoverse-V1 52257b73d55SBipin Ravi CPU. This needs to be enabled for revisions r0p0, r1p0 and r1p1 of the CPU. 52339eb5ddbSBipin Ravi It is still open. 52439eb5ddbSBipin Ravi 525ab062f05SSona Mathew- ``ERRATA_V1_2701953``: This applies erratum 2701953 workaround to Neoverse-V1 526ab062f05SSona Mathew CPU, this erratum affects system configurations that do not use an ARM 527ab062f05SSona Mathew interconnect IP. This needs to be enabled for revisions r0p0, r1p0 and r1p1. 528ab062f05SSona Mathew It has been fixed in r1p2. 529ab062f05SSona Mathew 53031747f05SBipin Ravi- ``ERRATA_V1_2743093``: This applies errata 2743093 workaround to Neoverse-V1 53131747f05SBipin Ravi CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1 and r1p2 of the 53231747f05SBipin Ravi CPU. It is still open. 53331747f05SBipin Ravi 534f1c3eae9SSona Mathew- ``ERRATA_V1_2743233``: This applies erratum 2743233 workaround to Neoverse-V1 535f1c3eae9SSona Mathew CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2 of the 536f1c3eae9SSona Mathew CPU. It is still open. 537f1c3eae9SSona Mathew 5382757da06SSona Mathew- ``ERRATA_V1_2779461``: This applies erratum 2779461 workaround to Neoverse-V1 5392757da06SSona Mathew CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, r1p2 of the 5402757da06SSona Mathew CPU. It is still open. 5412757da06SSona Mathew 542ab062f05SSona MathewFor Neoverse V2, the following errata build flags are defined : 543ab062f05SSona Mathew 5448852fb5bSBipin Ravi- ``ERRATA_V2_2331132``: This applies errata 2331132 workaround to Neoverse-V2 5458852fb5bSBipin Ravi CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2. It is still 5468852fb5bSBipin Ravi open. 5478852fb5bSBipin Ravi 548c0f8ce53SBipin Ravi- ``ERRATA_V2_2618597``: This applies errata 2618597 workaround to Neoverse-V2 549c0f8ce53SBipin Ravi CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in 550c0f8ce53SBipin Ravi r0p2. 551c0f8ce53SBipin Ravi 552912c4090SBipin Ravi- ``ERRATA_V2_2662553``: This applies errata 2662553 workaround to Neoverse-V2 553912c4090SBipin Ravi CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in 554912c4090SBipin Ravi r0p2. 555912c4090SBipin Ravi 556ab062f05SSona Mathew- ``ERRATA_V2_2719103``: This applies errata 2719103 workaround to Neoverse-V2 557ab062f05SSona Mathew CPU, this affects system configurations that do not use and ARM interconnect 558ab062f05SSona Mathew IP. This needs to be enabled for revisions r0p0 and r0p1. It has been fixed 559ab062f05SSona Mathew in r0p2. 560ab062f05SSona Mathew 561b0114025SBipin Ravi- ``ERRATA_V2_2719105``: This applies errata 2719105 workaround to Neoverse-V2 562b0114025SBipin Ravi CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in 563b0114025SBipin Ravi r0p2. 564b0114025SBipin Ravi 56558dd153cSBipin Ravi- ``ERRATA_V2_2743011``: This applies errata 2743011 workaround to Neoverse-V2 56658dd153cSBipin Ravi CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in 56758dd153cSBipin Ravi r0p2. 56858dd153cSBipin Ravi 569ff342643SBipin Ravi- ``ERRATA_V2_2779510``: This applies errata 2779510 workaround to Neoverse-V2 570ff342643SBipin Ravi CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in 571ff342643SBipin Ravi r0p2. 572ff342643SBipin Ravi 57340c81ed5SMoritz Fischer- ``ERRATA_V2_2801372``: This applies errata 2801372 workaround to Neoverse-V2 57440c81ed5SMoritz Fischer CPU, this affects all configurations. This needs to be enabled for revisions 57540c81ed5SMoritz Fischer r0p0 and r0p1. It has been fixed in r0p2. 57640c81ed5SMoritz Fischer 577fbcf54aeSnayanpatel-armFor Cortex-A710, the following errata build flags are defined : 578fbcf54aeSnayanpatel-arm 579fbcf54aeSnayanpatel-arm- ``ERRATA_A710_1987031``: This applies errata 1987031 workaround to 580fbcf54aeSnayanpatel-arm Cortex-A710 CPU. This needs to be enabled only for revisions r0p0, r1p0 and 581fbcf54aeSnayanpatel-arm r2p0 of the CPU. It is still open. 582fbcf54aeSnayanpatel-arm 583a64bcc2bSnayanpatel-arm- ``ERRATA_A710_2081180``: This applies errata 2081180 workaround to 584a64bcc2bSnayanpatel-arm Cortex-A710 CPU. This needs to be enabled only for revisions r0p0, r1p0 and 585a64bcc2bSnayanpatel-arm r2p0 of the CPU. It is still open. 586a64bcc2bSnayanpatel-arm 587213afde9SBipin Ravi- ``ERRATA_A710_2055002``: This applies errata 2055002 workaround to 588213afde9SBipin Ravi Cortex-A710 CPU. This needs to be enabled for revisions r1p0, r2p0 of the CPU 589213afde9SBipin Ravi and is still open. 590213afde9SBipin Ravi 591afc2ed63SBipin Ravi- ``ERRATA_A710_2017096``: This applies errata 2017096 workaround to 592afc2ed63SBipin Ravi Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0 593afc2ed63SBipin Ravi of the CPU and is still open. 594afc2ed63SBipin Ravi 59595fe195dSnayanpatel-arm- ``ERRATA_A710_2083908``: This applies errata 2083908 workaround to 59695fe195dSnayanpatel-arm Cortex-A710 CPU. This needs to be enabled for revision r2p0 of the CPU and 59795fe195dSnayanpatel-arm is still open. 59895fe195dSnayanpatel-arm 599744bdbf7Snayanpatel-arm- ``ERRATA_A710_2058056``: This applies errata 2058056 workaround to 600744bdbf7Snayanpatel-arm Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0 6012bf7939aSSona Mathew and r2p1 of the CPU and is still open. 602744bdbf7Snayanpatel-arm 603cfe1a8f7SBipin Ravi- ``ERRATA_A710_2267065``: This applies errata 2267065 workaround to 604cfe1a8f7SBipin Ravi Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0 605cfe1a8f7SBipin Ravi of the CPU and is fixed in r2p1. 606cfe1a8f7SBipin Ravi 6078a855bd2SBipin Ravi- ``ERRATA_A710_2136059``: This applies errata 2136059 workaround to 6088a855bd2SBipin Ravi Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0 6098a855bd2SBipin Ravi of the CPU and is fixed in r2p1. 6108a855bd2SBipin Ravi 6113280e5e6SAkram Ahmad- ``ERRATA_A710_2147715``: This applies errata 2147715 workaround to 6123280e5e6SAkram Ahmad Cortex-A710 CPU. This needs to be enabled for revision r2p0 of the CPU 6133280e5e6SAkram Ahmad and is fixed in r2p1. 6143280e5e6SAkram Ahmad 615b781fcf1SJayanth Dodderi Chidanand- ``ERRATA_A710_2216384``: This applies errata 2216384 workaround to 616b781fcf1SJayanth Dodderi Chidanand Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0 617b781fcf1SJayanth Dodderi Chidanand of the CPU and is fixed in r2p1. 618b781fcf1SJayanth Dodderi Chidanand 619ef934cd1Sjohpow01- ``ERRATA_A710_2282622``: This applies errata 2282622 workaround to 62089d85ad0SBipin Ravi Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and 62189d85ad0SBipin Ravi r2p1 of the CPU and is still open. 622ef934cd1Sjohpow01 623888eafa0SBoyan Karatotev- ``ERRATA_A710_2291219``: This applies errata 2291219 workaround to 624888eafa0SBoyan Karatotev Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0 625888eafa0SBoyan Karatotev of the CPU and is fixed in r2p1. 626888eafa0SBoyan Karatotev 627af220ebbSjohpow01- ``ERRATA_A710_2008768``: This applies errata 2008768 workaround to 628af220ebbSjohpow01 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0 629af220ebbSjohpow01 of the CPU and is fixed in r2p1. 630af220ebbSjohpow01 6313220f05eSBipin Ravi- ``ERRATA_A710_2371105``: This applies errata 2371105 workaround to 6323220f05eSBipin Ravi Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0 6333220f05eSBipin Ravi of the CPU and is fixed in r2p1. 6343220f05eSBipin Ravi 635ab062f05SSona Mathew- ``ERRATA_A710_2701952``: This applies erratum 2701952 workaround to Cortex-A710 636ab062f05SSona Mathew CPU, and applies to system configurations that do not use and ARM 637ab062f05SSona Mathew interconnect IP. This needs to be enabled for r0p0, r1p0, r2p0 and r2p1 and 638ab062f05SSona Mathew is still open. 639ab062f05SSona Mathew 640d7bc2cb4SBipin Ravi- ``ERRATA_A710_2742423``: This applies errata 2742423 workaround to 641d7bc2cb4SBipin Ravi Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and 642d7bc2cb4SBipin Ravi r2p1 of the CPU and is still open. 643d7bc2cb4SBipin Ravi 644b87b02cfSBipin Ravi- ``ERRATA_A710_2768515``: This applies errata 2768515 workaround to 645b87b02cfSBipin Ravi Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and 646b87b02cfSBipin Ravi r2p1 of the CPU and is still open. 647b87b02cfSBipin Ravi 648c9508d6aSSona Mathew- ``ERRATA_A710_2778471``: This applies errata 2778471 workaround to Cortex-A710 649c9508d6aSSona Mathew CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the 650c9508d6aSSona Mathew CPU and is still open. 651c9508d6aSSona Mathew 65265e04f27SBipin RaviFor Neoverse N2, the following errata build flags are defined : 65365e04f27SBipin Ravi 6545819e23bSnayanpatel-arm- ``ERRATA_N2_2002655``: This applies errata 2002655 workaround to Neoverse-N2 655d6d34b39SArvind Ram Prakash CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1. 6565819e23bSnayanpatel-arm 65774bfe31fSBipin Ravi- ``ERRATA_N2_2009478``: This applies errata 2009478 workaround to Neoverse-N2 65874bfe31fSBipin Ravi CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1. 65974bfe31fSBipin Ravi 66065e04f27SBipin Ravi- ``ERRATA_N2_2067956``: This applies errata 2067956 workaround to Neoverse-N2 661d6d34b39SArvind Ram Prakash CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1. 66265e04f27SBipin Ravi 6634618b2bfSBipin Ravi- ``ERRATA_N2_2025414``: This applies errata 2025414 workaround to Neoverse-N2 664d6d34b39SArvind Ram Prakash CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1. 6654618b2bfSBipin Ravi 6667cfae932SBipin Ravi- ``ERRATA_N2_2189731``: This applies errata 2189731 workaround to Neoverse-N2 667d6d34b39SArvind Ram Prakash CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1. 6681cafb08dSBipin Ravi 6691cafb08dSBipin Ravi- ``ERRATA_N2_2138956``: This applies errata 2138956 workaround to Neoverse-N2 670d6d34b39SArvind Ram Prakash CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1. 6717cfae932SBipin Ravi 672ef8f0c52Snayanpatel-arm- ``ERRATA_N2_2138953``: This applies errata 2138953 workaround to Neoverse-N2 673d6d34b39SArvind Ram Prakash CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2, r0p3 and is still open. 674ef8f0c52Snayanpatel-arm 6755819e23bSnayanpatel-arm- ``ERRATA_N2_2242415``: This applies errata 2242415 workaround to Neoverse-N2 676d6d34b39SArvind Ram Prakash CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1. 6775819e23bSnayanpatel-arm 678c948185cSnayanpatel-arm- ``ERRATA_N2_2138958``: This applies errata 2138958 workaround to Neoverse-N2 679d6d34b39SArvind Ram Prakash CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1. 680c948185cSnayanpatel-arm 681603806d1Snayanpatel-arm- ``ERRATA_N2_2242400``: This applies errata 2242400 workaround to Neoverse-N2 682d6d34b39SArvind Ram Prakash CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1. 683603806d1Snayanpatel-arm 6840d2d9992Snayanpatel-arm- ``ERRATA_N2_2280757``: This applies errata 2280757 workaround to Neoverse-N2 685d6d34b39SArvind Ram Prakash CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1. 6860d2d9992Snayanpatel-arm 68743438ad1SBoyan Karatotev- ``ERRATA_N2_2326639``: This applies errata 2326639 workaround to Neoverse-N2 68843438ad1SBoyan Karatotev CPU. This needs to be enabled for revision r0p0 of the CPU, it is fixed in 68943438ad1SBoyan Karatotev r0p1. 69043438ad1SBoyan Karatotev 69168085ad4SBipin Ravi- ``ERRATA_N2_2340933``: This applies errata 2340933 workaround to Neoverse-N2 69268085ad4SBipin Ravi CPU. This needs to be enabled for revision r0p0 of the CPU, it is fixed in 69368085ad4SBipin Ravi r0p1. 69468085ad4SBipin Ravi 6956cb8be17SBipin Ravi- ``ERRATA_N2_2346952``: This applies errata 2346952 workaround to Neoverse-N2 6966cb8be17SBipin Ravi CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2 of the CPU, 6976cb8be17SBipin Ravi it is fixed in r0p3. 6986cb8be17SBipin Ravi 699e6602d4bSAkram Ahmad- ``ERRATA_N2_2376738``: This applies errata 2376738 workaround to Neoverse-N2 700d6d34b39SArvind Ram Prakash CPU. This needs to be enabled for revision r0p0, r0p1, r0p2, r0p3 and is still open. 701e6602d4bSAkram Ahmad 702884d5156SDaniel Boulby- ``ERRATA_N2_2388450``: This applies errata 2388450 workaround to Neoverse-N2 703884d5156SDaniel Boulby CPU. This needs to be enabled for revision r0p0 of the CPU, it is fixed in 704884d5156SDaniel Boulby r0p1. 705884d5156SDaniel Boulby 706eb44035cSArvind Ram Prakash- ``ERRATA_N2_2743014``: This applies errata 2743014 workaround to Neoverse-N2 707eb44035cSArvind Ram Prakash CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2. It is fixed 708eb44035cSArvind Ram Prakash in r0p3. 709eb44035cSArvind Ram Prakash 7101ee7c823SBipin Ravi- ``ERRATA_N2_2743089``: This applies errata 2743089 workaround to Neoverse-N2 7111ee7c823SBipin Ravi CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2. It is fixed 7121ee7c823SBipin Ravi in r0p3. 7131ee7c823SBipin Ravi 714ab062f05SSona Mathew- ``ERRATA_N2_2728475``: This applies erratum 2728475 workaround to Neoverse-N2 715ab062f05SSona Mathew CPU, this erratum affects system configurations that do not use and ARM 716ab062f05SSona Mathew interconnect IP. This needs to be enabled for revisions r0p0, r0p1 and r0p2. 717ab062f05SSona Mathew It is fixed in r0p3. 718ab062f05SSona Mathew 71912d28067SArvind Ram Prakash- ``ERRATA_N2_2779511``: This applies errata 2779511 workaround to Neoverse-N2 72012d28067SArvind Ram Prakash CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2. It is fixed 72112d28067SArvind Ram Prakash in r0p3. 72212d28067SArvind Ram Prakash 7231db6cd60Sjohpow01For Cortex-X2, the following errata build flags are defined : 7241db6cd60Sjohpow01 72534ee76dbSjohpow01- ``ERRATA_X2_2002765``: This applies errata 2002765 workaround to Cortex-X2 72634ee76dbSjohpow01 CPU. This needs to be enabled for revisions r0p0, r1p0, and r2p0 of the CPU, 72734ee76dbSjohpow01 it is still open. 72834ee76dbSjohpow01 729e16045deSjohpow01- ``ERRATA_X2_2058056``: This applies errata 2058056 workaround to Cortex-X2 7308ae66d62SSona Mathew CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the CPU, 731e16045deSjohpow01 it is still open. 732e16045deSjohpow01 7331db6cd60Sjohpow01- ``ERRATA_X2_2083908``: This applies errata 2083908 workaround to Cortex-X2 7341db6cd60Sjohpow01 CPU. This needs to be enabled for revision r2p0 of the CPU, it is still open. 7351db6cd60Sjohpow01 736f9c6301dSBipin Ravi- ``ERRATA_X2_2017096``: This applies errata 2017096 workaround to Cortex-X2 737f9c6301dSBipin Ravi CPU. This needs to be enabled only for revisions r0p0, r1p0 and r2p0 of the 738f9c6301dSBipin Ravi CPU, it is fixed in r2p1. 739e7ca4433SBipin Ravi 740f9c6301dSBipin Ravi- ``ERRATA_X2_2081180``: This applies errata 2081180 workaround to Cortex-X2 741f9c6301dSBipin Ravi CPU. This needs to be enabled only for revisions r0p0, r1p0 and r2p0 of the 742f9c6301dSBipin Ravi CPU, it is fixed in r2p1. 743c060b533SBipin Ravi 744f9c6301dSBipin Ravi- ``ERRATA_X2_2216384``: This applies errata 2216384 workaround to Cortex-X2 745f9c6301dSBipin Ravi CPU. This needs to be enabled only for revisions r0p0, r1p0 and r2p0 of the 746f9c6301dSBipin Ravi CPU, it is fixed in r2p1. 7474dff7594SBipin Ravi 748f9c6301dSBipin Ravi- ``ERRATA_X2_2147715``: This applies errata 2147715 workaround to Cortex-X2 749f9c6301dSBipin Ravi CPU. This needs to be enabled only for revision r2p0 of the CPU, it is fixed 750f9c6301dSBipin Ravi in r2p1. 75163446c27SBipin Ravi 752f9c6301dSBipin Ravi- ``ERRATA_X2_2282622``: This applies errata 2282622 workaround to Cortex-X2 753f9c6301dSBipin Ravi CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the 754f9c6301dSBipin Ravi CPU and is still open. 755bc0f84deSBipin Ravi 756f9c6301dSBipin Ravi- ``ERRATA_X2_2371105``: This applies errata 2371105 workaround to Cortex-X2 757f9c6301dSBipin Ravi CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0 of the CPU 758f9c6301dSBipin Ravi and is fixed in r2p1. 759f9c6301dSBipin Ravi 760ab062f05SSona Mathew- ``ERRATA_X2_2701952``: This applies erratum 2701952 workaround to Cortex-X2 761ab062f05SSona Mathew CPU and affects system configurations that do not use an ARM interconnect IP. 762ab062f05SSona Mathew This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 and is 763ab062f05SSona Mathew still open. 764ab062f05SSona Mathew 765fe06e118SBipin Ravi- ``ERRATA_X2_2742423``: This applies errata 2742423 workaround to Cortex-X2 766fe06e118SBipin Ravi CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the 767fe06e118SBipin Ravi CPU and is still open. 768fe06e118SBipin Ravi 769f9c6301dSBipin Ravi- ``ERRATA_X2_2768515``: This applies errata 2768515 workaround to Cortex-X2 770f9c6301dSBipin Ravi CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the 771f9c6301dSBipin Ravi CPU and is still open. 7721cfde822SBipin Ravi 773b01a93d7SSona Mathew- ``ERRATA_X2_2778471``: This applies errata 2778471 workaround to Cortex-X2 774b01a93d7SSona Mathew CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the 775b01a93d7SSona Mathew CPU and it is still open. 776b01a93d7SSona Mathew 77779544126SBoyan KaratotevFor Cortex-X3, the following errata build flags are defined : 77879544126SBoyan Karatotev 7792454316cSSona Mathew- ``ERRATA_X3_2070301``: This applies errata 2070301 workaround to the Cortex-X3 7802454316cSSona Mathew CPU. This needs to be enabled only for revisions r0p0, r1p0, r1p1 and r1p2 of 7812454316cSSona Mathew the CPU and is still open. 7822454316cSSona Mathew 783a65c5ba3SBipin Ravi- ``ERRATA_X3_2266875``: This applies errata 2266875 workaround to the Cortex-X3 784a65c5ba3SBipin Ravi CPU. This needs to be enabled only for revisions r0p0 and r1p0 of the CPU, it 785a65c5ba3SBipin Ravi is fixed in r1p1. 786a65c5ba3SBipin Ravi 7873f9df2c6SBipin Ravi- ``ERRATA_X3_2302506``: This applies errata 2302506 workaround to the Cortex-X3 7883f9df2c6SBipin Ravi CPU. This needs to be enabled only for revisions r0p0, r1p0 and r1p1, it is 7893f9df2c6SBipin Ravi fixed in r1p2. 7903f9df2c6SBipin Ravi 79179544126SBoyan Karatotev- ``ERRATA_X3_2313909``: This applies errata 2313909 workaround to 79279544126SBoyan Karatotev Cortex-X3 CPU. This needs to be enabled only for revisions r0p0 and r1p0 79379544126SBoyan Karatotev of the CPU, it is fixed in r1p1. 79479544126SBoyan Karatotev 7957f69a406SBipin Ravi- ``ERRATA_X3_2372204``: This applies errata 2372204 workaround to 7967f69a406SBipin Ravi Cortex-X3 CPU. This needs to be enabled only for revisions r0p0 and r1p0 7977f69a406SBipin Ravi of the CPU, it is fixed in r1p1. 7987f69a406SBipin Ravi 799c7e698cfSHarrison Mutai- ``ERRATA_X3_2615812``: This applies errata 2615812 workaround to Cortex-X3 800c7e698cfSHarrison Mutai CPU. This needs to be enabled only for revisions r0p0, r1p0 and r1p1 of the 801f589a2a5SSona Mathew CPU, it is fixed in r1p2. 802c7e698cfSHarrison Mutai 803c1aa3fa5SBipin Ravi- ``ERRATA_X3_2641945``: This applies errata 2641945 workaround to Cortex-X3 804c1aa3fa5SBipin Ravi CPU. This needs to be enabled only for revisions r0p0 and r1p0 of the CPU. 805c1aa3fa5SBipin Ravi It is fixed in r1p1. 806c1aa3fa5SBipin Ravi 807106c4283SSona Mathew- ``ERRATA_X3_2701951``: This applies erratum 2701951 workaround to Cortex-X3 808106c4283SSona Mathew CPU and affects system configurations that do not use an ARM interconnect 809106c4283SSona Mathew IP. This needs to be applied to revisions r0p0, r1p0 and r1p1. It is fixed 810106c4283SSona Mathew in r1p2. 811106c4283SSona Mathew 8125b0e4438SSona Mathew- ``ERRATA_X3_2742421``: This applies errata 2742421 workaround to 8135b0e4438SSona Mathew Cortex-X3 CPU. This needs to be enabled only for revisions r0p0, r1p0 and 8145b0e4438SSona Mathew r1p1. It is fixed in r1p2. 8155b0e4438SSona Mathew 816f43e9f57SHarrison Mutai- ``ERRATA_X3_2743088``: This applies errata 2743088 workaround to Cortex-X3 817f43e9f57SHarrison Mutai CPU. This needs to be enabled only for revisions r0p0, r1p0 and r1p1. It is 818f43e9f57SHarrison Mutai fixed in r1p2. 819f43e9f57SHarrison Mutai 820355ce0a4SSona Mathew- ``ERRATA_X3_2779509``: This applies errata 2779509 workaround to Cortex-X3 821355ce0a4SSona Mathew CPU. This needs to be enabled only for revisions r0p0, r1p0 and r1p1 of the 822355ce0a4SSona Mathew CPU. It is fixed in r1p2. 823355ce0a4SSona Mathew 824cc41b56fSSona MathewFor Cortex-X4, the following errata build flags are defined : 825cc41b56fSSona Mathew 826cc41b56fSSona Mathew- ``ERRATA_X4_2701112``: This applies erratum 2701112 workaround to Cortex-X4 827cc41b56fSSona Mathew CPU and affects system configurations that do not use an Arm interconnect IP. 828cc41b56fSSona Mathew This needs to be enabled for revisions r0p0 and is fixed in r0p1. 829cc41b56fSSona Mathew The workaround for this erratum is not implemented in EL3, but the flag can 830cc41b56fSSona Mathew be enabled/disabled at the platform level. The flag is used when the errata ABI 831cc41b56fSSona Mathew feature is enabled and can assist the Kernel in the process of 832cc41b56fSSona Mathew mitigation of the erratum. 833cc41b56fSSona Mathew 8344a97ff51SArvind Ram Prakash- ``ERRATA_X4_2726228``: This applies erratum 2726228 workaround to Cortex-X4 8354a97ff51SArvind Ram Prakash CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in 8364a97ff51SArvind Ram Prakash r0p2. 8374a97ff51SArvind Ram Prakash 838c833ca66SBipin Ravi- ``ERRATA_X4_2740089``: This applies errata 2740089 workaround to Cortex-X4 839c833ca66SBipin Ravi CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed 840c833ca66SBipin Ravi in r0p2. 841c833ca66SBipin Ravi 84247312115SSona Mathew- ``ERRATA_X4_2763018``: This applies errata 2763018 workaround to Cortex-X4 84347312115SSona Mathew CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in r0p2. 84447312115SSona Mathew 8451e4480bbSSona Mathew- ``ERRATA_X4_2816013``: This applies errata 2816013 workaround to Cortex-X4 8461e4480bbSSona Mathew CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in r0p2. 8471e4480bbSSona Mathew 848609d08a8SArvind Ram Prakash- ``ERRATA_X4_2897503``: This applies errata 2897503 workaround to Cortex-X4 849609d08a8SArvind Ram Prakash CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in r0p2. 850609d08a8SArvind Ram Prakash 851cc461661SArvind Ram Prakash- ``ERRATA_X4_2923985``: This applies errata 2923985 workaround to Cortex-X4 852cc461661SArvind Ram Prakash CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in r0p2. 853cc461661SArvind Ram Prakash 854db7eb688SRyan Everett- ``ERRATA_X4_3076789``: This applies errata 3076789 workaround to Cortex-X4 855db7eb688SRyan Everett CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in r0p2. 856db7eb688SRyan Everett 85783435637Sjohpow01For Cortex-A510, the following errata build flags are defined : 85883435637Sjohpow01 85983435637Sjohpow01- ``ERRATA_A510_1922240``: This applies errata 1922240 workaround to 86083435637Sjohpow01 Cortex-A510 CPU. This needs to be enabled only for revision r0p0, it is 86183435637Sjohpow01 fixed in r0p1. 86283435637Sjohpow01 863d5e2512cSjohpow01- ``ERRATA_A510_2288014``: This applies errata 2288014 workaround to 864d5e2512cSjohpow01 Cortex-A510 CPU. This needs to be enabled only for revisions r0p0, r0p1, 865d5e2512cSjohpow01 r0p2, r0p3 and r1p0, it is fixed in r1p1. 866d5e2512cSjohpow01 867d48088acSjohpow01- ``ERRATA_A510_2042739``: This applies errata 2042739 workaround to 868d48088acSjohpow01 Cortex-A510 CPU. This needs to be enabled only for revisions r0p0, r0p1 and 869d48088acSjohpow01 r0p2, it is fixed in r0p3. 870d48088acSjohpow01 871e72bbe47Sjohpow01- ``ERRATA_A510_2041909``: This applies errata 2041909 workaround to 872e72bbe47Sjohpow01 Cortex-A510 CPU. This needs to be enabled only for revision r0p2 and is fixed 873e72bbe47Sjohpow01 in r0p3. The issue is also present in r0p0 and r0p1 but there is no 874e72bbe47Sjohpow01 workaround for those revisions. 875e72bbe47Sjohpow01 8766e86475dSSona Mathew- ``ERRATA_A510_2080326``: This applies errata 2080326 workaround to 8776e86475dSSona Mathew Cortex-A510 CPU. This needs to be enabled only for revision r0p2 and is 8786e86475dSSona Mathew fixed in r0p3. This issue is also present in r0p0 and r0p1 but there is no 8796e86475dSSona Mathew workaround for those revisions. 8806e86475dSSona Mathew 8817f304b02Sjohpow01- ``ERRATA_A510_2250311``: This applies errata 2250311 workaround to 8827f304b02Sjohpow01 Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2, 8837f304b02Sjohpow01 r0p3 and r1p0, it is fixed in r1p1. This workaround disables MPMM even if 8847f304b02Sjohpow01 ENABLE_MPMM=1. 8857f304b02Sjohpow01 886cc79018bSjohpow01- ``ERRATA_A510_2218950``: This applies errata 2218950 workaround to 887cc79018bSjohpow01 Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2, 888cc79018bSjohpow01 r0p3 and r1p0, it is fixed in r1p1. 889cc79018bSjohpow01 890c0959d2cSjohpow01- ``ERRATA_A510_2172148``: This applies errata 2172148 workaround to 891c0959d2cSjohpow01 Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2, 892c0959d2cSjohpow01 r0p3 and r1p0, it is fixed in r1p1. 893c0959d2cSjohpow01 89411d448c9SAkram Ahmad- ``ERRATA_A510_2347730``: This applies errata 2347730 workaround to 89511d448c9SAkram Ahmad Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2, 89611d448c9SAkram Ahmad r0p3, r1p0 and r1p1. It is fixed in r1p2. 89711d448c9SAkram Ahmad 898a67c1b1bSAkram Ahmad- ``ERRATA_A510_2371937``: This applies errata 2371937 workaround to 899a67c1b1bSAkram Ahmad Cortex-A510 CPU. This needs to applied for revisions r0p0, r0p1, r0p2, 900a67c1b1bSAkram Ahmad r0p3, r1p0, r1p1, and is fixed in r1p2. 901a67c1b1bSAkram Ahmad 902afb5d069SAkram Ahmad- ``ERRATA_A510_2666669``: This applies errata 2666669 workaround to 903afb5d069SAkram Ahmad Cortex-A510 CPU. This needs to applied for revisions r0p0, r0p1, r0p2, 904afb5d069SAkram Ahmad r0p3, r1p0, r1p1. It is fixed in r1p2. 905aea4ccf8SHarrison Mutai 906aea4ccf8SHarrison Mutai- ``ERRATA_A510_2684597``: This applies erratum 2684597 workaround to 907aea4ccf8SHarrison Mutai Cortex-A510 CPU. This needs to be applied to revision r0p0, r0p1, r0p2, 908aea4ccf8SHarrison Mutai r0p3, r1p0, r1p1 and r1p2. It is fixed in r1p3. 909afb5d069SAkram Ahmad 910f03bfc30SSona MathewFor Cortex-A520, the following errata build flags are defined : 911f03bfc30SSona Mathew 912f03bfc30SSona Mathew- ``ERRATA_A520_2630792``: This applies errata 2630792 workaround to 913f03bfc30SSona Mathew Cortex-A520 CPU. This needs to applied for revisions r0p0, r0p1 of the 914f03bfc30SSona Mathew CPU and is still open. 915f03bfc30SSona Mathew 91634db3531SArvind Ram Prakash- ``ERRATA_A520_2858100``: This applies errata 2858100 workaround to 91734db3531SArvind Ram Prakash Cortex-A520 CPU. This needs to be enabled for revisions r0p0 and r0p1. 91834db3531SArvind Ram Prakash It is still open. 91934db3531SArvind Ram Prakash 9204a97ff51SArvind Ram Prakash- ``ERRATA_A520_2938996``: This applies errata 2938996 workaround to 9214a97ff51SArvind Ram Prakash Cortex-A520 CPU. This needs to be enabled for revisions r0p0 and r0p1. 9224a97ff51SArvind Ram Prakash It is fixed in r0p2. 9234a97ff51SArvind Ram Prakash 924ab062f05SSona MathewFor Cortex-A715, the following errata build flags are defined : 925ab062f05SSona Mathew 92653b3cd25SBipin Ravi- ``ERRATA_A715_2331818``: This applies errata 2331818 workaround to 92753b3cd25SBipin Ravi Cortex-A715 CPU. This needs to be enabled for revisions r0p0 and r1p0. 92853b3cd25SBipin Ravi It is fixed in r1p1. 92953b3cd25SBipin Ravi 93033c665aeSHarrison Mutai- ``ERRATA_A715_2344187``: This applies errata 2344187 workaround to 93133c665aeSHarrison Mutai Cortex-A715 CPU. This needs to be enabled for revisions r0p0 and r1p0. It is 93233c665aeSHarrison Mutai fixed in r1p1. 93333c665aeSHarrison Mutai 93415a04615SSona Mathew- ``ERRATA_A715_2413290``: This applies errata 2413290 workaround to 93515a04615SSona Mathew Cortex-A715 CPU. This needs to be enabled only for revision r1p0 and 93615a04615SSona Mathew when SPE(Statistical profiling extension)=True. The errata is fixed 93715a04615SSona Mathew in r1p1. 93815a04615SSona Mathew 9391f732471SBipin Ravi- ``ERRATA_A715_2420947``: This applies errata 2420947 workaround to 9401f732471SBipin Ravi Cortex-A715 CPU. This needs to be enabled only for revision r1p0. 9411f732471SBipin Ravi It is fixed in r1p1. 9421f732471SBipin Ravi 943262dc9f7SBipin Ravi- ``ERRATA_A715_2429384``: This applies errata 2429384 workaround to 944262dc9f7SBipin Ravi Cortex-A715 CPU. This needs to be enabled for revision r1p0. There is no 945262dc9f7SBipin Ravi workaround for revision r0p0. It is fixed in r1p1. 946262dc9f7SBipin Ravi 9476a6b2823SBipin Ravi- ``ERRATA_A715_2561034``: This applies errata 2561034 workaround to 9486a6b2823SBipin Ravi Cortex-A715 CPU. This needs to be enabled only for revision r1p0. 9496a6b2823SBipin Ravi It is fixed in r1p1. 9506a6b2823SBipin Ravi 95110134e35SBipin Ravi- ``ERRATA_A715_2728106``: This applies errata 2728106 workaround to 95210134e35SBipin Ravi Cortex-A715 CPU. This needs to be enabled for revisions r0p0, r1p0 95310134e35SBipin Ravi and r1p1. It is fixed in r1p2. 95410134e35SBipin Ravi 9557385213eSBipin RaviFor Cortex-A720, the following errata build flags are defined : 9567385213eSBipin Ravi 957b1bde25eSArvind Ram Prakash- ``ERRATA_A720_2792132``: This applies errata 2792132 workaround to 958b1bde25eSArvind Ram Prakash Cortex-A720 CPU. This needs to be enabled for revisions r0p0 and r0p1. 959b1bde25eSArvind Ram Prakash It is fixed in r0p2. 960b1bde25eSArvind Ram Prakash 96112140908SSona Mathew- ``ERRATA_A720_2844092``: This applies errata 2844092 workaround to 96212140908SSona Mathew Cortex-A720 CPU. This needs to be enabled for revisions r0p0 and r0p1. 96312140908SSona Mathew It is fixed in r0p2. 96412140908SSona Mathew 965152f4cfaSBipin Ravi- ``ERRATA_A720_2926083``: This applies errata 2926083 workaround to 966152f4cfaSBipin Ravi Cortex-A720 CPU. This needs to be enabled for revisions r0p0 and r0p1. 967152f4cfaSBipin Ravi It is fixed in r0p2. 968152f4cfaSBipin Ravi 9697385213eSBipin Ravi- ``ERRATA_A720_2940794``: This applies errata 2940794 workaround to 9707385213eSBipin Ravi Cortex-A720 CPU. This needs to be enabled for revisions r0p0 and r0p1. 9717385213eSBipin Ravi It is fixed in r0p2. 972ab062f05SSona Mathew 97340d553cfSPaul BeesleyDSU Errata Workarounds 97440d553cfSPaul Beesley---------------------- 97540d553cfSPaul Beesley 97640d553cfSPaul BeesleySimilar to CPU errata, TF-A also implements workarounds for DSU (DynamIQ 97740d553cfSPaul BeesleyShared Unit) errata. The DSU errata details can be found in the respective Arm 97840d553cfSPaul Beesleydocumentation: 97940d553cfSPaul Beesley 98040d553cfSPaul Beesley- `Arm DSU Software Developers Errata Notice`_. 98140d553cfSPaul Beesley 98240d553cfSPaul BeesleyEach erratum is identified by an ``ID``, as defined in the DSU errata notice 98340d553cfSPaul Beesleydocument. Thus, the build flags which enable/disable the errata workarounds 98440d553cfSPaul Beesleyhave the format ``ERRATA_DSU_<ID>``. The implementation and application logic 98540d553cfSPaul Beesleyof DSU errata workarounds are similar to `CPU errata workarounds`_. 98640d553cfSPaul Beesley 98740d553cfSPaul BeesleyFor DSU errata, the following build flags are defined: 98840d553cfSPaul Beesley 98940d553cfSPaul Beesley- ``ERRATA_DSU_798953``: This applies errata 798953 workaround for the 99040d553cfSPaul Beesley affected DSU configurations. This errata applies only for those DSUs that 99140d553cfSPaul Beesley revision is r0p0 (on r0p1 it is fixed). However, please note that this 99240d553cfSPaul Beesley workaround results in increased DSU power consumption on idle. 99340d553cfSPaul Beesley 99440d553cfSPaul Beesley- ``ERRATA_DSU_936184``: This applies errata 936184 workaround for the 99540d553cfSPaul Beesley affected DSU configurations. This errata applies only for those DSUs that 99640d553cfSPaul Beesley contain the ACP interface **and** the DSU revision is older than r2p0 (on 99740d553cfSPaul Beesley r2p0 it is fixed). However, please note that this workaround results in 99840d553cfSPaul Beesley increased DSU power consumption on idle. 99940d553cfSPaul Beesley 10007e3273e8SBipin Ravi- ``ERRATA_DSU_2313941``: This applies errata 2313941 workaround for the 10017e3273e8SBipin Ravi affected DSU configurations. This errata applies for those DSUs with 10027e3273e8SBipin Ravi revisions r0p0, r1p0, r2p0, r2p1, r3p0, r3p1 and is still open. However, 10037e3273e8SBipin Ravi please note that this workaround results in increased DSU power consumption 10047e3273e8SBipin Ravi on idle. 10057e3273e8SBipin Ravi 100640d553cfSPaul BeesleyCPU Specific optimizations 100740d553cfSPaul Beesley-------------------------- 100840d553cfSPaul Beesley 100940d553cfSPaul BeesleyThis section describes some of the optimizations allowed by the CPU micro 101040d553cfSPaul Beesleyarchitecture that can be enabled by the platform as desired. 101140d553cfSPaul Beesley 101240d553cfSPaul Beesley- ``SKIP_A57_L1_FLUSH_PWR_DWN``: This flag enables an optimization in the 101340d553cfSPaul Beesley Cortex-A57 cluster power down sequence by not flushing the Level 1 data 101440d553cfSPaul Beesley cache. The L1 data cache and the L2 unified cache are inclusive. A flush 101540d553cfSPaul Beesley of the L2 by set/way flushes any dirty lines from the L1 as well. This 101640d553cfSPaul Beesley is a known safe deviation from the Cortex-A57 TRM defined power down 101740d553cfSPaul Beesley sequence. Each Cortex-A57 based platform must make its own decision on 101840d553cfSPaul Beesley whether to use the optimization. 101940d553cfSPaul Beesley 102040d553cfSPaul Beesley- ``A53_DISABLE_NON_TEMPORAL_HINT``: This flag disables the cache non-temporal 102140d553cfSPaul Beesley hint. The LDNP/STNP instructions as implemented on Cortex-A53 do not behave 102240d553cfSPaul Beesley in a way most programmers expect, and will most probably result in a 102340d553cfSPaul Beesley significant speed degradation to any code that employs them. The Armv8-A 102440d553cfSPaul Beesley architecture (see Arm DDI 0487A.h, section D3.4.3) allows cores to ignore 102540d553cfSPaul Beesley the non-temporal hint and treat LDNP/STNP as LDP/STP instead. Enabling this 102640d553cfSPaul Beesley flag enforces this behaviour. This needs to be enabled only for revisions 102740d553cfSPaul Beesley <= r0p3 of the CPU and is enabled by default. 102840d553cfSPaul Beesley 102940d553cfSPaul Beesley- ``A57_DISABLE_NON_TEMPORAL_HINT``: This flag has the same behaviour as 103040d553cfSPaul Beesley ``A53_DISABLE_NON_TEMPORAL_HINT`` but for Cortex-A57. This needs to be 103140d553cfSPaul Beesley enabled only for revisions <= r1p2 of the CPU and is enabled by default, 103240d553cfSPaul Beesley as recommended in section "4.7 Non-Temporal Loads/Stores" of the 103340d553cfSPaul Beesley `Cortex-A57 Software Optimization Guide`_. 103440d553cfSPaul Beesley 1035cd0ea184SVarun Wadekar- ''A57_ENABLE_NON_CACHEABLE_LOAD_FWD'': This flag enables non-cacheable 1036cd0ea184SVarun Wadekar streaming enhancement feature for Cortex-A57 CPUs. Platforms can set 1037cd0ea184SVarun Wadekar this bit only if their memory system meets the requirement that cache 1038cd0ea184SVarun Wadekar line fill requests from the Cortex-A57 processor are atomic. Each 1039cd0ea184SVarun Wadekar Cortex-A57 based platform must make its own decision on whether to use 1040cd0ea184SVarun Wadekar the optimization. This flag is disabled by default. 1041cd0ea184SVarun Wadekar 104225bbbd2dSJavier Almansa Sobrino- ``NEOVERSE_Nx_EXTERNAL_LLC``: This flag indicates that an external last 1043f2d6b4eeSManish Pandey level cache(LLC) is present in the system, and that the DataSource field 1044f2d6b4eeSManish Pandey on the master CHI interface indicates when data is returned from the LLC. 1045f2d6b4eeSManish Pandey This is used to control how the LL_CACHE* PMU events count. 104625bbbd2dSJavier Almansa Sobrino Default value is 0 (Disabled). 1047f2d6b4eeSManish Pandey 1048e1b15b09SManish V BadarkheGIC Errata Workarounds 1049e1b15b09SManish V Badarkhe---------------------- 1050e1b15b09SManish V Badarkhe- ``GIC600_ERRATA_WA_2384374``: This flag applies part 2 of errata 2384374 1051e1b15b09SManish V Badarkhe workaround for the affected GIC600 and GIC600-AE implementations. It applies 1052e1b15b09SManish V Badarkhe to implementations of GIC600 and GIC600-AE with revisions less than or equal 1053e1b15b09SManish V Badarkhe to r1p6 and r0p2 respectively. If the platform sets GICV3_SUPPORT_GIC600, 1054e1b15b09SManish V Badarkhe then this flag is enabled; otherwise, it is 0 (Disabled). 1055e1b15b09SManish V Badarkhe 105640d553cfSPaul Beesley-------------- 105740d553cfSPaul Beesley 10583f9df2c6SBipin Ravi*Copyright (c) 2014-2024, Arm Limited and Contributors. All rights reserved.* 105940d553cfSPaul Beesley 106040d553cfSPaul Beesley.. _CVE-2017-5715: http://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2017-5715 106140d553cfSPaul Beesley.. _CVE-2018-3639: http://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2018-3639 10621fe4a9d1SBipin Ravi.. _CVE-2022-23960: https://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2022-23960 106340d553cfSPaul Beesley.. _Cortex-A53 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm048406/index.html 106440d553cfSPaul Beesley.. _Cortex-A57 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm049219/index.html 106540d553cfSPaul Beesley.. _Cortex-A72 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm012079/index.html 106640d553cfSPaul Beesley.. _Cortex-A57 Software Optimization Guide: http://infocenter.arm.com/help/topic/com.arm.doc.uan0015b/Cortex_A57_Software_Optimization_Guide_external.pdf 106740d553cfSPaul Beesley.. _Arm DSU Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm138168/index.html 1068