140d553cfSPaul BeesleyArm CPU Specific Build Macros 240d553cfSPaul Beesley============================= 340d553cfSPaul Beesley 440d553cfSPaul BeesleyThis document describes the various build options present in the CPU specific 540d553cfSPaul Beesleyoperations framework to enable errata workarounds and to enable optimizations 640d553cfSPaul Beesleyfor a specific CPU on a platform. 740d553cfSPaul Beesley 840d553cfSPaul BeesleySecurity Vulnerability Workarounds 940d553cfSPaul Beesley---------------------------------- 1040d553cfSPaul Beesley 1140d553cfSPaul BeesleyTF-A exports a series of build flags which control which security 1240d553cfSPaul Beesleyvulnerability workarounds should be applied at runtime. 1340d553cfSPaul Beesley 1440d553cfSPaul Beesley- ``WORKAROUND_CVE_2017_5715``: Enables the security workaround for 1540d553cfSPaul Beesley `CVE-2017-5715`_. This flag can be set to 0 by the platform if none 1640d553cfSPaul Beesley of the PEs in the system need the workaround. Setting this flag to 0 provides 1740d553cfSPaul Beesley no performance benefit for non-affected platforms, it just helps to comply 1840d553cfSPaul Beesley with the recommendation in the spec regarding workaround discovery. 1940d553cfSPaul Beesley Defaults to 1. 2040d553cfSPaul Beesley 2140d553cfSPaul Beesley- ``WORKAROUND_CVE_2018_3639``: Enables the security workaround for 2240d553cfSPaul Beesley `CVE-2018-3639`_. Defaults to 1. The TF-A project recommends to keep 2340d553cfSPaul Beesley the default value of 1 even on platforms that are unaffected by 2440d553cfSPaul Beesley CVE-2018-3639, in order to comply with the recommendation in the spec 2540d553cfSPaul Beesley regarding workaround discovery. 2640d553cfSPaul Beesley 2740d553cfSPaul Beesley- ``DYNAMIC_WORKAROUND_CVE_2018_3639``: Enables dynamic mitigation for 2840d553cfSPaul Beesley `CVE-2018-3639`_. This build option should be set to 1 if the target 2940d553cfSPaul Beesley platform contains at least 1 CPU that requires dynamic mitigation. 3040d553cfSPaul Beesley Defaults to 0. 3140d553cfSPaul Beesley 321fe4a9d1SBipin Ravi- ``WORKAROUND_CVE_2022_23960``: Enables mitigation for `CVE-2022-23960`_. 331fe4a9d1SBipin Ravi This build option should be set to 1 if the target platform contains at 341fe4a9d1SBipin Ravi least 1 CPU that requires this mitigation. Defaults to 1. 351fe4a9d1SBipin Ravi 36af65cbb9SSona Mathew- ``WORKAROUND_CVE_2024_5660``: Enables mitigation for `CVE-2024-5660`. 37af65cbb9SSona Mathew The fix is to disable hardware page aggregation by setting CPUECTLR_EL1[46] 38af65cbb9SSona Mathew in EL3 FW. This build option should be set to 1 if the target platform contains 39af65cbb9SSona Mathew at least 1 CPU that requires this mitigation. Defaults to 1. 40af65cbb9SSona Mathew 4123721794SArvind Ram Prakash- ``WORKAROUND_CVE_2024_7881``: Enables mitigation for `CVE-2024-7881`. 4223721794SArvind Ram Prakash This build option should be set to 1 if the target platform contains at 4323721794SArvind Ram Prakash least 1 CPU that requires this mitigation. Defaults to 1. 4423721794SArvind Ram Prakash 4534760951SPaul Beesley.. _arm_cpu_macros_errata_workarounds: 4634760951SPaul Beesley 4740d553cfSPaul BeesleyCPU Errata Workarounds 4840d553cfSPaul Beesley---------------------- 4940d553cfSPaul Beesley 5040d553cfSPaul BeesleyTF-A exports a series of build flags which control the errata workarounds that 5140d553cfSPaul Beesleyare applied to each CPU by the reset handler. The errata details can be found 5240d553cfSPaul Beesleyin the CPU specific errata documents published by Arm: 5340d553cfSPaul Beesley 5440d553cfSPaul Beesley- `Cortex-A53 MPCore Software Developers Errata Notice`_ 5540d553cfSPaul Beesley- `Cortex-A57 MPCore Software Developers Errata Notice`_ 5640d553cfSPaul Beesley- `Cortex-A72 MPCore Software Developers Errata Notice`_ 5740d553cfSPaul Beesley 5840d553cfSPaul BeesleyThe errata workarounds are implemented for a particular revision or a set of 5940d553cfSPaul Beesleyprocessor revisions. This is checked by the reset handler at runtime. Each 6040d553cfSPaul Beesleyerrata workaround is identified by its ``ID`` as specified in the processor's 6140d553cfSPaul Beesleyerrata notice document. The format of the define used to enable/disable the 6240d553cfSPaul Beesleyerrata workaround is ``ERRATA_<Processor name>_<ID>``, where the ``Processor name`` 6340d553cfSPaul Beesleyis for example ``A57`` for the ``Cortex_A57`` CPU. 6440d553cfSPaul Beesley 656a0e8e80SBoyan KaratotevRefer to :ref:`firmware_design_cpu_errata_implementation` for information on how to 6634760951SPaul Beesleywrite errata workaround functions. 6740d553cfSPaul Beesley 6840d553cfSPaul BeesleyAll workarounds are disabled by default. The platform is responsible for 6940d553cfSPaul Beesleyenabling these workarounds according to its requirement by defining the 7040d553cfSPaul Beesleyerrata workaround build flags in the platform specific makefile. In case 7140d553cfSPaul Beesleythese workarounds are enabled for the wrong CPU revision then the errata 7240d553cfSPaul Beesleyworkaround is not applied. In the DEBUG build, this is indicated by 7340d553cfSPaul Beesleyprinting a warning to the crash console. 7440d553cfSPaul Beesley 7540d553cfSPaul BeesleyIn the current implementation, a platform which has more than 1 variant 7640d553cfSPaul Beesleywith different revisions of a processor has no runtime mechanism available 7740d553cfSPaul Beesleyfor it to specify which errata workarounds should be enabled or not. 7840d553cfSPaul Beesley 7940d553cfSPaul BeesleyThe value of the build flags is 0 by default, that is, disabled. A value of 1 8040d553cfSPaul Beesleywill enable it. 8140d553cfSPaul Beesley 8240d553cfSPaul BeesleyFor Cortex-A9, the following errata build flags are defined : 8340d553cfSPaul Beesley 8440d553cfSPaul Beesley- ``ERRATA_A9_794073``: This applies errata 794073 workaround to Cortex-A9 8540d553cfSPaul Beesley CPU. This needs to be enabled for all revisions of the CPU. 8640d553cfSPaul Beesley 8740d553cfSPaul BeesleyFor Cortex-A15, the following errata build flags are defined : 8840d553cfSPaul Beesley 8940d553cfSPaul Beesley- ``ERRATA_A15_816470``: This applies errata 816470 workaround to Cortex-A15 9040d553cfSPaul Beesley CPU. This needs to be enabled only for revision >= r3p0 of the CPU. 9140d553cfSPaul Beesley 9240d553cfSPaul Beesley- ``ERRATA_A15_827671``: This applies errata 827671 workaround to Cortex-A15 9340d553cfSPaul Beesley CPU. This needs to be enabled only for revision >= r3p0 of the CPU. 9440d553cfSPaul Beesley 9540d553cfSPaul BeesleyFor Cortex-A17, the following errata build flags are defined : 9640d553cfSPaul Beesley 9740d553cfSPaul Beesley- ``ERRATA_A17_852421``: This applies errata 852421 workaround to Cortex-A17 9840d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r1p2 of the CPU. 9940d553cfSPaul Beesley 10040d553cfSPaul Beesley- ``ERRATA_A17_852423``: This applies errata 852423 workaround to Cortex-A17 10140d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r1p2 of the CPU. 10240d553cfSPaul Beesley 10340d553cfSPaul BeesleyFor Cortex-A35, the following errata build flags are defined : 10440d553cfSPaul Beesley 10540d553cfSPaul Beesley- ``ERRATA_A35_855472``: This applies errata 855472 workaround to Cortex-A35 10640d553cfSPaul Beesley CPUs. This needs to be enabled only for revision r0p0 of Cortex-A35. 10740d553cfSPaul Beesley 10840d553cfSPaul BeesleyFor Cortex-A53, the following errata build flags are defined : 10940d553cfSPaul Beesley 11040d553cfSPaul Beesley- ``ERRATA_A53_819472``: This applies errata 819472 workaround to all 11140d553cfSPaul Beesley CPUs. This needs to be enabled only for revision <= r0p1 of Cortex-A53. 11240d553cfSPaul Beesley 11340d553cfSPaul Beesley- ``ERRATA_A53_824069``: This applies errata 824069 workaround to all 11440d553cfSPaul Beesley CPUs. This needs to be enabled only for revision <= r0p2 of Cortex-A53. 11540d553cfSPaul Beesley 11640d553cfSPaul Beesley- ``ERRATA_A53_826319``: This applies errata 826319 workaround to Cortex-A53 11740d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r0p2 of the CPU. 11840d553cfSPaul Beesley 11940d553cfSPaul Beesley- ``ERRATA_A53_827319``: This applies errata 827319 workaround to all 12040d553cfSPaul Beesley CPUs. This needs to be enabled only for revision <= r0p2 of Cortex-A53. 12140d553cfSPaul Beesley 12240d553cfSPaul Beesley- ``ERRATA_A53_835769``: This applies erratum 835769 workaround at compile and 12340d553cfSPaul Beesley link time to Cortex-A53 CPU. This needs to be enabled for some variants of 12440d553cfSPaul Beesley revision <= r0p4. This workaround can lead the linker to create ``*.stub`` 12540d553cfSPaul Beesley sections. 12640d553cfSPaul Beesley 12740d553cfSPaul Beesley- ``ERRATA_A53_836870``: This applies errata 836870 workaround to Cortex-A53 12840d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r0p3 of the CPU. From 129e37dfd3cSBoyan Karatotev r0p4 and onwards, this errata is enabled by default in hardware. Identical to 130e37dfd3cSBoyan Karatotev ``A53_DISABLE_NON_TEMPORAL_HINT``. 13140d553cfSPaul Beesley 13240d553cfSPaul Beesley- ``ERRATA_A53_843419``: This applies erratum 843419 workaround at link time 13340d553cfSPaul Beesley to Cortex-A53 CPU. This needs to be enabled for some variants of revision 13440d553cfSPaul Beesley <= r0p4. This workaround can lead the linker to emit ``*.stub`` sections 13540d553cfSPaul Beesley which are 4kB aligned. 13640d553cfSPaul Beesley 13740d553cfSPaul Beesley- ``ERRATA_A53_855873``: This applies errata 855873 workaround to Cortex-A53 13840d553cfSPaul Beesley CPUs. Though the erratum is present in every revision of the CPU, 13940d553cfSPaul Beesley this workaround is only applied to CPUs from r0p3 onwards, which feature 14040d553cfSPaul Beesley a chicken bit in CPUACTLR_EL1 to enable a hardware workaround. 14140d553cfSPaul Beesley Earlier revisions of the CPU have other errata which require the same 14240d553cfSPaul Beesley workaround in software, so they should be covered anyway. 14340d553cfSPaul Beesley 144e008a29aSManish V Badarkhe- ``ERRATA_A53_1530924``: This applies errata 1530924 workaround to all 145e008a29aSManish V Badarkhe revisions of Cortex-A53 CPU. 146e008a29aSManish V Badarkhe 14740d553cfSPaul BeesleyFor Cortex-A55, the following errata build flags are defined : 14840d553cfSPaul Beesley 14940d553cfSPaul Beesley- ``ERRATA_A55_768277``: This applies errata 768277 workaround to Cortex-A55 15040d553cfSPaul Beesley CPU. This needs to be enabled only for revision r0p0 of the CPU. 15140d553cfSPaul Beesley 15240d553cfSPaul Beesley- ``ERRATA_A55_778703``: This applies errata 778703 workaround to Cortex-A55 15340d553cfSPaul Beesley CPU. This needs to be enabled only for revision r0p0 of the CPU. 15440d553cfSPaul Beesley 15540d553cfSPaul Beesley- ``ERRATA_A55_798797``: This applies errata 798797 workaround to Cortex-A55 15640d553cfSPaul Beesley CPU. This needs to be enabled only for revision r0p0 of the CPU. 15740d553cfSPaul Beesley 15840d553cfSPaul Beesley- ``ERRATA_A55_846532``: This applies errata 846532 workaround to Cortex-A55 15940d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r0p1 of the CPU. 16040d553cfSPaul Beesley 16140d553cfSPaul Beesley- ``ERRATA_A55_903758``: This applies errata 903758 workaround to Cortex-A55 16240d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r0p1 of the CPU. 16340d553cfSPaul Beesley 1649af07df0SAmbroise Vincent- ``ERRATA_A55_1221012``: This applies errata 1221012 workaround to Cortex-A55 1659af07df0SAmbroise Vincent CPU. This needs to be enabled only for revision <= r1p0 of the CPU. 1669af07df0SAmbroise Vincent 167e008a29aSManish V Badarkhe- ``ERRATA_A55_1530923``: This applies errata 1530923 workaround to all 168e008a29aSManish V Badarkhe revisions of Cortex-A55 CPU. 169e008a29aSManish V Badarkhe 17040d553cfSPaul BeesleyFor Cortex-A57, the following errata build flags are defined : 17140d553cfSPaul Beesley 17240d553cfSPaul Beesley- ``ERRATA_A57_806969``: This applies errata 806969 workaround to Cortex-A57 17340d553cfSPaul Beesley CPU. This needs to be enabled only for revision r0p0 of the CPU. 17440d553cfSPaul Beesley 17540d553cfSPaul Beesley- ``ERRATA_A57_813419``: This applies errata 813419 workaround to Cortex-A57 17640d553cfSPaul Beesley CPU. This needs to be enabled only for revision r0p0 of the CPU. 17740d553cfSPaul Beesley 17840d553cfSPaul Beesley- ``ERRATA_A57_813420``: This applies errata 813420 workaround to Cortex-A57 17940d553cfSPaul Beesley CPU. This needs to be enabled only for revision r0p0 of the CPU. 18040d553cfSPaul Beesley 18140d553cfSPaul Beesley- ``ERRATA_A57_814670``: This applies errata 814670 workaround to Cortex-A57 18240d553cfSPaul Beesley CPU. This needs to be enabled only for revision r0p0 of the CPU. 18340d553cfSPaul Beesley 18440d553cfSPaul Beesley- ``ERRATA_A57_817169``: This applies errata 817169 workaround to Cortex-A57 18540d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r0p1 of the CPU. 18640d553cfSPaul Beesley 18740d553cfSPaul Beesley- ``ERRATA_A57_826974``: This applies errata 826974 workaround to Cortex-A57 18840d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r1p1 of the CPU. 18940d553cfSPaul Beesley 19040d553cfSPaul Beesley- ``ERRATA_A57_826977``: This applies errata 826977 workaround to Cortex-A57 19140d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r1p1 of the CPU. 19240d553cfSPaul Beesley 19340d553cfSPaul Beesley- ``ERRATA_A57_828024``: This applies errata 828024 workaround to Cortex-A57 19440d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r1p1 of the CPU. 19540d553cfSPaul Beesley 19640d553cfSPaul Beesley- ``ERRATA_A57_829520``: This applies errata 829520 workaround to Cortex-A57 19740d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r1p2 of the CPU. 19840d553cfSPaul Beesley 19940d553cfSPaul Beesley- ``ERRATA_A57_833471``: This applies errata 833471 workaround to Cortex-A57 20040d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r1p2 of the CPU. 20140d553cfSPaul Beesley 20240d553cfSPaul Beesley- ``ERRATA_A57_859972``: This applies errata 859972 workaround to Cortex-A57 20340d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r1p3 of the CPU. 20440d553cfSPaul Beesley 205e008a29aSManish V Badarkhe- ``ERRATA_A57_1319537``: This applies errata 1319537 workaround to all 206e008a29aSManish V Badarkhe revisions of Cortex-A57 CPU. 20740d553cfSPaul Beesley 20840d553cfSPaul BeesleyFor Cortex-A72, the following errata build flags are defined : 20940d553cfSPaul Beesley 21040d553cfSPaul Beesley- ``ERRATA_A72_859971``: This applies errata 859971 workaround to Cortex-A72 21140d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r0p3 of the CPU. 21240d553cfSPaul Beesley 213e008a29aSManish V Badarkhe- ``ERRATA_A72_1319367``: This applies errata 1319367 workaround to all 214e008a29aSManish V Badarkhe revisions of Cortex-A72 CPU. 215e008a29aSManish V Badarkhe 21640d553cfSPaul BeesleyFor Cortex-A73, the following errata build flags are defined : 21740d553cfSPaul Beesley 21840d553cfSPaul Beesley- ``ERRATA_A73_852427``: This applies errata 852427 workaround to Cortex-A73 21940d553cfSPaul Beesley CPU. This needs to be enabled only for revision r0p0 of the CPU. 22040d553cfSPaul Beesley 22140d553cfSPaul Beesley- ``ERRATA_A73_855423``: This applies errata 855423 workaround to Cortex-A73 22240d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r0p1 of the CPU. 22340d553cfSPaul Beesley 22440d553cfSPaul BeesleyFor Cortex-A75, the following errata build flags are defined : 22540d553cfSPaul Beesley 22640d553cfSPaul Beesley- ``ERRATA_A75_764081``: This applies errata 764081 workaround to Cortex-A75 22740d553cfSPaul Beesley CPU. This needs to be enabled only for revision r0p0 of the CPU. 22840d553cfSPaul Beesley 22940d553cfSPaul Beesley- ``ERRATA_A75_790748``: This applies errata 790748 workaround to Cortex-A75 23040d553cfSPaul Beesley CPU. This needs to be enabled only for revision r0p0 of the CPU. 23140d553cfSPaul Beesley 23240d553cfSPaul BeesleyFor Cortex-A76, the following errata build flags are defined : 23340d553cfSPaul Beesley 23440d553cfSPaul Beesley- ``ERRATA_A76_1073348``: This applies errata 1073348 workaround to Cortex-A76 23540d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r1p0 of the CPU. 23640d553cfSPaul Beesley 23740d553cfSPaul Beesley- ``ERRATA_A76_1130799``: This applies errata 1130799 workaround to Cortex-A76 23840d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r2p0 of the CPU. 23940d553cfSPaul Beesley 24040d553cfSPaul Beesley- ``ERRATA_A76_1220197``: This applies errata 1220197 workaround to Cortex-A76 24140d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r2p0 of the CPU. 24240d553cfSPaul Beesley 24340d553cfSPaul Beesley- ``ERRATA_A76_1257314``: This applies errata 1257314 workaround to Cortex-A76 24440d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r3p0 of the CPU. 24540d553cfSPaul Beesley 24640d553cfSPaul Beesley- ``ERRATA_A76_1262606``: This applies errata 1262606 workaround to Cortex-A76 24740d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r3p0 of the CPU. 24840d553cfSPaul Beesley 24940d553cfSPaul Beesley- ``ERRATA_A76_1262888``: This applies errata 1262888 workaround to Cortex-A76 25040d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r3p0 of the CPU. 25140d553cfSPaul Beesley 25240d553cfSPaul Beesley- ``ERRATA_A76_1275112``: This applies errata 1275112 workaround to Cortex-A76 25340d553cfSPaul Beesley CPU. This needs to be enabled only for revision <= r3p0 of the CPU. 25440d553cfSPaul Beesley 255d7b08e69Sjohpow01- ``ERRATA_A76_1791580``: This applies errata 1791580 workaround to Cortex-A76 256d7b08e69Sjohpow01 CPU. This needs to be enabled only for revision <= r4p0 of the CPU. 257d7b08e69Sjohpow01 258e008a29aSManish V Badarkhe- ``ERRATA_A76_1165522``: This applies errata 1165522 workaround to all 259e008a29aSManish V Badarkhe revisions of Cortex-A76 CPU. This errata is fixed in r3p0 but due to 260e008a29aSManish V Badarkhe limitation of errata framework this errata is applied to all revisions 261e008a29aSManish V Badarkhe of Cortex-A76 CPU. 262e008a29aSManish V Badarkhe 26355ff05f3Sjohpow01- ``ERRATA_A76_1868343``: This applies errata 1868343 workaround to Cortex-A76 26455ff05f3Sjohpow01 CPU. This needs to be enabled only for revision <= r4p0 of the CPU. 26555ff05f3Sjohpow01 2663f0d8369Sjohpow01- ``ERRATA_A76_1946160``: This applies errata 1946160 workaround to Cortex-A76 2673f0d8369Sjohpow01 CPU. This needs to be enabled only for revisions r3p0 - r4p1 of the CPU. 2683f0d8369Sjohpow01 26949273098SBipin Ravi- ``ERRATA_A76_2743102``: This applies errata 2743102 workaround to Cortex-A76 27049273098SBipin Ravi CPU. This needs to be enabled for all revisions <= r4p1 of the CPU and is 27149273098SBipin Ravi still open. 27249273098SBipin Ravi 27362bbfe82Sjohpow01For Cortex-A77, the following errata build flags are defined : 27462bbfe82Sjohpow01 275aa3efe3dSlaurenw-arm- ``ERRATA_A77_1508412``: This applies errata 1508412 workaround to Cortex-A77 276aa3efe3dSlaurenw-arm CPU. This needs to be enabled only for revision <= r1p0 of the CPU. 277aa3efe3dSlaurenw-arm 27835c75377Sjohpow01- ``ERRATA_A77_1925769``: This applies errata 1925769 workaround to Cortex-A77 27935c75377Sjohpow01 CPU. This needs to be enabled only for revision <= r1p1 of the CPU. 28035c75377Sjohpow01 281a492edc4Slaurenw-arm- ``ERRATA_A77_1946167``: This applies errata 1946167 workaround to Cortex-A77 282a492edc4Slaurenw-arm CPU. This needs to be enabled only for revision <= r1p1 of the CPU. 283a492edc4Slaurenw-arm 2843f0bec7cSjohpow01- ``ERRATA_A77_1791578``: This applies errata 1791578 workaround to Cortex-A77 2853f0bec7cSjohpow01 CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open. 2863f0bec7cSjohpow01 2877bf1a7aaSBipin Ravi- ``ERRATA_A77_2356587``: This applies errata 2356587 workaround to Cortex-A77 2887bf1a7aaSBipin Ravi CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open. 2897bf1a7aaSBipin Ravi 29008e2fdbdSBoyan Karatotev - ``ERRATA_A77_1800714``: This applies errata 1800714 workaround to Cortex-A77 29108e2fdbdSBoyan Karatotev CPU. This needs to be enabled for revisions <= r1p1 of the CPU. 29208e2fdbdSBoyan Karatotev 2934fdeaffeSBoyan Karatotev - ``ERRATA_A77_2743100``: This applies errata 2743100 workaround to Cortex-A77 2944fdeaffeSBoyan Karatotev CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open. 2954fdeaffeSBoyan Karatotev 2963f35709cSJimmy BrissonFor Cortex-A78, the following errata build flags are defined : 29783e95524SMadhukar Pappireddy 2983f35709cSJimmy Brisson- ``ERRATA_A78_1688305``: This applies errata 1688305 workaround to Cortex-A78 2993f35709cSJimmy Brisson CPU. This needs to be enabled only for revision r0p0 - r1p0 of the CPU. 30083e95524SMadhukar Pappireddy 301e26c59d2Sjohpow01- ``ERRATA_A78_1941498``: This applies errata 1941498 workaround to Cortex-A78 302e26c59d2Sjohpow01 CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 of the CPU. 303e26c59d2Sjohpow01 3043a2710dcSjohpow01- ``ERRATA_A78_1951500``: This applies errata 1951500 workaround to Cortex-A78 3053a2710dcSjohpow01 CPU. This needs to be enabled for revisions r1p0 and r1p1, r0p0 has the same 3063a2710dcSjohpow01 issue but there is no workaround for that revision. 3073a2710dcSjohpow01 3081a691455Sjohpow01- ``ERRATA_A78_1821534``: This applies errata 1821534 workaround to Cortex-A78 3091a691455Sjohpow01 CPU. This needs to be enabled for revisions r0p0 and r1p0. 3101a691455Sjohpow01 31100bee997Snayanpatel-arm- ``ERRATA_A78_1952683``: This applies errata 1952683 workaround to Cortex-A78 31200bee997Snayanpatel-arm CPU. This needs to be enabled for revision r0p0, it is fixed in r1p0. 31300bee997Snayanpatel-arm 314b36fe212Snayanpatel-arm- ``ERRATA_A78_2132060``: This applies errata 2132060 workaround to Cortex-A78 315b36fe212Snayanpatel-arm CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2. It 316b36fe212Snayanpatel-arm is still open. 317b36fe212Snayanpatel-arm 3181ea9190cSjohpow01- ``ERRATA_A78_2242635``: This applies errata 2242635 workaround to Cortex-A78 3191ea9190cSjohpow01 CPU. This needs to be enabled for revisions r1p0, r1p1, and r1p2. The issue 3201ea9190cSjohpow01 is present in r0p0 but there is no workaround. It is still open. 3211ea9190cSjohpow01 3225d796b3aSJohn Powell- ``ERRATA_A78_2376745``: This applies errata 2376745 workaround to Cortex-A78 3235d796b3aSJohn Powell CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2, and 3245d796b3aSJohn Powell it is still open. 3255d796b3aSJohn Powell 3263b577ed5SJohn Powell- ``ERRATA_A78_2395406``: This applies errata 2395406 workaround to Cortex-A78 3273b577ed5SJohn Powell CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2, and 3283b577ed5SJohn Powell it is still open. 3293b577ed5SJohn Powell 330ab062f05SSona Mathew- ``ERRATA_A78_2712571``: This applies erratum 2712571 workaround to Cortex-A78 331ab062f05SSona Mathew CPU, this erratum affects system configurations that do not use an ARM 332ab062f05SSona Mathew interconnect IP. This needs to be enabled for revisions r0p0, r1p0, r1p1 333ab062f05SSona Mathew and r1p2 and it is still open. 334ab062f05SSona Mathew 335a63332c5SBipin Ravi- ``ERRATA_A78_2742426``: This applies erratum 2742426 workaround to Cortex-A78 336a63332c5SBipin Ravi CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1 and r1p2 and 337a63332c5SBipin Ravi it is still open. 338a63332c5SBipin Ravi 339b10afcceSBipin Ravi- ``ERRATA_A78_2772019``: This applies errata 2772019 workaround to Cortex-A78 340b10afcceSBipin Ravi CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2, and 341b10afcceSBipin Ravi it is still open. 342b10afcceSBipin Ravi 3437d1700c4SSona Mathew- ``ERRATA_A78_2779479``: This applies erratum 2779479 workaround to Cortex-A78 3447d1700c4SSona Mathew CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1 and r1p2 and 3457d1700c4SSona Mathew it is still open. 3467d1700c4SSona Mathew 3478913047aSVarun WadekarFor Cortex-A78AE, the following errata build flags are defined : 3488913047aSVarun Wadekar 34992e87084SVarun Wadekar- ``ERRATA_A78_AE_1941500`` : This applies errata 1941500 workaround to 35092e87084SVarun Wadekar Cortex-A78AE CPU. This needs to be enabled for revisions r0p0 and r0p1. 35192e87084SVarun Wadekar This erratum is still open. 35247d6f5ffSVarun Wadekar 35392e87084SVarun Wadekar- ``ERRATA_A78_AE_1951502`` : This applies errata 1951502 workaround to 35492e87084SVarun Wadekar Cortex-A78AE CPU. This needs to be enabled for revisions r0p0 and r0p1. This 35592e87084SVarun Wadekar erratum is still open. 35692e87084SVarun Wadekar 35792e87084SVarun Wadekar- ``ERRATA_A78_AE_2376748`` : This applies errata 2376748 workaround to 358c814619aSSona Mathew Cortex-A78AE CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2. 359c814619aSSona Mathew This erratum is still open. 3608913047aSVarun Wadekar 3613f4d81dfSVarun Wadekar- ``ERRATA_A78_AE_2395408`` : This applies errata 2395408 workaround to 3623f4d81dfSVarun Wadekar Cortex-A78AE CPU. This needs to be enabled for revisions r0p0 and r0p1. This 3633f4d81dfSVarun Wadekar erratum is still open. 3643f4d81dfSVarun Wadekar 365ab062f05SSona Mathew- ``ERRATA_A78_AE_2712574`` : This applies erratum 2712574 workaround to 366ab062f05SSona Mathew Cortex-A78AE CPU. This erratum affects system configurations that do not use 367ab062f05SSona Mathew an ARM interconnect IP. This needs to be enabled for revisions r0p0, r0p1 and 368ab062f05SSona Mathew r0p2. This erratum is still open. 369ab062f05SSona Mathew 3708008babdSlaurenw-armFor Cortex-A78C, the following errata build flags are defined : 3718008babdSlaurenw-arm 372672eb21eSBipin Ravi- ``ERRATA_A78C_1827430`` : This applies errata 1827430 workaround to 373672eb21eSBipin Ravi Cortex-A78C CPU. This needs to be enabled for revision r0p0. The erratum is 374672eb21eSBipin Ravi fixed in r0p1. 375672eb21eSBipin Ravi 376b01a59ebSBipin Ravi- ``ERRATA_A78C_1827440`` : This applies errata 1827440 workaround to 377b01a59ebSBipin Ravi Cortex-A78C CPU. This needs to be enabled for revision r0p0. The erratum is 378b01a59ebSBipin Ravi fixed in r0p1. 379b01a59ebSBipin Ravi 3808008babdSlaurenw-arm- ``ERRATA_A78C_2132064`` : This applies errata 2132064 workaround to 3818008babdSlaurenw-arm Cortex-A78C CPU. This needs to be enabled for revisions r0p1, r0p2 and 3828008babdSlaurenw-arm it is still open. 3838008babdSlaurenw-arm 3846979f47fSBipin Ravi- ``ERRATA_A78C_2242638`` : This applies errata 2242638 workaround to 3856979f47fSBipin Ravi Cortex-A78C CPU. This needs to be enabled for revisions r0p1, r0p2 and 3866979f47fSBipin Ravi it is still open. 3876979f47fSBipin Ravi 3885d3c1f58SAkram Ahmad- ``ERRATA_A78C_2376749`` : This applies errata 2376749 workaround to 3895d3c1f58SAkram Ahmad Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2. This 3905d3c1f58SAkram Ahmad erratum is still open. 3915d3c1f58SAkram Ahmad 3924b6f0026SAkram Ahmad- ``ERRATA_A78C_2395411`` : This applies errata 2395411 workaround to 3934b6f0026SAkram Ahmad Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2. This 3944b6f0026SAkram Ahmad erratum is still open. 3954b6f0026SAkram Ahmad 39668cac6a0SBipin Ravi- ``ERRATA_A78C_2683027`` : This applies errata 2683027 workaround to 39768cac6a0SBipin Ravi Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2. This 39868cac6a0SBipin Ravi erratum is still open. 39968cac6a0SBipin Ravi 400ab062f05SSona Mathew- ``ERRATA_A78C_2712575`` : This applies erratum 2712575 workaround to 401ab062f05SSona Mathew Cortex-A78C CPU, this erratum affects system configurations that do not use 402ab062f05SSona Mathew an ARM interconnect IP. This needs to be enabled for revisions r0p1 and r0p2 403ab062f05SSona Mathew and is still open. 404ab062f05SSona Mathew 40581d4094dSSona Mathew- ``ERRATA_A78C_2743232`` : This applies erratum 2743232 workaround to 40681d4094dSSona Mathew Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2. 40781d4094dSSona Mathew This erratum is still open. 40881d4094dSSona Mathew 40900230e37SBipin Ravi- ``ERRATA_A78C_2772121`` : This applies errata 2772121 workaround to 41000230e37SBipin Ravi Cortex-A78C CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2. 41100230e37SBipin Ravi This erratum is still open. 41200230e37SBipin Ravi 41366bf3ba4SBipin Ravi- ``ERRATA_A78C_2779484`` : This applies errata 2779484 workaround to 41466bf3ba4SBipin Ravi Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2. 41566bf3ba4SBipin Ravi This erratum is still open. 41666bf3ba4SBipin Ravi 4177b76c20dSOkash KhawajaFor Cortex-X1 CPU, the following errata build flags are defined: 4187b76c20dSOkash Khawaja 4197b76c20dSOkash Khawaja- ``ERRATA_X1_1821534`` : This applies errata 1821534 workaround to Cortex-X1 4207b76c20dSOkash Khawaja CPU. This needs to be enabled only for revision <= r1p0 of the CPU. 4217b76c20dSOkash Khawaja 4227b76c20dSOkash Khawaja- ``ERRATA_X1_1688305`` : This applies errata 1688305 workaround to Cortex-X1 4237b76c20dSOkash Khawaja CPU. This needs to be enabled only for revision <= r1p0 of the CPU. 4247b76c20dSOkash Khawaja 4257b76c20dSOkash Khawaja- ``ERRATA_X1_1827429`` : This applies errata 1827429 workaround to Cortex-X1 4267b76c20dSOkash Khawaja CPU. This needs to be enabled only for revision <= r1p0 of the CPU. 4277b76c20dSOkash Khawaja 428a601afe1Slauwal01For Neoverse N1, the following errata build flags are defined : 429a601afe1Slauwal01 430a601afe1Slauwal01- ``ERRATA_N1_1073348``: This applies errata 1073348 workaround to Neoverse-N1 431a601afe1Slauwal01 CPU. This needs to be enabled only for revision r0p0 and r1p0 of the CPU. 432a601afe1Slauwal01 433e34606f2Slauwal01- ``ERRATA_N1_1130799``: This applies errata 1130799 workaround to Neoverse-N1 434e34606f2Slauwal01 CPU. This needs to be enabled only for revision <= r2p0 of the CPU. 435e34606f2Slauwal01 4362017ab24Slauwal01- ``ERRATA_N1_1165347``: This applies errata 1165347 workaround to Neoverse-N1 4372017ab24Slauwal01 CPU. This needs to be enabled only for revision <= r2p0 of the CPU. 4382017ab24Slauwal01 439ef5fa7d4Slauwal01- ``ERRATA_N1_1207823``: This applies errata 1207823 workaround to Neoverse-N1 440ef5fa7d4Slauwal01 CPU. This needs to be enabled only for revision <= r2p0 of the CPU. 441ef5fa7d4Slauwal01 4429eceb020Slauwal01- ``ERRATA_N1_1220197``: This applies errata 1220197 workaround to Neoverse-N1 4439eceb020Slauwal01 CPU. This needs to be enabled only for revision <= r2p0 of the CPU. 4449eceb020Slauwal01 445335b3c79Slauwal01- ``ERRATA_N1_1257314``: This applies errata 1257314 workaround to Neoverse-N1 446335b3c79Slauwal01 CPU. This needs to be enabled only for revision <= r3p0 of the CPU. 447335b3c79Slauwal01 448411f4959Slauwal01- ``ERRATA_N1_1262606``: This applies errata 1262606 workaround to Neoverse-N1 449411f4959Slauwal01 CPU. This needs to be enabled only for revision <= r3p0 of the CPU. 450411f4959Slauwal01 45111c48370Slauwal01- ``ERRATA_N1_1262888``: This applies errata 1262888 workaround to Neoverse-N1 45211c48370Slauwal01 CPU. This needs to be enabled only for revision <= r3p0 of the CPU. 45311c48370Slauwal01 4544d8801feSlauwal01- ``ERRATA_N1_1275112``: This applies errata 1275112 workaround to Neoverse-N1 4554d8801feSlauwal01 CPU. This needs to be enabled only for revision <= r3p0 of the CPU. 4564d8801feSlauwal01 4575f5d0763SAndre Przywara- ``ERRATA_N1_1315703``: This applies errata 1315703 workaround to Neoverse-N1 4585f5d0763SAndre Przywara CPU. This needs to be enabled only for revision <= r3p0 of the CPU. 4595f5d0763SAndre Przywara 46080942622Slaurenw-arm- ``ERRATA_N1_1542419``: This applies errata 1542419 workaround to Neoverse-N1 46180942622Slaurenw-arm CPU. This needs to be enabled only for revisions r3p0 - r4p0 of the CPU. 46280942622Slaurenw-arm 46361f0ffc4Sjohpow01- ``ERRATA_N1_1868343``: This applies errata 1868343 workaround to Neoverse-N1 46461f0ffc4Sjohpow01 CPU. This needs to be enabled only for revision <= r4p0 of the CPU. 46561f0ffc4Sjohpow01 466263ee781Sjohpow01- ``ERRATA_N1_1946160``: This applies errata 1946160 workaround to Neoverse-N1 467263ee781Sjohpow01 CPU. This needs to be enabled for revisions r3p0, r3p1, r4p0, and r4p1, for 468263ee781Sjohpow01 revisions r0p0, r1p0, and r2p0 there is no workaround. 469263ee781Sjohpow01 4708ce40503SBipin Ravi- ``ERRATA_N1_2743102``: This applies errata 2743102 workaround to Neoverse-N1 4718ce40503SBipin Ravi CPU. This needs to be enabled for all revisions <= r4p1 of the CPU and is 4728ce40503SBipin Ravi still open. 4738ce40503SBipin Ravi 47433e3e925Sjohpow01For Neoverse V1, the following errata build flags are defined : 47533e3e925Sjohpow01 47614a6fed5SJuan Pablo Conde- ``ERRATA_V1_1618635``: This applies errata 1618635 workaround to Neoverse-V1 47714a6fed5SJuan Pablo Conde CPU. This needs to be enabled for revision r0p0 of the CPU, it is fixed in 47814a6fed5SJuan Pablo Conde r1p0. 47914a6fed5SJuan Pablo Conde 4804789cf66Slaurenw-arm- ``ERRATA_V1_1774420``: This applies errata 1774420 workaround to Neoverse-V1 4814789cf66Slaurenw-arm CPU. This needs to be enabled only for revisions r0p0 and r1p0, it is fixed 4824789cf66Slaurenw-arm in r1p1. 4834789cf66Slaurenw-arm 48433e3e925Sjohpow01- ``ERRATA_V1_1791573``: This applies errata 1791573 workaround to Neoverse-V1 48533e3e925Sjohpow01 CPU. This needs to be enabled only for revisions r0p0 and r1p0, it is fixed 48633e3e925Sjohpow01 in r1p1. 48733e3e925Sjohpow01 488143b1965Slaurenw-arm- ``ERRATA_V1_1852267``: This applies errata 1852267 workaround to Neoverse-V1 489143b1965Slaurenw-arm CPU. This needs to be enabled only for revisions r0p0 and r1p0, it is fixed 490143b1965Slaurenw-arm in r1p1. 491143b1965Slaurenw-arm 492741dd04cSlaurenw-arm- ``ERRATA_V1_1925756``: This applies errata 1925756 workaround to Neoverse-V1 493741dd04cSlaurenw-arm CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open. 494741dd04cSlaurenw-arm 495182ce101Sjohpow01- ``ERRATA_V1_1940577``: This applies errata 1940577 workaround to Neoverse-V1 496182ce101Sjohpow01 CPU. This needs to be enabled only for revision r1p0 and r1p1 of the 497182ce101Sjohpow01 CPU. 498182ce101Sjohpow01 4991a8804c3Sjohpow01- ``ERRATA_V1_1966096``: This applies errata 1966096 workaround to Neoverse-V1 5001a8804c3Sjohpow01 CPU. This needs to be enabled for revisions r1p0 and r1p1 of the CPU, the 5011a8804c3Sjohpow01 issue is present in r0p0 as well but there is no workaround for that 5021a8804c3Sjohpow01 revision. It is still open. 5031a8804c3Sjohpow01 504100d4029Sjohpow01- ``ERRATA_V1_2139242``: This applies errata 2139242 workaround to Neoverse-V1 505100d4029Sjohpow01 CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 of the 506100d4029Sjohpow01 CPU. It is still open. 507100d4029Sjohpow01 5088e140272Snayanpatel-arm- ``ERRATA_V1_2108267``: This applies errata 2108267 workaround to Neoverse-V1 5098e140272Snayanpatel-arm CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 of the CPU. 5108e140272Snayanpatel-arm It is still open. 5118e140272Snayanpatel-arm 5124c8fe6b1Sjohpow01- ``ERRATA_V1_2216392``: This applies errata 2216392 workaround to Neoverse-V1 5134c8fe6b1Sjohpow01 CPU. This needs to be enabled for revisions r1p0 and r1p1 of the CPU, the 5144c8fe6b1Sjohpow01 issue is present in r0p0 as well but there is no workaround for that 5154c8fe6b1Sjohpow01 revision. It is still open. 5164c8fe6b1Sjohpow01 51739eb5ddbSBipin Ravi- ``ERRATA_V1_2294912``: This applies errata 2294912 workaround to Neoverse-V1 518ab2b56dfSSona Mathew CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 and r1p2 of 519ab2b56dfSSona Mathew the CPU. 52057b73d55SBipin Ravi 52171ed9173SSona Mathew- ``ERRATA_V1_2348377``: This applies errata 2348377 workaroud to Neoverse-V1 52271ed9173SSona Mathew CPU. This needs to be enabled for revisions r0p0, r1p0 and r1p1 of the CPU. 52371ed9173SSona Mathew It has been fixed in r1p2. 52471ed9173SSona Mathew 52557b73d55SBipin Ravi- ``ERRATA_V1_2372203``: This applies errata 2372203 workaround to Neoverse-V1 52657b73d55SBipin Ravi CPU. This needs to be enabled for revisions r0p0, r1p0 and r1p1 of the CPU. 52739eb5ddbSBipin Ravi It is still open. 52839eb5ddbSBipin Ravi 529ab062f05SSona Mathew- ``ERRATA_V1_2701953``: This applies erratum 2701953 workaround to Neoverse-V1 530ab062f05SSona Mathew CPU, this erratum affects system configurations that do not use an ARM 531ab062f05SSona Mathew interconnect IP. This needs to be enabled for revisions r0p0, r1p0 and r1p1. 532ab062f05SSona Mathew It has been fixed in r1p2. 533ab062f05SSona Mathew 53431747f05SBipin Ravi- ``ERRATA_V1_2743093``: This applies errata 2743093 workaround to Neoverse-V1 53531747f05SBipin Ravi CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1 and r1p2 of the 53631747f05SBipin Ravi CPU. It is still open. 53731747f05SBipin Ravi 538f1c3eae9SSona Mathew- ``ERRATA_V1_2743233``: This applies erratum 2743233 workaround to Neoverse-V1 539f1c3eae9SSona Mathew CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2 of the 540f1c3eae9SSona Mathew CPU. It is still open. 541f1c3eae9SSona Mathew 5422757da06SSona Mathew- ``ERRATA_V1_2779461``: This applies erratum 2779461 workaround to Neoverse-V1 5432757da06SSona Mathew CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, r1p2 of the 5442757da06SSona Mathew CPU. It is still open. 5452757da06SSona Mathew 546ab062f05SSona MathewFor Neoverse V2, the following errata build flags are defined : 547ab062f05SSona Mathew 5488852fb5bSBipin Ravi- ``ERRATA_V2_2331132``: This applies errata 2331132 workaround to Neoverse-V2 5498852fb5bSBipin Ravi CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2. It is still 5508852fb5bSBipin Ravi open. 5518852fb5bSBipin Ravi 552c0f8ce53SBipin Ravi- ``ERRATA_V2_2618597``: This applies errata 2618597 workaround to Neoverse-V2 553c0f8ce53SBipin Ravi CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in 554c0f8ce53SBipin Ravi r0p2. 555c0f8ce53SBipin Ravi 556912c4090SBipin Ravi- ``ERRATA_V2_2662553``: This applies errata 2662553 workaround to Neoverse-V2 557912c4090SBipin Ravi CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in 558912c4090SBipin Ravi r0p2. 559912c4090SBipin Ravi 560ab062f05SSona Mathew- ``ERRATA_V2_2719103``: This applies errata 2719103 workaround to Neoverse-V2 561ab062f05SSona Mathew CPU, this affects system configurations that do not use and ARM interconnect 562ab062f05SSona Mathew IP. This needs to be enabled for revisions r0p0 and r0p1. It has been fixed 563ab062f05SSona Mathew in r0p2. 564ab062f05SSona Mathew 565b0114025SBipin Ravi- ``ERRATA_V2_2719105``: This applies errata 2719105 workaround to Neoverse-V2 566b0114025SBipin Ravi CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in 567b0114025SBipin Ravi r0p2. 568b0114025SBipin Ravi 56958dd153cSBipin Ravi- ``ERRATA_V2_2743011``: This applies errata 2743011 workaround to Neoverse-V2 57058dd153cSBipin Ravi CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in 57158dd153cSBipin Ravi r0p2. 57258dd153cSBipin Ravi 573ff342643SBipin Ravi- ``ERRATA_V2_2779510``: This applies errata 2779510 workaround to Neoverse-V2 574ff342643SBipin Ravi CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in 575ff342643SBipin Ravi r0p2. 576ff342643SBipin Ravi 57740c81ed5SMoritz Fischer- ``ERRATA_V2_2801372``: This applies errata 2801372 workaround to Neoverse-V2 57840c81ed5SMoritz Fischer CPU, this affects all configurations. This needs to be enabled for revisions 57940c81ed5SMoritz Fischer r0p0 and r0p1. It has been fixed in r0p2. 58040c81ed5SMoritz Fischer 581fbcf54aeSnayanpatel-armFor Cortex-A710, the following errata build flags are defined : 582fbcf54aeSnayanpatel-arm 583fbcf54aeSnayanpatel-arm- ``ERRATA_A710_1987031``: This applies errata 1987031 workaround to 584fbcf54aeSnayanpatel-arm Cortex-A710 CPU. This needs to be enabled only for revisions r0p0, r1p0 and 585fbcf54aeSnayanpatel-arm r2p0 of the CPU. It is still open. 586fbcf54aeSnayanpatel-arm 587a64bcc2bSnayanpatel-arm- ``ERRATA_A710_2081180``: This applies errata 2081180 workaround to 588a64bcc2bSnayanpatel-arm Cortex-A710 CPU. This needs to be enabled only for revisions r0p0, r1p0 and 589a64bcc2bSnayanpatel-arm r2p0 of the CPU. It is still open. 590a64bcc2bSnayanpatel-arm 591213afde9SBipin Ravi- ``ERRATA_A710_2055002``: This applies errata 2055002 workaround to 592213afde9SBipin Ravi Cortex-A710 CPU. This needs to be enabled for revisions r1p0, r2p0 of the CPU 593213afde9SBipin Ravi and is still open. 594213afde9SBipin Ravi 595afc2ed63SBipin Ravi- ``ERRATA_A710_2017096``: This applies errata 2017096 workaround to 596afc2ed63SBipin Ravi Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0 597afc2ed63SBipin Ravi of the CPU and is still open. 598afc2ed63SBipin Ravi 59995fe195dSnayanpatel-arm- ``ERRATA_A710_2083908``: This applies errata 2083908 workaround to 60095fe195dSnayanpatel-arm Cortex-A710 CPU. This needs to be enabled for revision r2p0 of the CPU and 60195fe195dSnayanpatel-arm is still open. 60295fe195dSnayanpatel-arm 603744bdbf7Snayanpatel-arm- ``ERRATA_A710_2058056``: This applies errata 2058056 workaround to 604744bdbf7Snayanpatel-arm Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0 6052bf7939aSSona Mathew and r2p1 of the CPU and is still open. 606744bdbf7Snayanpatel-arm 607cfe1a8f7SBipin Ravi- ``ERRATA_A710_2267065``: This applies errata 2267065 workaround to 608cfe1a8f7SBipin Ravi Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0 609cfe1a8f7SBipin Ravi of the CPU and is fixed in r2p1. 610cfe1a8f7SBipin Ravi 6118a855bd2SBipin Ravi- ``ERRATA_A710_2136059``: This applies errata 2136059 workaround to 6128a855bd2SBipin Ravi Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0 6138a855bd2SBipin Ravi of the CPU and is fixed in r2p1. 6148a855bd2SBipin Ravi 6153280e5e6SAkram Ahmad- ``ERRATA_A710_2147715``: This applies errata 2147715 workaround to 6163280e5e6SAkram Ahmad Cortex-A710 CPU. This needs to be enabled for revision r2p0 of the CPU 6173280e5e6SAkram Ahmad and is fixed in r2p1. 6183280e5e6SAkram Ahmad 619b781fcf1SJayanth Dodderi Chidanand- ``ERRATA_A710_2216384``: This applies errata 2216384 workaround to 620b781fcf1SJayanth Dodderi Chidanand Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0 621b781fcf1SJayanth Dodderi Chidanand of the CPU and is fixed in r2p1. 622b781fcf1SJayanth Dodderi Chidanand 623ef934cd1Sjohpow01- ``ERRATA_A710_2282622``: This applies errata 2282622 workaround to 62489d85ad0SBipin Ravi Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and 62589d85ad0SBipin Ravi r2p1 of the CPU and is still open. 626ef934cd1Sjohpow01 627888eafa0SBoyan Karatotev- ``ERRATA_A710_2291219``: This applies errata 2291219 workaround to 628888eafa0SBoyan Karatotev Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0 629888eafa0SBoyan Karatotev of the CPU and is fixed in r2p1. 630888eafa0SBoyan Karatotev 631af220ebbSjohpow01- ``ERRATA_A710_2008768``: This applies errata 2008768 workaround to 632af220ebbSjohpow01 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0 633af220ebbSjohpow01 of the CPU and is fixed in r2p1. 634af220ebbSjohpow01 6353220f05eSBipin Ravi- ``ERRATA_A710_2371105``: This applies errata 2371105 workaround to 6363220f05eSBipin Ravi Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0 6373220f05eSBipin Ravi of the CPU and is fixed in r2p1. 6383220f05eSBipin Ravi 639ab062f05SSona Mathew- ``ERRATA_A710_2701952``: This applies erratum 2701952 workaround to Cortex-A710 640ab062f05SSona Mathew CPU, and applies to system configurations that do not use and ARM 641ab062f05SSona Mathew interconnect IP. This needs to be enabled for r0p0, r1p0, r2p0 and r2p1 and 642ab062f05SSona Mathew is still open. 643ab062f05SSona Mathew 644d7bc2cb4SBipin Ravi- ``ERRATA_A710_2742423``: This applies errata 2742423 workaround to 645d7bc2cb4SBipin Ravi Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and 646d7bc2cb4SBipin Ravi r2p1 of the CPU and is still open. 647d7bc2cb4SBipin Ravi 648b87b02cfSBipin Ravi- ``ERRATA_A710_2768515``: This applies errata 2768515 workaround to 649b87b02cfSBipin Ravi Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and 650b87b02cfSBipin Ravi r2p1 of the CPU and is still open. 651b87b02cfSBipin Ravi 652c9508d6aSSona Mathew- ``ERRATA_A710_2778471``: This applies errata 2778471 workaround to Cortex-A710 653c9508d6aSSona Mathew CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the 654c9508d6aSSona Mathew CPU and is still open. 655c9508d6aSSona Mathew 656463b5b4aSGovindraj Raja- ``ERRATA_A710_3701772``: This applies errata 3701772 workaround to Cortex-A710 657463b5b4aSGovindraj Raja CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0, r2p1 of the 658463b5b4aSGovindraj Raja CPU and is still open. 659463b5b4aSGovindraj Raja 66065e04f27SBipin RaviFor Neoverse N2, the following errata build flags are defined : 66165e04f27SBipin Ravi 6625819e23bSnayanpatel-arm- ``ERRATA_N2_2002655``: This applies errata 2002655 workaround to Neoverse-N2 663d6d34b39SArvind Ram Prakash CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1. 6645819e23bSnayanpatel-arm 66574bfe31fSBipin Ravi- ``ERRATA_N2_2009478``: This applies errata 2009478 workaround to Neoverse-N2 66674bfe31fSBipin Ravi CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1. 66774bfe31fSBipin Ravi 66865e04f27SBipin Ravi- ``ERRATA_N2_2067956``: This applies errata 2067956 workaround to Neoverse-N2 669d6d34b39SArvind Ram Prakash CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1. 67065e04f27SBipin Ravi 6714618b2bfSBipin Ravi- ``ERRATA_N2_2025414``: This applies errata 2025414 workaround to Neoverse-N2 672d6d34b39SArvind Ram Prakash CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1. 6734618b2bfSBipin Ravi 6747cfae932SBipin Ravi- ``ERRATA_N2_2189731``: This applies errata 2189731 workaround to Neoverse-N2 675d6d34b39SArvind Ram Prakash CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1. 6761cafb08dSBipin Ravi 6771cafb08dSBipin Ravi- ``ERRATA_N2_2138956``: This applies errata 2138956 workaround to Neoverse-N2 678d6d34b39SArvind Ram Prakash CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1. 6797cfae932SBipin Ravi 680ef8f0c52Snayanpatel-arm- ``ERRATA_N2_2138953``: This applies errata 2138953 workaround to Neoverse-N2 681d6d34b39SArvind Ram Prakash CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2, r0p3 and is still open. 682ef8f0c52Snayanpatel-arm 6835819e23bSnayanpatel-arm- ``ERRATA_N2_2242415``: This applies errata 2242415 workaround to Neoverse-N2 684d6d34b39SArvind Ram Prakash CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1. 6855819e23bSnayanpatel-arm 686c948185cSnayanpatel-arm- ``ERRATA_N2_2138958``: This applies errata 2138958 workaround to Neoverse-N2 687d6d34b39SArvind Ram Prakash CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1. 688c948185cSnayanpatel-arm 689603806d1Snayanpatel-arm- ``ERRATA_N2_2242400``: This applies errata 2242400 workaround to Neoverse-N2 690d6d34b39SArvind Ram Prakash CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1. 691603806d1Snayanpatel-arm 6920d2d9992Snayanpatel-arm- ``ERRATA_N2_2280757``: This applies errata 2280757 workaround to Neoverse-N2 693d6d34b39SArvind Ram Prakash CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1. 6940d2d9992Snayanpatel-arm 69543438ad1SBoyan Karatotev- ``ERRATA_N2_2326639``: This applies errata 2326639 workaround to Neoverse-N2 69643438ad1SBoyan Karatotev CPU. This needs to be enabled for revision r0p0 of the CPU, it is fixed in 69743438ad1SBoyan Karatotev r0p1. 69843438ad1SBoyan Karatotev 69968085ad4SBipin Ravi- ``ERRATA_N2_2340933``: This applies errata 2340933 workaround to Neoverse-N2 70068085ad4SBipin Ravi CPU. This needs to be enabled for revision r0p0 of the CPU, it is fixed in 70168085ad4SBipin Ravi r0p1. 70268085ad4SBipin Ravi 7036cb8be17SBipin Ravi- ``ERRATA_N2_2346952``: This applies errata 2346952 workaround to Neoverse-N2 7046cb8be17SBipin Ravi CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2 of the CPU, 7056cb8be17SBipin Ravi it is fixed in r0p3. 7066cb8be17SBipin Ravi 707e6602d4bSAkram Ahmad- ``ERRATA_N2_2376738``: This applies errata 2376738 workaround to Neoverse-N2 708d6d34b39SArvind Ram Prakash CPU. This needs to be enabled for revision r0p0, r0p1, r0p2, r0p3 and is still open. 709e6602d4bSAkram Ahmad 710884d5156SDaniel Boulby- ``ERRATA_N2_2388450``: This applies errata 2388450 workaround to Neoverse-N2 711884d5156SDaniel Boulby CPU. This needs to be enabled for revision r0p0 of the CPU, it is fixed in 712884d5156SDaniel Boulby r0p1. 713884d5156SDaniel Boulby 714eb44035cSArvind Ram Prakash- ``ERRATA_N2_2743014``: This applies errata 2743014 workaround to Neoverse-N2 715eb44035cSArvind Ram Prakash CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2. It is fixed 716eb44035cSArvind Ram Prakash in r0p3. 717eb44035cSArvind Ram Prakash 7181ee7c823SBipin Ravi- ``ERRATA_N2_2743089``: This applies errata 2743089 workaround to Neoverse-N2 7191ee7c823SBipin Ravi CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2. It is fixed 7201ee7c823SBipin Ravi in r0p3. 7211ee7c823SBipin Ravi 722ab062f05SSona Mathew- ``ERRATA_N2_2728475``: This applies erratum 2728475 workaround to Neoverse-N2 723ab062f05SSona Mathew CPU, this erratum affects system configurations that do not use and ARM 724ab062f05SSona Mathew interconnect IP. This needs to be enabled for revisions r0p0, r0p1 and r0p2. 725ab062f05SSona Mathew It is fixed in r0p3. 726ab062f05SSona Mathew 72712d28067SArvind Ram Prakash- ``ERRATA_N2_2779511``: This applies errata 2779511 workaround to Neoverse-N2 72812d28067SArvind Ram Prakash CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2. It is fixed 72912d28067SArvind Ram Prakash in r0p3. 73012d28067SArvind Ram Prakash 7311db6cd60Sjohpow01For Cortex-X2, the following errata build flags are defined : 7321db6cd60Sjohpow01 73334ee76dbSjohpow01- ``ERRATA_X2_2002765``: This applies errata 2002765 workaround to Cortex-X2 73434ee76dbSjohpow01 CPU. This needs to be enabled for revisions r0p0, r1p0, and r2p0 of the CPU, 73534ee76dbSjohpow01 it is still open. 73634ee76dbSjohpow01 737e16045deSjohpow01- ``ERRATA_X2_2058056``: This applies errata 2058056 workaround to Cortex-X2 7388ae66d62SSona Mathew CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the CPU, 739e16045deSjohpow01 it is still open. 740e16045deSjohpow01 7411db6cd60Sjohpow01- ``ERRATA_X2_2083908``: This applies errata 2083908 workaround to Cortex-X2 7421db6cd60Sjohpow01 CPU. This needs to be enabled for revision r2p0 of the CPU, it is still open. 7431db6cd60Sjohpow01 744f9c6301dSBipin Ravi- ``ERRATA_X2_2017096``: This applies errata 2017096 workaround to Cortex-X2 745f9c6301dSBipin Ravi CPU. This needs to be enabled only for revisions r0p0, r1p0 and r2p0 of the 746f9c6301dSBipin Ravi CPU, it is fixed in r2p1. 747e7ca4433SBipin Ravi 748f9c6301dSBipin Ravi- ``ERRATA_X2_2081180``: This applies errata 2081180 workaround to Cortex-X2 749f9c6301dSBipin Ravi CPU. This needs to be enabled only for revisions r0p0, r1p0 and r2p0 of the 750f9c6301dSBipin Ravi CPU, it is fixed in r2p1. 751c060b533SBipin Ravi 752f9c6301dSBipin Ravi- ``ERRATA_X2_2216384``: This applies errata 2216384 workaround to Cortex-X2 753f9c6301dSBipin Ravi CPU. This needs to be enabled only for revisions r0p0, r1p0 and r2p0 of the 754f9c6301dSBipin Ravi CPU, it is fixed in r2p1. 7554dff7594SBipin Ravi 756f9c6301dSBipin Ravi- ``ERRATA_X2_2147715``: This applies errata 2147715 workaround to Cortex-X2 757f9c6301dSBipin Ravi CPU. This needs to be enabled only for revision r2p0 of the CPU, it is fixed 758f9c6301dSBipin Ravi in r2p1. 75963446c27SBipin Ravi 760f9c6301dSBipin Ravi- ``ERRATA_X2_2282622``: This applies errata 2282622 workaround to Cortex-X2 761f9c6301dSBipin Ravi CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the 762f9c6301dSBipin Ravi CPU and is still open. 763bc0f84deSBipin Ravi 764f9c6301dSBipin Ravi- ``ERRATA_X2_2371105``: This applies errata 2371105 workaround to Cortex-X2 765f9c6301dSBipin Ravi CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0 of the CPU 766f9c6301dSBipin Ravi and is fixed in r2p1. 767f9c6301dSBipin Ravi 768ab062f05SSona Mathew- ``ERRATA_X2_2701952``: This applies erratum 2701952 workaround to Cortex-X2 769ab062f05SSona Mathew CPU and affects system configurations that do not use an ARM interconnect IP. 770ab062f05SSona Mathew This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 and is 771ab062f05SSona Mathew still open. 772ab062f05SSona Mathew 773fe06e118SBipin Ravi- ``ERRATA_X2_2742423``: This applies errata 2742423 workaround to Cortex-X2 774fe06e118SBipin Ravi CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the 775fe06e118SBipin Ravi CPU and is still open. 776fe06e118SBipin Ravi 777f9c6301dSBipin Ravi- ``ERRATA_X2_2768515``: This applies errata 2768515 workaround to Cortex-X2 778f9c6301dSBipin Ravi CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the 779f9c6301dSBipin Ravi CPU and is still open. 7801cfde822SBipin Ravi 781b01a93d7SSona Mathew- ``ERRATA_X2_2778471``: This applies errata 2778471 workaround to Cortex-X2 782b01a93d7SSona Mathew CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the 783b01a93d7SSona Mathew CPU and it is still open. 784b01a93d7SSona Mathew 78579544126SBoyan KaratotevFor Cortex-X3, the following errata build flags are defined : 78679544126SBoyan Karatotev 7872454316cSSona Mathew- ``ERRATA_X3_2070301``: This applies errata 2070301 workaround to the Cortex-X3 7882454316cSSona Mathew CPU. This needs to be enabled only for revisions r0p0, r1p0, r1p1 and r1p2 of 7892454316cSSona Mathew the CPU and is still open. 7902454316cSSona Mathew 791a65c5ba3SBipin Ravi- ``ERRATA_X3_2266875``: This applies errata 2266875 workaround to the Cortex-X3 792a65c5ba3SBipin Ravi CPU. This needs to be enabled only for revisions r0p0 and r1p0 of the CPU, it 793a65c5ba3SBipin Ravi is fixed in r1p1. 794a65c5ba3SBipin Ravi 7953f9df2c6SBipin Ravi- ``ERRATA_X3_2302506``: This applies errata 2302506 workaround to the Cortex-X3 7963f9df2c6SBipin Ravi CPU. This needs to be enabled only for revisions r0p0, r1p0 and r1p1, it is 7973f9df2c6SBipin Ravi fixed in r1p2. 7983f9df2c6SBipin Ravi 79979544126SBoyan Karatotev- ``ERRATA_X3_2313909``: This applies errata 2313909 workaround to 80079544126SBoyan Karatotev Cortex-X3 CPU. This needs to be enabled only for revisions r0p0 and r1p0 80179544126SBoyan Karatotev of the CPU, it is fixed in r1p1. 80279544126SBoyan Karatotev 8037f69a406SBipin Ravi- ``ERRATA_X3_2372204``: This applies errata 2372204 workaround to 8047f69a406SBipin Ravi Cortex-X3 CPU. This needs to be enabled only for revisions r0p0 and r1p0 8057f69a406SBipin Ravi of the CPU, it is fixed in r1p1. 8067f69a406SBipin Ravi 807c7e698cfSHarrison Mutai- ``ERRATA_X3_2615812``: This applies errata 2615812 workaround to Cortex-X3 808c7e698cfSHarrison Mutai CPU. This needs to be enabled only for revisions r0p0, r1p0 and r1p1 of the 809f589a2a5SSona Mathew CPU, it is fixed in r1p2. 810c7e698cfSHarrison Mutai 811c1aa3fa5SBipin Ravi- ``ERRATA_X3_2641945``: This applies errata 2641945 workaround to Cortex-X3 812c1aa3fa5SBipin Ravi CPU. This needs to be enabled only for revisions r0p0 and r1p0 of the CPU. 813c1aa3fa5SBipin Ravi It is fixed in r1p1. 814c1aa3fa5SBipin Ravi 815106c4283SSona Mathew- ``ERRATA_X3_2701951``: This applies erratum 2701951 workaround to Cortex-X3 816106c4283SSona Mathew CPU and affects system configurations that do not use an ARM interconnect 817106c4283SSona Mathew IP. This needs to be applied to revisions r0p0, r1p0 and r1p1. It is fixed 818106c4283SSona Mathew in r1p2. 819106c4283SSona Mathew 8205b0e4438SSona Mathew- ``ERRATA_X3_2742421``: This applies errata 2742421 workaround to 8215b0e4438SSona Mathew Cortex-X3 CPU. This needs to be enabled only for revisions r0p0, r1p0 and 8225b0e4438SSona Mathew r1p1. It is fixed in r1p2. 8235b0e4438SSona Mathew 824f43e9f57SHarrison Mutai- ``ERRATA_X3_2743088``: This applies errata 2743088 workaround to Cortex-X3 825f43e9f57SHarrison Mutai CPU. This needs to be enabled only for revisions r0p0, r1p0 and r1p1. It is 826f43e9f57SHarrison Mutai fixed in r1p2. 827f43e9f57SHarrison Mutai 828355ce0a4SSona Mathew- ``ERRATA_X3_2779509``: This applies errata 2779509 workaround to Cortex-X3 829355ce0a4SSona Mathew CPU. This needs to be enabled only for revisions r0p0, r1p0 and r1p1 of the 830355ce0a4SSona Mathew CPU. It is fixed in r1p2. 831355ce0a4SSona Mathew 832cc41b56fSSona MathewFor Cortex-X4, the following errata build flags are defined : 833cc41b56fSSona Mathew 834cc41b56fSSona Mathew- ``ERRATA_X4_2701112``: This applies erratum 2701112 workaround to Cortex-X4 835cc41b56fSSona Mathew CPU and affects system configurations that do not use an Arm interconnect IP. 836cc41b56fSSona Mathew This needs to be enabled for revisions r0p0 and is fixed in r0p1. 837cc41b56fSSona Mathew The workaround for this erratum is not implemented in EL3, but the flag can 838cc41b56fSSona Mathew be enabled/disabled at the platform level. The flag is used when the errata ABI 839cc41b56fSSona Mathew feature is enabled and can assist the Kernel in the process of 840cc41b56fSSona Mathew mitigation of the erratum. 841cc41b56fSSona Mathew 8424a97ff51SArvind Ram Prakash- ``ERRATA_X4_2726228``: This applies erratum 2726228 workaround to Cortex-X4 8434a97ff51SArvind Ram Prakash CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in 8444a97ff51SArvind Ram Prakash r0p2. 8454a97ff51SArvind Ram Prakash 846c833ca66SBipin Ravi- ``ERRATA_X4_2740089``: This applies errata 2740089 workaround to Cortex-X4 847c833ca66SBipin Ravi CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed 848c833ca66SBipin Ravi in r0p2. 849c833ca66SBipin Ravi 85047312115SSona Mathew- ``ERRATA_X4_2763018``: This applies errata 2763018 workaround to Cortex-X4 85147312115SSona Mathew CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in r0p2. 85247312115SSona Mathew 8531e4480bbSSona Mathew- ``ERRATA_X4_2816013``: This applies errata 2816013 workaround to Cortex-X4 8541e4480bbSSona Mathew CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in r0p2. 8551e4480bbSSona Mathew 856609d08a8SArvind Ram Prakash- ``ERRATA_X4_2897503``: This applies errata 2897503 workaround to Cortex-X4 857609d08a8SArvind Ram Prakash CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in r0p2. 858609d08a8SArvind Ram Prakash 859cc461661SArvind Ram Prakash- ``ERRATA_X4_2923985``: This applies errata 2923985 workaround to Cortex-X4 860cc461661SArvind Ram Prakash CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in r0p2. 861cc461661SArvind Ram Prakash 862db7eb688SRyan Everett- ``ERRATA_X4_3076789``: This applies errata 3076789 workaround to Cortex-X4 863db7eb688SRyan Everett CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in r0p2. 864db7eb688SRyan Everett 86583435637Sjohpow01For Cortex-A510, the following errata build flags are defined : 86683435637Sjohpow01 86783435637Sjohpow01- ``ERRATA_A510_1922240``: This applies errata 1922240 workaround to 86883435637Sjohpow01 Cortex-A510 CPU. This needs to be enabled only for revision r0p0, it is 86983435637Sjohpow01 fixed in r0p1. 87083435637Sjohpow01 871d5e2512cSjohpow01- ``ERRATA_A510_2288014``: This applies errata 2288014 workaround to 872d5e2512cSjohpow01 Cortex-A510 CPU. This needs to be enabled only for revisions r0p0, r0p1, 873d5e2512cSjohpow01 r0p2, r0p3 and r1p0, it is fixed in r1p1. 874d5e2512cSjohpow01 875d48088acSjohpow01- ``ERRATA_A510_2042739``: This applies errata 2042739 workaround to 876d48088acSjohpow01 Cortex-A510 CPU. This needs to be enabled only for revisions r0p0, r0p1 and 877d48088acSjohpow01 r0p2, it is fixed in r0p3. 878d48088acSjohpow01 879e72bbe47Sjohpow01- ``ERRATA_A510_2041909``: This applies errata 2041909 workaround to 880e72bbe47Sjohpow01 Cortex-A510 CPU. This needs to be enabled only for revision r0p2 and is fixed 881e72bbe47Sjohpow01 in r0p3. The issue is also present in r0p0 and r0p1 but there is no 882e72bbe47Sjohpow01 workaround for those revisions. 883e72bbe47Sjohpow01 8846e86475dSSona Mathew- ``ERRATA_A510_2080326``: This applies errata 2080326 workaround to 8856e86475dSSona Mathew Cortex-A510 CPU. This needs to be enabled only for revision r0p2 and is 8866e86475dSSona Mathew fixed in r0p3. This issue is also present in r0p0 and r0p1 but there is no 8876e86475dSSona Mathew workaround for those revisions. 8886e86475dSSona Mathew 8897f304b02Sjohpow01- ``ERRATA_A510_2250311``: This applies errata 2250311 workaround to 8907f304b02Sjohpow01 Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2, 8917f304b02Sjohpow01 r0p3 and r1p0, it is fixed in r1p1. This workaround disables MPMM even if 8927f304b02Sjohpow01 ENABLE_MPMM=1. 8937f304b02Sjohpow01 894cc79018bSjohpow01- ``ERRATA_A510_2218950``: This applies errata 2218950 workaround to 895cc79018bSjohpow01 Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2, 896cc79018bSjohpow01 r0p3 and r1p0, it is fixed in r1p1. 897cc79018bSjohpow01 898c0959d2cSjohpow01- ``ERRATA_A510_2172148``: This applies errata 2172148 workaround to 899c0959d2cSjohpow01 Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2, 900c0959d2cSjohpow01 r0p3 and r1p0, it is fixed in r1p1. 901c0959d2cSjohpow01 90211d448c9SAkram Ahmad- ``ERRATA_A510_2347730``: This applies errata 2347730 workaround to 90311d448c9SAkram Ahmad Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2, 90411d448c9SAkram Ahmad r0p3, r1p0 and r1p1. It is fixed in r1p2. 90511d448c9SAkram Ahmad 906a67c1b1bSAkram Ahmad- ``ERRATA_A510_2371937``: This applies errata 2371937 workaround to 907a67c1b1bSAkram Ahmad Cortex-A510 CPU. This needs to applied for revisions r0p0, r0p1, r0p2, 908a67c1b1bSAkram Ahmad r0p3, r1p0, r1p1, and is fixed in r1p2. 909a67c1b1bSAkram Ahmad 910afb5d069SAkram Ahmad- ``ERRATA_A510_2666669``: This applies errata 2666669 workaround to 911afb5d069SAkram Ahmad Cortex-A510 CPU. This needs to applied for revisions r0p0, r0p1, r0p2, 912afb5d069SAkram Ahmad r0p3, r1p0, r1p1. It is fixed in r1p2. 913aea4ccf8SHarrison Mutai 914aea4ccf8SHarrison Mutai- ``ERRATA_A510_2684597``: This applies erratum 2684597 workaround to 915aea4ccf8SHarrison Mutai Cortex-A510 CPU. This needs to be applied to revision r0p0, r0p1, r0p2, 916aea4ccf8SHarrison Mutai r0p3, r1p0, r1p1 and r1p2. It is fixed in r1p3. 917afb5d069SAkram Ahmad 918f03bfc30SSona MathewFor Cortex-A520, the following errata build flags are defined : 919f03bfc30SSona Mathew 920f03bfc30SSona Mathew- ``ERRATA_A520_2630792``: This applies errata 2630792 workaround to 921f03bfc30SSona Mathew Cortex-A520 CPU. This needs to applied for revisions r0p0, r0p1 of the 922f03bfc30SSona Mathew CPU and is still open. 923f03bfc30SSona Mathew 92434db3531SArvind Ram Prakash- ``ERRATA_A520_2858100``: This applies errata 2858100 workaround to 92534db3531SArvind Ram Prakash Cortex-A520 CPU. This needs to be enabled for revisions r0p0 and r0p1. 92634db3531SArvind Ram Prakash It is still open. 92734db3531SArvind Ram Prakash 9284a97ff51SArvind Ram Prakash- ``ERRATA_A520_2938996``: This applies errata 2938996 workaround to 9294a97ff51SArvind Ram Prakash Cortex-A520 CPU. This needs to be enabled for revisions r0p0 and r0p1. 9304a97ff51SArvind Ram Prakash It is fixed in r0p2. 9314a97ff51SArvind Ram Prakash 932ab062f05SSona MathewFor Cortex-A715, the following errata build flags are defined : 933ab062f05SSona Mathew 93453b3cd25SBipin Ravi- ``ERRATA_A715_2331818``: This applies errata 2331818 workaround to 93553b3cd25SBipin Ravi Cortex-A715 CPU. This needs to be enabled for revisions r0p0 and r1p0. 93653b3cd25SBipin Ravi It is fixed in r1p1. 93753b3cd25SBipin Ravi 93833c665aeSHarrison Mutai- ``ERRATA_A715_2344187``: This applies errata 2344187 workaround to 93933c665aeSHarrison Mutai Cortex-A715 CPU. This needs to be enabled for revisions r0p0 and r1p0. It is 94033c665aeSHarrison Mutai fixed in r1p1. 94133c665aeSHarrison Mutai 94215a04615SSona Mathew- ``ERRATA_A715_2413290``: This applies errata 2413290 workaround to 94315a04615SSona Mathew Cortex-A715 CPU. This needs to be enabled only for revision r1p0 and 94415a04615SSona Mathew when SPE(Statistical profiling extension)=True. The errata is fixed 94515a04615SSona Mathew in r1p1. 94615a04615SSona Mathew 9471f732471SBipin Ravi- ``ERRATA_A715_2420947``: This applies errata 2420947 workaround to 9481f732471SBipin Ravi Cortex-A715 CPU. This needs to be enabled only for revision r1p0. 9491f732471SBipin Ravi It is fixed in r1p1. 9501f732471SBipin Ravi 951262dc9f7SBipin Ravi- ``ERRATA_A715_2429384``: This applies errata 2429384 workaround to 952262dc9f7SBipin Ravi Cortex-A715 CPU. This needs to be enabled for revision r1p0. There is no 953262dc9f7SBipin Ravi workaround for revision r0p0. It is fixed in r1p1. 954262dc9f7SBipin Ravi 9556a6b2823SBipin Ravi- ``ERRATA_A715_2561034``: This applies errata 2561034 workaround to 9566a6b2823SBipin Ravi Cortex-A715 CPU. This needs to be enabled only for revision r1p0. 9576a6b2823SBipin Ravi It is fixed in r1p1. 9586a6b2823SBipin Ravi 95910134e35SBipin Ravi- ``ERRATA_A715_2728106``: This applies errata 2728106 workaround to 96010134e35SBipin Ravi Cortex-A715 CPU. This needs to be enabled for revisions r0p0, r1p0 96110134e35SBipin Ravi and r1p1. It is fixed in r1p2. 96210134e35SBipin Ravi 96326437afdSGovindraj Raja- ``ERRATA_A715_3699560``: This applies errata 3699560 workaround to 96426437afdSGovindraj Raja Cortex-A715 CPU. This needs to be enabled for revisions r0p0, r1p0, 96526437afdSGovindraj Raja r1p2, r1p3. It is still open. 96626437afdSGovindraj Raja 9677385213eSBipin RaviFor Cortex-A720, the following errata build flags are defined : 9687385213eSBipin Ravi 969b1bde25eSArvind Ram Prakash- ``ERRATA_A720_2792132``: This applies errata 2792132 workaround to 970b1bde25eSArvind Ram Prakash Cortex-A720 CPU. This needs to be enabled for revisions r0p0 and r0p1. 971b1bde25eSArvind Ram Prakash It is fixed in r0p2. 972b1bde25eSArvind Ram Prakash 97312140908SSona Mathew- ``ERRATA_A720_2844092``: This applies errata 2844092 workaround to 97412140908SSona Mathew Cortex-A720 CPU. This needs to be enabled for revisions r0p0 and r0p1. 97512140908SSona Mathew It is fixed in r0p2. 97612140908SSona Mathew 977152f4cfaSBipin Ravi- ``ERRATA_A720_2926083``: This applies errata 2926083 workaround to 978152f4cfaSBipin Ravi Cortex-A720 CPU. This needs to be enabled for revisions r0p0 and r0p1. 979152f4cfaSBipin Ravi It is fixed in r0p2. 980152f4cfaSBipin Ravi 9817385213eSBipin Ravi- ``ERRATA_A720_2940794``: This applies errata 2940794 workaround to 9827385213eSBipin Ravi Cortex-A720 CPU. This needs to be enabled for revisions r0p0 and r0p1. 9837385213eSBipin Ravi It is fixed in r0p2. 984ab062f05SSona Mathew 985050c4a38SGovindraj Raja- ``ERRATA_A720_3699561``: This applies errata 3699561 workaround to 986050c4a38SGovindraj Raja Cortex-A720 CPU. This needs to be enabled for revisions r0p0, r0p1 987050c4a38SGovindraj Raja and r0p2. It is still open. 988050c4a38SGovindraj Raja 989*af5ae9a7SGovindraj RajaFor Cortex-A720_AE, the following errata build flags are defined : 990*af5ae9a7SGovindraj Raja 991*af5ae9a7SGovindraj Raja- ``ERRATA_A720_AE_3699562``: This applies errata 3699562 workaround 992*af5ae9a7SGovindraj Raja to Cortex-A715_AE CPU. This needs to be enabled for revisions r0p0. 993*af5ae9a7SGovindraj Raja It is still open. 994*af5ae9a7SGovindraj Raja 99540d553cfSPaul BeesleyDSU Errata Workarounds 99640d553cfSPaul Beesley---------------------- 99740d553cfSPaul Beesley 99840d553cfSPaul BeesleySimilar to CPU errata, TF-A also implements workarounds for DSU (DynamIQ 99940d553cfSPaul BeesleyShared Unit) errata. The DSU errata details can be found in the respective Arm 100040d553cfSPaul Beesleydocumentation: 100140d553cfSPaul Beesley 100240d553cfSPaul Beesley- `Arm DSU Software Developers Errata Notice`_. 100340d553cfSPaul Beesley 100440d553cfSPaul BeesleyEach erratum is identified by an ``ID``, as defined in the DSU errata notice 100540d553cfSPaul Beesleydocument. Thus, the build flags which enable/disable the errata workarounds 100640d553cfSPaul Beesleyhave the format ``ERRATA_DSU_<ID>``. The implementation and application logic 100740d553cfSPaul Beesleyof DSU errata workarounds are similar to `CPU errata workarounds`_. 100840d553cfSPaul Beesley 100940d553cfSPaul BeesleyFor DSU errata, the following build flags are defined: 101040d553cfSPaul Beesley 101140d553cfSPaul Beesley- ``ERRATA_DSU_798953``: This applies errata 798953 workaround for the 101240d553cfSPaul Beesley affected DSU configurations. This errata applies only for those DSUs that 101340d553cfSPaul Beesley revision is r0p0 (on r0p1 it is fixed). However, please note that this 101440d553cfSPaul Beesley workaround results in increased DSU power consumption on idle. 101540d553cfSPaul Beesley 101640d553cfSPaul Beesley- ``ERRATA_DSU_936184``: This applies errata 936184 workaround for the 101740d553cfSPaul Beesley affected DSU configurations. This errata applies only for those DSUs that 101840d553cfSPaul Beesley contain the ACP interface **and** the DSU revision is older than r2p0 (on 101940d553cfSPaul Beesley r2p0 it is fixed). However, please note that this workaround results in 102040d553cfSPaul Beesley increased DSU power consumption on idle. 102140d553cfSPaul Beesley 10227e3273e8SBipin Ravi- ``ERRATA_DSU_2313941``: This applies errata 2313941 workaround for the 10237e3273e8SBipin Ravi affected DSU configurations. This errata applies for those DSUs with 10247e3273e8SBipin Ravi revisions r0p0, r1p0, r2p0, r2p1, r3p0, r3p1 and is still open. However, 10257e3273e8SBipin Ravi please note that this workaround results in increased DSU power consumption 10267e3273e8SBipin Ravi on idle. 10277e3273e8SBipin Ravi 102840d553cfSPaul BeesleyCPU Specific optimizations 102940d553cfSPaul Beesley-------------------------- 103040d553cfSPaul Beesley 103140d553cfSPaul BeesleyThis section describes some of the optimizations allowed by the CPU micro 103240d553cfSPaul Beesleyarchitecture that can be enabled by the platform as desired. 103340d553cfSPaul Beesley 103440d553cfSPaul Beesley- ``SKIP_A57_L1_FLUSH_PWR_DWN``: This flag enables an optimization in the 103540d553cfSPaul Beesley Cortex-A57 cluster power down sequence by not flushing the Level 1 data 103640d553cfSPaul Beesley cache. The L1 data cache and the L2 unified cache are inclusive. A flush 103740d553cfSPaul Beesley of the L2 by set/way flushes any dirty lines from the L1 as well. This 103840d553cfSPaul Beesley is a known safe deviation from the Cortex-A57 TRM defined power down 103940d553cfSPaul Beesley sequence. Each Cortex-A57 based platform must make its own decision on 104040d553cfSPaul Beesley whether to use the optimization. 104140d553cfSPaul Beesley 104240d553cfSPaul Beesley- ``A53_DISABLE_NON_TEMPORAL_HINT``: This flag disables the cache non-temporal 104340d553cfSPaul Beesley hint. The LDNP/STNP instructions as implemented on Cortex-A53 do not behave 104440d553cfSPaul Beesley in a way most programmers expect, and will most probably result in a 104540d553cfSPaul Beesley significant speed degradation to any code that employs them. The Armv8-A 104640d553cfSPaul Beesley architecture (see Arm DDI 0487A.h, section D3.4.3) allows cores to ignore 104740d553cfSPaul Beesley the non-temporal hint and treat LDNP/STNP as LDP/STP instead. Enabling this 104840d553cfSPaul Beesley flag enforces this behaviour. This needs to be enabled only for revisions 104940d553cfSPaul Beesley <= r0p3 of the CPU and is enabled by default. 105040d553cfSPaul Beesley 105140d553cfSPaul Beesley- ``A57_DISABLE_NON_TEMPORAL_HINT``: This flag has the same behaviour as 105240d553cfSPaul Beesley ``A53_DISABLE_NON_TEMPORAL_HINT`` but for Cortex-A57. This needs to be 105340d553cfSPaul Beesley enabled only for revisions <= r1p2 of the CPU and is enabled by default, 105440d553cfSPaul Beesley as recommended in section "4.7 Non-Temporal Loads/Stores" of the 105540d553cfSPaul Beesley `Cortex-A57 Software Optimization Guide`_. 105640d553cfSPaul Beesley 1057cd0ea184SVarun Wadekar- ''A57_ENABLE_NON_CACHEABLE_LOAD_FWD'': This flag enables non-cacheable 1058cd0ea184SVarun Wadekar streaming enhancement feature for Cortex-A57 CPUs. Platforms can set 1059cd0ea184SVarun Wadekar this bit only if their memory system meets the requirement that cache 1060cd0ea184SVarun Wadekar line fill requests from the Cortex-A57 processor are atomic. Each 1061cd0ea184SVarun Wadekar Cortex-A57 based platform must make its own decision on whether to use 1062cd0ea184SVarun Wadekar the optimization. This flag is disabled by default. 1063cd0ea184SVarun Wadekar 106425bbbd2dSJavier Almansa Sobrino- ``NEOVERSE_Nx_EXTERNAL_LLC``: This flag indicates that an external last 1065f2d6b4eeSManish Pandey level cache(LLC) is present in the system, and that the DataSource field 1066f2d6b4eeSManish Pandey on the master CHI interface indicates when data is returned from the LLC. 1067f2d6b4eeSManish Pandey This is used to control how the LL_CACHE* PMU events count. 106825bbbd2dSJavier Almansa Sobrino Default value is 0 (Disabled). 1069f2d6b4eeSManish Pandey 1070e1b15b09SManish V BadarkheGIC Errata Workarounds 1071e1b15b09SManish V Badarkhe---------------------- 1072e1b15b09SManish V Badarkhe- ``GIC600_ERRATA_WA_2384374``: This flag applies part 2 of errata 2384374 1073e1b15b09SManish V Badarkhe workaround for the affected GIC600 and GIC600-AE implementations. It applies 1074e1b15b09SManish V Badarkhe to implementations of GIC600 and GIC600-AE with revisions less than or equal 1075e1b15b09SManish V Badarkhe to r1p6 and r0p2 respectively. If the platform sets GICV3_SUPPORT_GIC600, 1076e1b15b09SManish V Badarkhe then this flag is enabled; otherwise, it is 0 (Disabled). 1077e1b15b09SManish V Badarkhe 107840d553cfSPaul Beesley-------------- 107940d553cfSPaul Beesley 108023721794SArvind Ram Prakash*Copyright (c) 2014-2025, Arm Limited and Contributors. All rights reserved.* 108140d553cfSPaul Beesley 108240d553cfSPaul Beesley.. _CVE-2017-5715: http://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2017-5715 108340d553cfSPaul Beesley.. _CVE-2018-3639: http://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2018-3639 10841fe4a9d1SBipin Ravi.. _CVE-2022-23960: https://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2022-23960 108540d553cfSPaul Beesley.. _Cortex-A53 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm048406/index.html 108640d553cfSPaul Beesley.. _Cortex-A57 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm049219/index.html 108740d553cfSPaul Beesley.. _Cortex-A72 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm012079/index.html 108840d553cfSPaul Beesley.. _Cortex-A57 Software Optimization Guide: http://infocenter.arm.com/help/topic/com.arm.doc.uan0015b/Cortex_A57_Software_Optimization_Guide_external.pdf 108940d553cfSPaul Beesley.. _Arm DSU Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm138168/index.html 1090