xref: /rk3399_ARM-atf/docs/design/cpu-specific-build-macros.rst (revision 63446c27d11453faacfddecffa44d3880615d412)
140d553cfSPaul BeesleyArm CPU Specific Build Macros
240d553cfSPaul Beesley=============================
340d553cfSPaul Beesley
440d553cfSPaul BeesleyThis document describes the various build options present in the CPU specific
540d553cfSPaul Beesleyoperations framework to enable errata workarounds and to enable optimizations
640d553cfSPaul Beesleyfor a specific CPU on a platform.
740d553cfSPaul Beesley
840d553cfSPaul BeesleySecurity Vulnerability Workarounds
940d553cfSPaul Beesley----------------------------------
1040d553cfSPaul Beesley
1140d553cfSPaul BeesleyTF-A exports a series of build flags which control which security
1240d553cfSPaul Beesleyvulnerability workarounds should be applied at runtime.
1340d553cfSPaul Beesley
1440d553cfSPaul Beesley-  ``WORKAROUND_CVE_2017_5715``: Enables the security workaround for
1540d553cfSPaul Beesley   `CVE-2017-5715`_. This flag can be set to 0 by the platform if none
1640d553cfSPaul Beesley   of the PEs in the system need the workaround. Setting this flag to 0 provides
1740d553cfSPaul Beesley   no performance benefit for non-affected platforms, it just helps to comply
1840d553cfSPaul Beesley   with the recommendation in the spec regarding workaround discovery.
1940d553cfSPaul Beesley   Defaults to 1.
2040d553cfSPaul Beesley
2140d553cfSPaul Beesley-  ``WORKAROUND_CVE_2018_3639``: Enables the security workaround for
2240d553cfSPaul Beesley   `CVE-2018-3639`_. Defaults to 1. The TF-A project recommends to keep
2340d553cfSPaul Beesley   the default value of 1 even on platforms that are unaffected by
2440d553cfSPaul Beesley   CVE-2018-3639, in order to comply with the recommendation in the spec
2540d553cfSPaul Beesley   regarding workaround discovery.
2640d553cfSPaul Beesley
2740d553cfSPaul Beesley-  ``DYNAMIC_WORKAROUND_CVE_2018_3639``: Enables dynamic mitigation for
2840d553cfSPaul Beesley   `CVE-2018-3639`_. This build option should be set to 1 if the target
2940d553cfSPaul Beesley   platform contains at least 1 CPU that requires dynamic mitigation.
3040d553cfSPaul Beesley   Defaults to 0.
3140d553cfSPaul Beesley
321fe4a9d1SBipin Ravi-  ``WORKAROUND_CVE_2022_23960``: Enables mitigation for `CVE-2022-23960`_.
331fe4a9d1SBipin Ravi   This build option should be set to 1 if the target platform contains at
341fe4a9d1SBipin Ravi   least 1 CPU that requires this mitigation. Defaults to 1.
351fe4a9d1SBipin Ravi
3634760951SPaul Beesley.. _arm_cpu_macros_errata_workarounds:
3734760951SPaul Beesley
3840d553cfSPaul BeesleyCPU Errata Workarounds
3940d553cfSPaul Beesley----------------------
4040d553cfSPaul Beesley
4140d553cfSPaul BeesleyTF-A exports a series of build flags which control the errata workarounds that
4240d553cfSPaul Beesleyare applied to each CPU by the reset handler. The errata details can be found
4340d553cfSPaul Beesleyin the CPU specific errata documents published by Arm:
4440d553cfSPaul Beesley
4540d553cfSPaul Beesley-  `Cortex-A53 MPCore Software Developers Errata Notice`_
4640d553cfSPaul Beesley-  `Cortex-A57 MPCore Software Developers Errata Notice`_
4740d553cfSPaul Beesley-  `Cortex-A72 MPCore Software Developers Errata Notice`_
4840d553cfSPaul Beesley
4940d553cfSPaul BeesleyThe errata workarounds are implemented for a particular revision or a set of
5040d553cfSPaul Beesleyprocessor revisions. This is checked by the reset handler at runtime. Each
5140d553cfSPaul Beesleyerrata workaround is identified by its ``ID`` as specified in the processor's
5240d553cfSPaul Beesleyerrata notice document. The format of the define used to enable/disable the
5340d553cfSPaul Beesleyerrata workaround is ``ERRATA_<Processor name>_<ID>``, where the ``Processor name``
5440d553cfSPaul Beesleyis for example ``A57`` for the ``Cortex_A57`` CPU.
5540d553cfSPaul Beesley
5634760951SPaul BeesleyRefer to :ref:`firmware_design_cpu_errata_reporting` for information on how to
5734760951SPaul Beesleywrite errata workaround functions.
5840d553cfSPaul Beesley
5940d553cfSPaul BeesleyAll workarounds are disabled by default. The platform is responsible for
6040d553cfSPaul Beesleyenabling these workarounds according to its requirement by defining the
6140d553cfSPaul Beesleyerrata workaround build flags in the platform specific makefile. In case
6240d553cfSPaul Beesleythese workarounds are enabled for the wrong CPU revision then the errata
6340d553cfSPaul Beesleyworkaround is not applied. In the DEBUG build, this is indicated by
6440d553cfSPaul Beesleyprinting a warning to the crash console.
6540d553cfSPaul Beesley
6640d553cfSPaul BeesleyIn the current implementation, a platform which has more than 1 variant
6740d553cfSPaul Beesleywith different revisions of a processor has no runtime mechanism available
6840d553cfSPaul Beesleyfor it to specify which errata workarounds should be enabled or not.
6940d553cfSPaul Beesley
7040d553cfSPaul BeesleyThe value of the build flags is 0 by default, that is, disabled. A value of 1
7140d553cfSPaul Beesleywill enable it.
7240d553cfSPaul Beesley
7340d553cfSPaul BeesleyFor Cortex-A9, the following errata build flags are defined :
7440d553cfSPaul Beesley
7540d553cfSPaul Beesley-  ``ERRATA_A9_794073``: This applies errata 794073 workaround to Cortex-A9
7640d553cfSPaul Beesley   CPU. This needs to be enabled for all revisions of the CPU.
7740d553cfSPaul Beesley
7840d553cfSPaul BeesleyFor Cortex-A15, the following errata build flags are defined :
7940d553cfSPaul Beesley
8040d553cfSPaul Beesley-  ``ERRATA_A15_816470``: This applies errata 816470 workaround to Cortex-A15
8140d553cfSPaul Beesley   CPU. This needs to be enabled only for revision >= r3p0 of the CPU.
8240d553cfSPaul Beesley
8340d553cfSPaul Beesley-  ``ERRATA_A15_827671``: This applies errata 827671 workaround to Cortex-A15
8440d553cfSPaul Beesley   CPU. This needs to be enabled only for revision >= r3p0 of the CPU.
8540d553cfSPaul Beesley
8640d553cfSPaul BeesleyFor Cortex-A17, the following errata build flags are defined :
8740d553cfSPaul Beesley
8840d553cfSPaul Beesley-  ``ERRATA_A17_852421``: This applies errata 852421 workaround to Cortex-A17
8940d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
9040d553cfSPaul Beesley
9140d553cfSPaul Beesley-  ``ERRATA_A17_852423``: This applies errata 852423 workaround to Cortex-A17
9240d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
9340d553cfSPaul Beesley
9440d553cfSPaul BeesleyFor Cortex-A35, the following errata build flags are defined :
9540d553cfSPaul Beesley
9640d553cfSPaul Beesley-  ``ERRATA_A35_855472``: This applies errata 855472 workaround to Cortex-A35
9740d553cfSPaul Beesley   CPUs. This needs to be enabled only for revision r0p0 of Cortex-A35.
9840d553cfSPaul Beesley
9940d553cfSPaul BeesleyFor Cortex-A53, the following errata build flags are defined :
10040d553cfSPaul Beesley
10140d553cfSPaul Beesley-  ``ERRATA_A53_819472``: This applies errata 819472 workaround to all
10240d553cfSPaul Beesley   CPUs. This needs to be enabled only for revision <= r0p1 of Cortex-A53.
10340d553cfSPaul Beesley
10440d553cfSPaul Beesley-  ``ERRATA_A53_824069``: This applies errata 824069 workaround to all
10540d553cfSPaul Beesley   CPUs. This needs to be enabled only for revision <= r0p2 of Cortex-A53.
10640d553cfSPaul Beesley
10740d553cfSPaul Beesley-  ``ERRATA_A53_826319``: This applies errata 826319 workaround to Cortex-A53
10840d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r0p2 of the CPU.
10940d553cfSPaul Beesley
11040d553cfSPaul Beesley-  ``ERRATA_A53_827319``: This applies errata 827319 workaround to all
11140d553cfSPaul Beesley   CPUs. This needs to be enabled only for revision <= r0p2 of Cortex-A53.
11240d553cfSPaul Beesley
11340d553cfSPaul Beesley-  ``ERRATA_A53_835769``: This applies erratum 835769 workaround at compile and
11440d553cfSPaul Beesley   link time to Cortex-A53 CPU. This needs to be enabled for some variants of
11540d553cfSPaul Beesley   revision <= r0p4. This workaround can lead the linker to create ``*.stub``
11640d553cfSPaul Beesley   sections.
11740d553cfSPaul Beesley
11840d553cfSPaul Beesley-  ``ERRATA_A53_836870``: This applies errata 836870 workaround to Cortex-A53
11940d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r0p3 of the CPU. From
12040d553cfSPaul Beesley   r0p4 and onwards, this errata is enabled by default in hardware.
12140d553cfSPaul Beesley
12240d553cfSPaul Beesley-  ``ERRATA_A53_843419``: This applies erratum 843419 workaround at link time
12340d553cfSPaul Beesley   to Cortex-A53 CPU.  This needs to be enabled for some variants of revision
12440d553cfSPaul Beesley   <= r0p4. This workaround can lead the linker to emit ``*.stub`` sections
12540d553cfSPaul Beesley   which are 4kB aligned.
12640d553cfSPaul Beesley
12740d553cfSPaul Beesley-  ``ERRATA_A53_855873``: This applies errata 855873 workaround to Cortex-A53
12840d553cfSPaul Beesley   CPUs. Though the erratum is present in every revision of the CPU,
12940d553cfSPaul Beesley   this workaround is only applied to CPUs from r0p3 onwards, which feature
13040d553cfSPaul Beesley   a chicken bit in CPUACTLR_EL1 to enable a hardware workaround.
13140d553cfSPaul Beesley   Earlier revisions of the CPU have other errata which require the same
13240d553cfSPaul Beesley   workaround in software, so they should be covered anyway.
13340d553cfSPaul Beesley
134e008a29aSManish V Badarkhe-  ``ERRATA_A53_1530924``: This applies errata 1530924 workaround to all
135e008a29aSManish V Badarkhe   revisions of Cortex-A53 CPU.
136e008a29aSManish V Badarkhe
13740d553cfSPaul BeesleyFor Cortex-A55, the following errata build flags are defined :
13840d553cfSPaul Beesley
13940d553cfSPaul Beesley-  ``ERRATA_A55_768277``: This applies errata 768277 workaround to Cortex-A55
14040d553cfSPaul Beesley   CPU. This needs to be enabled only for revision r0p0 of the CPU.
14140d553cfSPaul Beesley
14240d553cfSPaul Beesley-  ``ERRATA_A55_778703``: This applies errata 778703 workaround to Cortex-A55
14340d553cfSPaul Beesley   CPU. This needs to be enabled only for revision r0p0 of the CPU.
14440d553cfSPaul Beesley
14540d553cfSPaul Beesley-  ``ERRATA_A55_798797``: This applies errata 798797 workaround to Cortex-A55
14640d553cfSPaul Beesley   CPU. This needs to be enabled only for revision r0p0 of the CPU.
14740d553cfSPaul Beesley
14840d553cfSPaul Beesley-  ``ERRATA_A55_846532``: This applies errata 846532 workaround to Cortex-A55
14940d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
15040d553cfSPaul Beesley
15140d553cfSPaul Beesley-  ``ERRATA_A55_903758``: This applies errata 903758 workaround to Cortex-A55
15240d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
15340d553cfSPaul Beesley
1549af07df0SAmbroise Vincent-  ``ERRATA_A55_1221012``: This applies errata 1221012 workaround to Cortex-A55
1559af07df0SAmbroise Vincent   CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
1569af07df0SAmbroise Vincent
157e008a29aSManish V Badarkhe-  ``ERRATA_A55_1530923``: This applies errata 1530923 workaround to all
158e008a29aSManish V Badarkhe   revisions of Cortex-A55 CPU.
159e008a29aSManish V Badarkhe
16040d553cfSPaul BeesleyFor Cortex-A57, the following errata build flags are defined :
16140d553cfSPaul Beesley
16240d553cfSPaul Beesley-  ``ERRATA_A57_806969``: This applies errata 806969 workaround to Cortex-A57
16340d553cfSPaul Beesley   CPU. This needs to be enabled only for revision r0p0 of the CPU.
16440d553cfSPaul Beesley
16540d553cfSPaul Beesley-  ``ERRATA_A57_813419``: This applies errata 813419 workaround to Cortex-A57
16640d553cfSPaul Beesley   CPU. This needs to be enabled only for revision r0p0 of the CPU.
16740d553cfSPaul Beesley
16840d553cfSPaul Beesley-  ``ERRATA_A57_813420``: This applies errata 813420 workaround to Cortex-A57
16940d553cfSPaul Beesley   CPU. This needs to be enabled only for revision r0p0 of the CPU.
17040d553cfSPaul Beesley
17140d553cfSPaul Beesley-  ``ERRATA_A57_814670``: This applies errata 814670 workaround to Cortex-A57
17240d553cfSPaul Beesley   CPU. This needs to be enabled only for revision r0p0 of the CPU.
17340d553cfSPaul Beesley
17440d553cfSPaul Beesley-  ``ERRATA_A57_817169``: This applies errata 817169 workaround to Cortex-A57
17540d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
17640d553cfSPaul Beesley
17740d553cfSPaul Beesley-  ``ERRATA_A57_826974``: This applies errata 826974 workaround to Cortex-A57
17840d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
17940d553cfSPaul Beesley
18040d553cfSPaul Beesley-  ``ERRATA_A57_826977``: This applies errata 826977 workaround to Cortex-A57
18140d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
18240d553cfSPaul Beesley
18340d553cfSPaul Beesley-  ``ERRATA_A57_828024``: This applies errata 828024 workaround to Cortex-A57
18440d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
18540d553cfSPaul Beesley
18640d553cfSPaul Beesley-  ``ERRATA_A57_829520``: This applies errata 829520 workaround to Cortex-A57
18740d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
18840d553cfSPaul Beesley
18940d553cfSPaul Beesley-  ``ERRATA_A57_833471``: This applies errata 833471 workaround to Cortex-A57
19040d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
19140d553cfSPaul Beesley
19240d553cfSPaul Beesley-  ``ERRATA_A57_859972``: This applies errata 859972 workaround to Cortex-A57
19340d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r1p3 of the CPU.
19440d553cfSPaul Beesley
195e008a29aSManish V Badarkhe-  ``ERRATA_A57_1319537``: This applies errata 1319537 workaround to all
196e008a29aSManish V Badarkhe   revisions of Cortex-A57 CPU.
19740d553cfSPaul Beesley
19840d553cfSPaul BeesleyFor Cortex-A72, the following errata build flags are defined :
19940d553cfSPaul Beesley
20040d553cfSPaul Beesley-  ``ERRATA_A72_859971``: This applies errata 859971 workaround to Cortex-A72
20140d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r0p3 of the CPU.
20240d553cfSPaul Beesley
203e008a29aSManish V Badarkhe-  ``ERRATA_A72_1319367``: This applies errata 1319367 workaround to all
204e008a29aSManish V Badarkhe   revisions of Cortex-A72 CPU.
205e008a29aSManish V Badarkhe
20640d553cfSPaul BeesleyFor Cortex-A73, the following errata build flags are defined :
20740d553cfSPaul Beesley
20840d553cfSPaul Beesley-  ``ERRATA_A73_852427``: This applies errata 852427 workaround to Cortex-A73
20940d553cfSPaul Beesley   CPU. This needs to be enabled only for revision r0p0 of the CPU.
21040d553cfSPaul Beesley
21140d553cfSPaul Beesley-  ``ERRATA_A73_855423``: This applies errata 855423 workaround to Cortex-A73
21240d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
21340d553cfSPaul Beesley
21440d553cfSPaul BeesleyFor Cortex-A75, the following errata build flags are defined :
21540d553cfSPaul Beesley
21640d553cfSPaul Beesley-  ``ERRATA_A75_764081``: This applies errata 764081 workaround to Cortex-A75
21740d553cfSPaul Beesley   CPU. This needs to be enabled only for revision r0p0 of the CPU.
21840d553cfSPaul Beesley
21940d553cfSPaul Beesley-  ``ERRATA_A75_790748``: This applies errata 790748 workaround to Cortex-A75
22040d553cfSPaul Beesley    CPU. This needs to be enabled only for revision r0p0 of the CPU.
22140d553cfSPaul Beesley
22240d553cfSPaul BeesleyFor Cortex-A76, the following errata build flags are defined :
22340d553cfSPaul Beesley
22440d553cfSPaul Beesley-  ``ERRATA_A76_1073348``: This applies errata 1073348 workaround to Cortex-A76
22540d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
22640d553cfSPaul Beesley
22740d553cfSPaul Beesley-  ``ERRATA_A76_1130799``: This applies errata 1130799 workaround to Cortex-A76
22840d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
22940d553cfSPaul Beesley
23040d553cfSPaul Beesley-  ``ERRATA_A76_1220197``: This applies errata 1220197 workaround to Cortex-A76
23140d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
23240d553cfSPaul Beesley
23340d553cfSPaul Beesley-  ``ERRATA_A76_1257314``: This applies errata 1257314 workaround to Cortex-A76
23440d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
23540d553cfSPaul Beesley
23640d553cfSPaul Beesley-  ``ERRATA_A76_1262606``: This applies errata 1262606 workaround to Cortex-A76
23740d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
23840d553cfSPaul Beesley
23940d553cfSPaul Beesley-  ``ERRATA_A76_1262888``: This applies errata 1262888 workaround to Cortex-A76
24040d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
24140d553cfSPaul Beesley
24240d553cfSPaul Beesley-  ``ERRATA_A76_1275112``: This applies errata 1275112 workaround to Cortex-A76
24340d553cfSPaul Beesley   CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
24440d553cfSPaul Beesley
245d7b08e69Sjohpow01-  ``ERRATA_A76_1791580``: This applies errata 1791580 workaround to Cortex-A76
246d7b08e69Sjohpow01   CPU. This needs to be enabled only for revision <= r4p0 of the CPU.
247d7b08e69Sjohpow01
248e008a29aSManish V Badarkhe-  ``ERRATA_A76_1165522``: This applies errata 1165522 workaround to all
249e008a29aSManish V Badarkhe   revisions of Cortex-A76 CPU. This errata is fixed in r3p0 but due to
250e008a29aSManish V Badarkhe   limitation of errata framework this errata is applied to all revisions
251e008a29aSManish V Badarkhe   of Cortex-A76 CPU.
252e008a29aSManish V Badarkhe
25355ff05f3Sjohpow01-  ``ERRATA_A76_1868343``: This applies errata 1868343 workaround to Cortex-A76
25455ff05f3Sjohpow01   CPU. This needs to be enabled only for revision <= r4p0 of the CPU.
25555ff05f3Sjohpow01
2563f0d8369Sjohpow01-  ``ERRATA_A76_1946160``: This applies errata 1946160 workaround to Cortex-A76
2573f0d8369Sjohpow01   CPU. This needs to be enabled only for revisions r3p0 - r4p1 of the CPU.
2583f0d8369Sjohpow01
25962bbfe82Sjohpow01For Cortex-A77, the following errata build flags are defined :
26062bbfe82Sjohpow01
261aa3efe3dSlaurenw-arm-  ``ERRATA_A77_1508412``: This applies errata 1508412 workaround to Cortex-A77
262aa3efe3dSlaurenw-arm   CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
263aa3efe3dSlaurenw-arm
26435c75377Sjohpow01-  ``ERRATA_A77_1925769``: This applies errata 1925769 workaround to Cortex-A77
26535c75377Sjohpow01   CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
26635c75377Sjohpow01
267a492edc4Slaurenw-arm-  ``ERRATA_A77_1946167``: This applies errata 1946167 workaround to Cortex-A77
268a492edc4Slaurenw-arm   CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
269a492edc4Slaurenw-arm
2703f0bec7cSjohpow01-  ``ERRATA_A77_1791578``: This applies errata 1791578 workaround to Cortex-A77
2713f0bec7cSjohpow01   CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open.
2723f0bec7cSjohpow01
2733f35709cSJimmy BrissonFor Cortex-A78, the following errata build flags are defined :
27483e95524SMadhukar Pappireddy
2753f35709cSJimmy Brisson-  ``ERRATA_A78_1688305``: This applies errata 1688305 workaround to Cortex-A78
2763f35709cSJimmy Brisson   CPU. This needs to be enabled only for revision r0p0 - r1p0 of the CPU.
27783e95524SMadhukar Pappireddy
278e26c59d2Sjohpow01-  ``ERRATA_A78_1941498``: This applies errata 1941498 workaround to Cortex-A78
279e26c59d2Sjohpow01   CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 of the CPU.
280e26c59d2Sjohpow01
2813a2710dcSjohpow01-  ``ERRATA_A78_1951500``: This applies errata 1951500 workaround to Cortex-A78
2823a2710dcSjohpow01   CPU. This needs to be enabled for revisions r1p0 and r1p1, r0p0 has the same
2833a2710dcSjohpow01   issue but there is no workaround for that revision.
2843a2710dcSjohpow01
2851a691455Sjohpow01-  ``ERRATA_A78_1821534``: This applies errata 1821534 workaround to Cortex-A78
2861a691455Sjohpow01   CPU. This needs to be enabled for revisions r0p0 and r1p0.
2871a691455Sjohpow01
28800bee997Snayanpatel-arm-  ``ERRATA_A78_1952683``: This applies errata 1952683 workaround to Cortex-A78
28900bee997Snayanpatel-arm   CPU. This needs to be enabled for revision r0p0, it is fixed in r1p0.
29000bee997Snayanpatel-arm
291b36fe212Snayanpatel-arm-  ``ERRATA_A78_2132060``: This applies errata 2132060 workaround to Cortex-A78
292b36fe212Snayanpatel-arm   CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2. It
293b36fe212Snayanpatel-arm   is still open.
294b36fe212Snayanpatel-arm
2951ea9190cSjohpow01-  ``ERRATA_A78_2242635``: This applies errata 2242635 workaround to Cortex-A78
2961ea9190cSjohpow01   CPU. This needs to be enabled for revisions r1p0, r1p1, and r1p2. The issue
2971ea9190cSjohpow01   is present in r0p0 but there is no workaround. It is still open.
2981ea9190cSjohpow01
2998913047aSVarun WadekarFor Cortex-A78 AE, the following errata build flags are defined :
3008913047aSVarun Wadekar
30192e87084SVarun Wadekar- ``ERRATA_A78_AE_1941500`` : This applies errata 1941500 workaround to
30292e87084SVarun Wadekar   Cortex-A78 AE CPU. This needs to be enabled for revisions r0p0 and r0p1.
30392e87084SVarun Wadekar   This erratum is still open.
30447d6f5ffSVarun Wadekar
30592e87084SVarun Wadekar- ``ERRATA_A78_AE_1951502`` : This applies errata 1951502 workaround to
30692e87084SVarun Wadekar  Cortex-A78 AE CPU. This needs to be enabled for revisions r0p0 and r0p1. This
30792e87084SVarun Wadekar  erratum is still open.
30892e87084SVarun Wadekar
30992e87084SVarun Wadekar- ``ERRATA_A78_AE_2376748`` : This applies errata 2376748 workaround to
31092e87084SVarun Wadekar  Cortex-A78 AE CPU. This needs to be enabled for revisions r0p0 and r0p1. This
31192e87084SVarun Wadekar  erratum is still open.
3128913047aSVarun Wadekar
3133f4d81dfSVarun Wadekar- ``ERRATA_A78_AE_2395408`` : This applies errata 2395408 workaround to
3143f4d81dfSVarun Wadekar  Cortex-A78 AE CPU. This needs to be enabled for revisions r0p0 and r0p1. This
3153f4d81dfSVarun Wadekar  erratum is still open.
3163f4d81dfSVarun Wadekar
317a601afe1Slauwal01For Neoverse N1, the following errata build flags are defined :
318a601afe1Slauwal01
319a601afe1Slauwal01-  ``ERRATA_N1_1073348``: This applies errata 1073348 workaround to Neoverse-N1
320a601afe1Slauwal01   CPU. This needs to be enabled only for revision r0p0 and r1p0 of the CPU.
321a601afe1Slauwal01
322e34606f2Slauwal01-  ``ERRATA_N1_1130799``: This applies errata 1130799 workaround to Neoverse-N1
323e34606f2Slauwal01   CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
324e34606f2Slauwal01
3252017ab24Slauwal01-  ``ERRATA_N1_1165347``: This applies errata 1165347 workaround to Neoverse-N1
3262017ab24Slauwal01   CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
3272017ab24Slauwal01
328ef5fa7d4Slauwal01-  ``ERRATA_N1_1207823``: This applies errata 1207823 workaround to Neoverse-N1
329ef5fa7d4Slauwal01   CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
330ef5fa7d4Slauwal01
3319eceb020Slauwal01-  ``ERRATA_N1_1220197``: This applies errata 1220197 workaround to Neoverse-N1
3329eceb020Slauwal01   CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
3339eceb020Slauwal01
334335b3c79Slauwal01-  ``ERRATA_N1_1257314``: This applies errata 1257314 workaround to Neoverse-N1
335335b3c79Slauwal01   CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
336335b3c79Slauwal01
337411f4959Slauwal01-  ``ERRATA_N1_1262606``: This applies errata 1262606 workaround to Neoverse-N1
338411f4959Slauwal01   CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
339411f4959Slauwal01
34011c48370Slauwal01-  ``ERRATA_N1_1262888``: This applies errata 1262888 workaround to Neoverse-N1
34111c48370Slauwal01   CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
34211c48370Slauwal01
3434d8801feSlauwal01-  ``ERRATA_N1_1275112``: This applies errata 1275112 workaround to Neoverse-N1
3444d8801feSlauwal01   CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
3454d8801feSlauwal01
3465f5d0763SAndre Przywara-  ``ERRATA_N1_1315703``: This applies errata 1315703 workaround to Neoverse-N1
3475f5d0763SAndre Przywara   CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
3485f5d0763SAndre Przywara
34980942622Slaurenw-arm-  ``ERRATA_N1_1542419``: This applies errata 1542419 workaround to Neoverse-N1
35080942622Slaurenw-arm   CPU. This needs to be enabled only for revisions r3p0 - r4p0 of the CPU.
35180942622Slaurenw-arm
35261f0ffc4Sjohpow01-  ``ERRATA_N1_1868343``: This applies errata 1868343 workaround to Neoverse-N1
35361f0ffc4Sjohpow01   CPU. This needs to be enabled only for revision <= r4p0 of the CPU.
35461f0ffc4Sjohpow01
355263ee781Sjohpow01-  ``ERRATA_N1_1946160``: This applies errata 1946160 workaround to Neoverse-N1
356263ee781Sjohpow01   CPU. This needs to be enabled for revisions r3p0, r3p1, r4p0, and r4p1, for
357263ee781Sjohpow01   revisions r0p0, r1p0, and r2p0 there is no workaround.
358263ee781Sjohpow01
35933e3e925Sjohpow01For Neoverse V1, the following errata build flags are defined :
36033e3e925Sjohpow01
3614789cf66Slaurenw-arm-  ``ERRATA_V1_1774420``: This applies errata 1774420 workaround to Neoverse-V1
3624789cf66Slaurenw-arm   CPU. This needs to be enabled only for revisions r0p0 and r1p0, it is fixed
3634789cf66Slaurenw-arm   in r1p1.
3644789cf66Slaurenw-arm
36533e3e925Sjohpow01-  ``ERRATA_V1_1791573``: This applies errata 1791573 workaround to Neoverse-V1
36633e3e925Sjohpow01   CPU. This needs to be enabled only for revisions r0p0 and r1p0, it is fixed
36733e3e925Sjohpow01   in r1p1.
36833e3e925Sjohpow01
369143b1965Slaurenw-arm-  ``ERRATA_V1_1852267``: This applies errata 1852267 workaround to Neoverse-V1
370143b1965Slaurenw-arm   CPU. This needs to be enabled only for revisions r0p0 and r1p0, it is fixed
371143b1965Slaurenw-arm   in r1p1.
372143b1965Slaurenw-arm
373741dd04cSlaurenw-arm-  ``ERRATA_V1_1925756``: This applies errata 1925756 workaround to Neoverse-V1
374741dd04cSlaurenw-arm   CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open.
375741dd04cSlaurenw-arm
376182ce101Sjohpow01-  ``ERRATA_V1_1940577``: This applies errata 1940577 workaround to Neoverse-V1
377182ce101Sjohpow01   CPU. This needs to be enabled only for revision r1p0 and r1p1 of the
378182ce101Sjohpow01   CPU.
379182ce101Sjohpow01
3801a8804c3Sjohpow01-  ``ERRATA_V1_1966096``: This applies errata 1966096 workaround to Neoverse-V1
3811a8804c3Sjohpow01   CPU. This needs to be enabled for revisions r1p0 and r1p1 of the CPU, the
3821a8804c3Sjohpow01   issue is present in r0p0 as well but there is no workaround for that
3831a8804c3Sjohpow01   revision.  It is still open.
3841a8804c3Sjohpow01
385100d4029Sjohpow01-  ``ERRATA_V1_2139242``: This applies errata 2139242 workaround to Neoverse-V1
386100d4029Sjohpow01   CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 of the
387100d4029Sjohpow01   CPU.  It is still open.
388100d4029Sjohpow01
3898e140272Snayanpatel-arm-  ``ERRATA_V1_2108267``: This applies errata 2108267 workaround to Neoverse-V1
3908e140272Snayanpatel-arm   CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 of the CPU.
3918e140272Snayanpatel-arm   It is still open.
3928e140272Snayanpatel-arm
3934c8fe6b1Sjohpow01-  ``ERRATA_V1_2216392``: This applies errata 2216392 workaround to Neoverse-V1
3944c8fe6b1Sjohpow01   CPU. This needs to be enabled for revisions r1p0 and r1p1 of the CPU, the
3954c8fe6b1Sjohpow01   issue is present in r0p0 as well but there is no workaround for that
3964c8fe6b1Sjohpow01   revision.  It is still open.
3974c8fe6b1Sjohpow01
398fbcf54aeSnayanpatel-armFor Cortex-A710, the following errata build flags are defined :
399fbcf54aeSnayanpatel-arm
400fbcf54aeSnayanpatel-arm-  ``ERRATA_A710_1987031``: This applies errata 1987031 workaround to
401fbcf54aeSnayanpatel-arm   Cortex-A710 CPU. This needs to be enabled only for revisions r0p0, r1p0 and
402fbcf54aeSnayanpatel-arm   r2p0 of the CPU. It is still open.
403fbcf54aeSnayanpatel-arm
404a64bcc2bSnayanpatel-arm-  ``ERRATA_A710_2081180``: This applies errata 2081180 workaround to
405a64bcc2bSnayanpatel-arm   Cortex-A710 CPU. This needs to be enabled only for revisions r0p0, r1p0 and
406a64bcc2bSnayanpatel-arm   r2p0 of the CPU. It is still open.
407a64bcc2bSnayanpatel-arm
408213afde9SBipin Ravi-  ``ERRATA_A710_2055002``: This applies errata 2055002 workaround to
409213afde9SBipin Ravi   Cortex-A710 CPU. This needs to be enabled for revisions r1p0, r2p0 of the CPU
410213afde9SBipin Ravi   and is still open.
411213afde9SBipin Ravi
412afc2ed63SBipin Ravi-  ``ERRATA_A710_2017096``: This applies errata 2017096 workaround to
413afc2ed63SBipin Ravi   Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
414afc2ed63SBipin Ravi   of the CPU and is still open.
415afc2ed63SBipin Ravi
41695fe195dSnayanpatel-arm-  ``ERRATA_A710_2083908``: This applies errata 2083908 workaround to
41795fe195dSnayanpatel-arm   Cortex-A710 CPU. This needs to be enabled for revision r2p0 of the CPU and
41895fe195dSnayanpatel-arm   is still open.
41995fe195dSnayanpatel-arm
420744bdbf7Snayanpatel-arm-  ``ERRATA_A710_2058056``: This applies errata 2058056 workaround to
421744bdbf7Snayanpatel-arm   Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
422744bdbf7Snayanpatel-arm   of the CPU and is still open.
423744bdbf7Snayanpatel-arm
424cfe1a8f7SBipin Ravi-  ``ERRATA_A710_2267065``: This applies errata 2267065 workaround to
425cfe1a8f7SBipin Ravi   Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
426cfe1a8f7SBipin Ravi   of the CPU and is fixed in r2p1.
427cfe1a8f7SBipin Ravi
4288a855bd2SBipin Ravi-  ``ERRATA_A710_2136059``: This applies errata 2136059 workaround to
4298a855bd2SBipin Ravi   Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
4308a855bd2SBipin Ravi   of the CPU and is fixed in r2p1.
4318a855bd2SBipin Ravi
432ef934cd1Sjohpow01-  ``ERRATA_A710_2282622``: This applies errata 2282622 workaround to
433ef934cd1Sjohpow01   Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
434ef934cd1Sjohpow01   of the CPU and is fixed in r2p1.
435ef934cd1Sjohpow01
43665e04f27SBipin RaviFor Neoverse N2, the following errata build flags are defined :
43765e04f27SBipin Ravi
4385819e23bSnayanpatel-arm-  ``ERRATA_N2_2002655``: This applies errata 2002655 workaround to Neoverse-N2
4395819e23bSnayanpatel-arm   CPU. This needs to be enabled for revision r0p0 of the CPU, it is still open.
4405819e23bSnayanpatel-arm
44165e04f27SBipin Ravi-  ``ERRATA_N2_2067956``: This applies errata 2067956 workaround to Neoverse-N2
44265e04f27SBipin Ravi   CPU. This needs to be enabled for revision r0p0 of the CPU and is still open.
44365e04f27SBipin Ravi
4444618b2bfSBipin Ravi-  ``ERRATA_N2_2025414``: This applies errata 2025414 workaround to Neoverse-N2
4454618b2bfSBipin Ravi   CPU. This needs to be enabled for revision r0p0 of the CPU and is still open.
4464618b2bfSBipin Ravi
4477cfae932SBipin Ravi-  ``ERRATA_N2_2189731``: This applies errata 2189731 workaround to Neoverse-N2
4481cafb08dSBipin Ravi   CPU. This needs to be enabled for revision r0p0 of the CPU and is still open.
4491cafb08dSBipin Ravi
4501cafb08dSBipin Ravi-  ``ERRATA_N2_2138956``: This applies errata 2138956 workaround to Neoverse-N2
4511cafb08dSBipin Ravi   CPU. This needs to be enabled for revision r0p0 of the CPU and is still open.
4527cfae932SBipin Ravi
453ef8f0c52Snayanpatel-arm-  ``ERRATA_N2_2138953``: This applies errata 2138953 workaround to Neoverse-N2
454ef8f0c52Snayanpatel-arm   CPU. This needs to be enabled for revision r0p0 of the CPU and is still open.
455ef8f0c52Snayanpatel-arm
4565819e23bSnayanpatel-arm-  ``ERRATA_N2_2242415``: This applies errata 2242415 workaround to Neoverse-N2
4575819e23bSnayanpatel-arm   CPU. This needs to be enabled for revision r0p0 of the CPU and is still open.
4585819e23bSnayanpatel-arm
459c948185cSnayanpatel-arm-  ``ERRATA_N2_2138958``: This applies errata 2138958 workaround to Neoverse-N2
460c948185cSnayanpatel-arm   CPU. This needs to be enabled for revision r0p0 of the CPU and is still open.
461c948185cSnayanpatel-arm
462603806d1Snayanpatel-arm-  ``ERRATA_N2_2242400``: This applies errata 2242400 workaround to Neoverse-N2
463603806d1Snayanpatel-arm   CPU. This needs to be enabled for revision r0p0 of the CPU and is still open.
464603806d1Snayanpatel-arm
4650d2d9992Snayanpatel-arm-  ``ERRATA_N2_2280757``: This applies errata 2280757 workaround to Neoverse-N2
4660d2d9992Snayanpatel-arm   CPU. This needs to be enabled for revision r0p0 of the CPU and is still open.
4670d2d9992Snayanpatel-arm
4681db6cd60Sjohpow01For Cortex-X2, the following errata build flags are defined :
4691db6cd60Sjohpow01
47034ee76dbSjohpow01-  ``ERRATA_X2_2002765``: This applies errata 2002765 workaround to Cortex-X2
47134ee76dbSjohpow01   CPU. This needs to be enabled for revisions r0p0, r1p0, and r2p0 of the CPU,
47234ee76dbSjohpow01   it is still open.
47334ee76dbSjohpow01
474e16045deSjohpow01-  ``ERRATA_X2_2058056``: This applies errata 2058056 workaround to Cortex-X2
475e16045deSjohpow01   CPU. This needs to be enabled for revisions r0p0, r1p0, and r2p0 of the CPU,
476e16045deSjohpow01   it is still open.
477e16045deSjohpow01
4781db6cd60Sjohpow01-  ``ERRATA_X2_2083908``: This applies errata 2083908 workaround to Cortex-X2
4791db6cd60Sjohpow01   CPU. This needs to be enabled for revision r2p0 of the CPU, it is still open.
4801db6cd60Sjohpow01
481e7ca4433SBipin Ravi-  ``ERRATA_X2_2017096``: This applies errata 2017096 workaround to
482e7ca4433SBipin Ravi   Cortex-X2 CPU. This needs to be enabled only for revisions r0p0, r1p0 and
483e7ca4433SBipin Ravi   r2p0 of the CPU, it is fixed in r2p1.
484e7ca4433SBipin Ravi
485c060b533SBipin Ravi-  ``ERRATA_X2_2081180``: This applies errata 2081180 workaround to
486c060b533SBipin Ravi   Cortex-X2 CPU. This needs to be enabled only for revisions r0p0, r1p0 and
487c060b533SBipin Ravi   r2p0 of the CPU, it is fixed in r2p1.
488c060b533SBipin Ravi
4894dff7594SBipin Ravi-  ``ERRATA_X2_2216384``: This applies errata 2216384 workaround to
4904dff7594SBipin Ravi   Cortex-X2 CPU. This needs to be enabled only for revisions r0p0, r1p0 and
4914dff7594SBipin Ravi   r2p0 of the CPU, it is fixed in r2p1.
4924dff7594SBipin Ravi
493*63446c27SBipin Ravi-  ``ERRATA_X2_2147715``: This applies errata 2147715 workaround to
494*63446c27SBipin Ravi   Cortex-X2 CPU. This needs to be enabled only for revision r2p0 of the CPU,
495*63446c27SBipin Ravi   it is fixed in r2p1.
496*63446c27SBipin Ravi
49783435637Sjohpow01For Cortex-A510, the following errata build flags are defined :
49883435637Sjohpow01
49983435637Sjohpow01-  ``ERRATA_A510_1922240``: This applies errata 1922240 workaround to
50083435637Sjohpow01   Cortex-A510 CPU. This needs to be enabled only for revision r0p0, it is
50183435637Sjohpow01   fixed in r0p1.
50283435637Sjohpow01
503d5e2512cSjohpow01-  ``ERRATA_A510_2288014``: This applies errata 2288014 workaround to
504d5e2512cSjohpow01   Cortex-A510 CPU. This needs to be enabled only for revisions r0p0, r0p1,
505d5e2512cSjohpow01   r0p2, r0p3 and r1p0, it is fixed in r1p1.
506d5e2512cSjohpow01
507d48088acSjohpow01-  ``ERRATA_A510_2042739``: This applies errata 2042739 workaround to
508d48088acSjohpow01   Cortex-A510 CPU. This needs to be enabled only for revisions r0p0, r0p1 and
509d48088acSjohpow01   r0p2, it is fixed in r0p3.
510d48088acSjohpow01
511e72bbe47Sjohpow01-  ``ERRATA_A510_2041909``: This applies errata 2041909 workaround to
512e72bbe47Sjohpow01   Cortex-A510 CPU. This needs to be enabled only for revision r0p2 and is fixed
513e72bbe47Sjohpow01   in r0p3. The issue is also present in r0p0 and r0p1 but there is no
514e72bbe47Sjohpow01   workaround for those revisions.
515e72bbe47Sjohpow01
5167f304b02Sjohpow01-  ``ERRATA_A510_2250311``: This applies errata 2250311 workaround to
5177f304b02Sjohpow01   Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2,
5187f304b02Sjohpow01   r0p3 and r1p0, it is fixed in r1p1. This workaround disables MPMM even if
5197f304b02Sjohpow01   ENABLE_MPMM=1.
5207f304b02Sjohpow01
521cc79018bSjohpow01-  ``ERRATA_A510_2218950``: This applies errata 2218950 workaround to
522cc79018bSjohpow01   Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2,
523cc79018bSjohpow01   r0p3 and r1p0, it is fixed in r1p1.
524cc79018bSjohpow01
525c0959d2cSjohpow01-  ``ERRATA_A510_2172148``: This applies errata 2172148 workaround to
526c0959d2cSjohpow01   Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2,
527c0959d2cSjohpow01   r0p3 and r1p0, it is fixed in r1p1.
528c0959d2cSjohpow01
52940d553cfSPaul BeesleyDSU Errata Workarounds
53040d553cfSPaul Beesley----------------------
53140d553cfSPaul Beesley
53240d553cfSPaul BeesleySimilar to CPU errata, TF-A also implements workarounds for DSU (DynamIQ
53340d553cfSPaul BeesleyShared Unit) errata. The DSU errata details can be found in the respective Arm
53440d553cfSPaul Beesleydocumentation:
53540d553cfSPaul Beesley
53640d553cfSPaul Beesley- `Arm DSU Software Developers Errata Notice`_.
53740d553cfSPaul Beesley
53840d553cfSPaul BeesleyEach erratum is identified by an ``ID``, as defined in the DSU errata notice
53940d553cfSPaul Beesleydocument. Thus, the build flags which enable/disable the errata workarounds
54040d553cfSPaul Beesleyhave the format ``ERRATA_DSU_<ID>``. The implementation and application logic
54140d553cfSPaul Beesleyof DSU errata workarounds are similar to `CPU errata workarounds`_.
54240d553cfSPaul Beesley
54340d553cfSPaul BeesleyFor DSU errata, the following build flags are defined:
54440d553cfSPaul Beesley
54540d553cfSPaul Beesley-  ``ERRATA_DSU_798953``: This applies errata 798953 workaround for the
54640d553cfSPaul Beesley   affected DSU configurations. This errata applies only for those DSUs that
54740d553cfSPaul Beesley   revision is r0p0 (on r0p1 it is fixed). However, please note that this
54840d553cfSPaul Beesley   workaround results in increased DSU power consumption on idle.
54940d553cfSPaul Beesley
55040d553cfSPaul Beesley-  ``ERRATA_DSU_936184``: This applies errata 936184 workaround for the
55140d553cfSPaul Beesley   affected DSU configurations. This errata applies only for those DSUs that
55240d553cfSPaul Beesley   contain the ACP interface **and** the DSU revision is older than r2p0 (on
55340d553cfSPaul Beesley   r2p0 it is fixed). However, please note that this workaround results in
55440d553cfSPaul Beesley   increased DSU power consumption on idle.
55540d553cfSPaul Beesley
55640d553cfSPaul BeesleyCPU Specific optimizations
55740d553cfSPaul Beesley--------------------------
55840d553cfSPaul Beesley
55940d553cfSPaul BeesleyThis section describes some of the optimizations allowed by the CPU micro
56040d553cfSPaul Beesleyarchitecture that can be enabled by the platform as desired.
56140d553cfSPaul Beesley
56240d553cfSPaul Beesley-  ``SKIP_A57_L1_FLUSH_PWR_DWN``: This flag enables an optimization in the
56340d553cfSPaul Beesley   Cortex-A57 cluster power down sequence by not flushing the Level 1 data
56440d553cfSPaul Beesley   cache. The L1 data cache and the L2 unified cache are inclusive. A flush
56540d553cfSPaul Beesley   of the L2 by set/way flushes any dirty lines from the L1 as well. This
56640d553cfSPaul Beesley   is a known safe deviation from the Cortex-A57 TRM defined power down
56740d553cfSPaul Beesley   sequence. Each Cortex-A57 based platform must make its own decision on
56840d553cfSPaul Beesley   whether to use the optimization.
56940d553cfSPaul Beesley
57040d553cfSPaul Beesley-  ``A53_DISABLE_NON_TEMPORAL_HINT``: This flag disables the cache non-temporal
57140d553cfSPaul Beesley   hint. The LDNP/STNP instructions as implemented on Cortex-A53 do not behave
57240d553cfSPaul Beesley   in a way most programmers expect, and will most probably result in a
57340d553cfSPaul Beesley   significant speed degradation to any code that employs them. The Armv8-A
57440d553cfSPaul Beesley   architecture (see Arm DDI 0487A.h, section D3.4.3) allows cores to ignore
57540d553cfSPaul Beesley   the non-temporal hint and treat LDNP/STNP as LDP/STP instead. Enabling this
57640d553cfSPaul Beesley   flag enforces this behaviour. This needs to be enabled only for revisions
57740d553cfSPaul Beesley   <= r0p3 of the CPU and is enabled by default.
57840d553cfSPaul Beesley
57940d553cfSPaul Beesley-  ``A57_DISABLE_NON_TEMPORAL_HINT``: This flag has the same behaviour as
58040d553cfSPaul Beesley   ``A53_DISABLE_NON_TEMPORAL_HINT`` but for Cortex-A57. This needs to be
58140d553cfSPaul Beesley   enabled only for revisions <= r1p2 of the CPU and is enabled by default,
58240d553cfSPaul Beesley   as recommended in section "4.7 Non-Temporal Loads/Stores" of the
58340d553cfSPaul Beesley   `Cortex-A57 Software Optimization Guide`_.
58440d553cfSPaul Beesley
585cd0ea184SVarun Wadekar- ''A57_ENABLE_NON_CACHEABLE_LOAD_FWD'': This flag enables non-cacheable
586cd0ea184SVarun Wadekar   streaming enhancement feature for Cortex-A57 CPUs. Platforms can set
587cd0ea184SVarun Wadekar   this bit only if their memory system meets the requirement that cache
588cd0ea184SVarun Wadekar   line fill requests from the Cortex-A57 processor are atomic. Each
589cd0ea184SVarun Wadekar   Cortex-A57 based platform must make its own decision on whether to use
590cd0ea184SVarun Wadekar   the optimization. This flag is disabled by default.
591cd0ea184SVarun Wadekar
59225bbbd2dSJavier Almansa Sobrino-  ``NEOVERSE_Nx_EXTERNAL_LLC``: This flag indicates that an external last
593f2d6b4eeSManish Pandey   level cache(LLC) is present in the system, and that the DataSource field
594f2d6b4eeSManish Pandey   on the master CHI interface indicates when data is returned from the LLC.
595f2d6b4eeSManish Pandey   This is used to control how the LL_CACHE* PMU events count.
59625bbbd2dSJavier Almansa Sobrino   Default value is 0 (Disabled).
597f2d6b4eeSManish Pandey
59840d553cfSPaul Beesley--------------
59940d553cfSPaul Beesley
600a492edc4Slaurenw-arm*Copyright (c) 2014-2021, Arm Limited and Contributors. All rights reserved.*
60140d553cfSPaul Beesley
60240d553cfSPaul Beesley.. _CVE-2017-5715: http://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2017-5715
60340d553cfSPaul Beesley.. _CVE-2018-3639: http://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2018-3639
6041fe4a9d1SBipin Ravi.. _CVE-2022-23960: https://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2022-23960
60540d553cfSPaul Beesley.. _Cortex-A53 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm048406/index.html
60640d553cfSPaul Beesley.. _Cortex-A57 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm049219/index.html
60740d553cfSPaul Beesley.. _Cortex-A72 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm012079/index.html
60840d553cfSPaul Beesley.. _Cortex-A57 Software Optimization Guide: http://infocenter.arm.com/help/topic/com.arm.doc.uan0015b/Cortex_A57_Software_Optimization_Guide_external.pdf
60940d553cfSPaul Beesley.. _Arm DSU Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm138168/index.html
610