xref: /rk3399_ARM-atf/docs/components/secure-partition-manager.rst (revision cc63ff97624c87523194f02d096db13865fdfeed)
1fcb1398fSOlivier DeprezSecure Partition Manager
2fcb1398fSOlivier Deprez************************
3fcb1398fSOlivier Deprez
4fcb1398fSOlivier Deprez.. contents::
5fcb1398fSOlivier Deprez
69eea92a1SOlivier Deprez.. toctree::
79eea92a1SOlivier Deprez  ffa-manifest-binding
89eea92a1SOlivier Deprez
9fcb1398fSOlivier DeprezAcronyms
10fcb1398fSOlivier Deprez========
11fcb1398fSOlivier Deprez
128a5bd3cfSOlivier Deprez+--------+--------------------------------------+
13b5dd2422SOlivier Deprez| CoT    | Chain of Trust                       |
148a5bd3cfSOlivier Deprez+--------+--------------------------------------+
154ec3ccb4SMadhukar Pappireddy| DMA    | Direct Memory Access                 |
168a5bd3cfSOlivier Deprez+--------+--------------------------------------+
17fcb1398fSOlivier Deprez| DTB    | Device Tree Blob                     |
188a5bd3cfSOlivier Deprez+--------+--------------------------------------+
19fcb1398fSOlivier Deprez| DTS    | Device Tree Source                   |
208a5bd3cfSOlivier Deprez+--------+--------------------------------------+
21fcb1398fSOlivier Deprez| EC     | Execution Context                    |
228a5bd3cfSOlivier Deprez+--------+--------------------------------------+
23fcb1398fSOlivier Deprez| FIP    | Firmware Image Package               |
248a5bd3cfSOlivier Deprez+--------+--------------------------------------+
258a5bd3cfSOlivier Deprez| FF-A   | Firmware Framework for Arm A-profile |
268a5bd3cfSOlivier Deprez+--------+--------------------------------------+
27fcb1398fSOlivier Deprez| IPA    | Intermediate Physical Address        |
288a5bd3cfSOlivier Deprez+--------+--------------------------------------+
299eea92a1SOlivier Deprez| JOP    | Jump-Oriented Programming            |
309eea92a1SOlivier Deprez+--------+--------------------------------------+
31fcb1398fSOlivier Deprez| NWd    | Normal World                         |
328a5bd3cfSOlivier Deprez+--------+--------------------------------------+
33fcb1398fSOlivier Deprez| ODM    | Original Design Manufacturer         |
348a5bd3cfSOlivier Deprez+--------+--------------------------------------+
35fcb1398fSOlivier Deprez| OEM    | Original Equipment Manufacturer      |
368a5bd3cfSOlivier Deprez+--------+--------------------------------------+
37fcb1398fSOlivier Deprez| PA     | Physical Address                     |
388a5bd3cfSOlivier Deprez+--------+--------------------------------------+
39fcb1398fSOlivier Deprez| PE     | Processing Element                   |
408a5bd3cfSOlivier Deprez+--------+--------------------------------------+
41b5dd2422SOlivier Deprez| PM     | Power Management                     |
428a5bd3cfSOlivier Deprez+--------+--------------------------------------+
43fcb1398fSOlivier Deprez| PVM    | Primary VM                           |
448a5bd3cfSOlivier Deprez+--------+--------------------------------------+
459eea92a1SOlivier Deprez| ROP    | Return-Oriented Programming          |
469eea92a1SOlivier Deprez+--------+--------------------------------------+
474ec3ccb4SMadhukar Pappireddy| SMMU   | System Memory Management Unit        |
488a5bd3cfSOlivier Deprez+--------+--------------------------------------+
49fcb1398fSOlivier Deprez| SP     | Secure Partition                     |
508a5bd3cfSOlivier Deprez+--------+--------------------------------------+
51b5dd2422SOlivier Deprez| SPD    | Secure Payload Dispatcher            |
528a5bd3cfSOlivier Deprez+--------+--------------------------------------+
53fcb1398fSOlivier Deprez| SPM    | Secure Partition Manager             |
548a5bd3cfSOlivier Deprez+--------+--------------------------------------+
55fcb1398fSOlivier Deprez| SPMC   | SPM Core                             |
568a5bd3cfSOlivier Deprez+--------+--------------------------------------+
57fcb1398fSOlivier Deprez| SPMD   | SPM Dispatcher                       |
588a5bd3cfSOlivier Deprez+--------+--------------------------------------+
59fcb1398fSOlivier Deprez| SiP    | Silicon Provider                     |
608a5bd3cfSOlivier Deprez+--------+--------------------------------------+
61fcb1398fSOlivier Deprez| SWd    | Secure World                         |
628a5bd3cfSOlivier Deprez+--------+--------------------------------------+
63fcb1398fSOlivier Deprez| TLV    | Tag-Length-Value                     |
648a5bd3cfSOlivier Deprez+--------+--------------------------------------+
65fcb1398fSOlivier Deprez| TOS    | Trusted Operating System             |
668a5bd3cfSOlivier Deprez+--------+--------------------------------------+
67fcb1398fSOlivier Deprez| VM     | Virtual Machine                      |
688a5bd3cfSOlivier Deprez+--------+--------------------------------------+
69fcb1398fSOlivier Deprez
70fcb1398fSOlivier DeprezForeword
71fcb1398fSOlivier Deprez========
72fcb1398fSOlivier Deprez
739eea92a1SOlivier DeprezThree implementations of a Secure Partition Manager co-exist in the TF-A
749eea92a1SOlivier Deprezcodebase:
75fcb1398fSOlivier Deprez
769eea92a1SOlivier Deprez#. S-EL2 SPMC based on the FF-A specification `[1]`_, enabling virtualization in
779eea92a1SOlivier Deprez   the secure world, managing multiple S-EL1 or S-EL0 partitions.
789eea92a1SOlivier Deprez#. EL3 SPMC based on the FF-A specification, managing a single S-EL1 partition
799eea92a1SOlivier Deprez   without virtualization in the secure world.
809eea92a1SOlivier Deprez#. EL3 SPM based on the MM specification, legacy implementation managing a
819eea92a1SOlivier Deprez   single S-EL0 partition `[2]`_.
82fcb1398fSOlivier Deprez
839eea92a1SOlivier DeprezThese implementations differ in their respective SW architecture and only one
849eea92a1SOlivier Deprezcan be selected at build time. This document:
85fcb1398fSOlivier Deprez
869eea92a1SOlivier Deprez- describes the implementation from bullet 1. when the SPMC resides at S-EL2.
87fcb1398fSOlivier Deprez- is not an architecture specification and it might provide assumptions
88fcb1398fSOlivier Deprez  on sections mandated as implementation-defined in the specification.
899eea92a1SOlivier Deprez- covers the implications to TF-A used as a bootloader, and Hafnium used as a
909eea92a1SOlivier Deprez  reference code base for an S-EL2/SPMC secure firmware on platforms
919eea92a1SOlivier Deprez  implementing the FEAT_SEL2 architecture extension.
92fcb1398fSOlivier Deprez
93fcb1398fSOlivier DeprezTerminology
94fcb1398fSOlivier Deprez-----------
95fcb1398fSOlivier Deprez
96b5dd2422SOlivier Deprez- The term Hypervisor refers to the NS-EL2 component managing Virtual Machines
97b5dd2422SOlivier Deprez  (or partitions) in the normal world.
98b5dd2422SOlivier Deprez- The term SPMC refers to the S-EL2 component managing secure partitions in
99b5dd2422SOlivier Deprez  the secure world when the FEAT_SEL2 architecture extension is implemented.
100b5dd2422SOlivier Deprez- Alternatively, SPMC can refer to an S-EL1 component, itself being a secure
101b5dd2422SOlivier Deprez  partition and implementing the FF-A ABI on platforms not implementing the
102b5dd2422SOlivier Deprez  FEAT_SEL2 architecture extension.
103b5dd2422SOlivier Deprez- The term VM refers to a normal world Virtual Machine managed by an Hypervisor.
104b5dd2422SOlivier Deprez- The term SP refers to a secure world "Virtual Machine" managed by an SPMC.
105fcb1398fSOlivier Deprez
106fcb1398fSOlivier DeprezSupport for legacy platforms
107fcb1398fSOlivier Deprez----------------------------
108fcb1398fSOlivier Deprez
1099eea92a1SOlivier DeprezThe SPM is split into a dispatcher and a core component (respectively SPMD and
1109eea92a1SOlivier DeprezSPMC) residing at different exception levels. To permit the FF-A specification
1119eea92a1SOlivier Deprezadoption and a smooth migration, the SPMD supports an SPMC residing either at
1129eea92a1SOlivier DeprezS-EL1 or S-EL2:
113fcb1398fSOlivier Deprez
1149eea92a1SOlivier Deprez- The SPMD is located at EL3 and mainly relays the FF-A protocol from NWd
1159eea92a1SOlivier Deprez  (Hypervisor or OS kernel) to the SPMC.
1169eea92a1SOlivier Deprez- The same SPMD component is used for both S-EL1 and S-EL2 SPMC configurations.
1179eea92a1SOlivier Deprez- The SPMC exception level is a build time choice.
118fcb1398fSOlivier Deprez
1199eea92a1SOlivier DeprezTF-A supports both cases:
1209eea92a1SOlivier Deprez
1219eea92a1SOlivier Deprez- S-EL1 SPMC for platforms not supporting the FEAT_SEL2 architecture
122b5dd2422SOlivier Deprez  extension. The SPMD relays the FF-A protocol from EL3 to S-EL1.
1239eea92a1SOlivier Deprez- S-EL2 SPMC for platforms implementing the FEAT_SEL2 architecture
124b5dd2422SOlivier Deprez  extension. The SPMD relays the FF-A protocol from EL3 to S-EL2.
125fcb1398fSOlivier Deprez
126fcb1398fSOlivier DeprezSample reference stack
127fcb1398fSOlivier Deprez======================
128fcb1398fSOlivier Deprez
129b5dd2422SOlivier DeprezThe following diagram illustrates a possible configuration when the
130b5dd2422SOlivier DeprezFEAT_SEL2 architecture extension is implemented, showing the SPMD
131b5dd2422SOlivier Deprezand SPMC, one or multiple secure partitions, with an optional
132b5dd2422SOlivier DeprezHypervisor:
133fcb1398fSOlivier Deprez
134fcb1398fSOlivier Deprez.. image:: ../resources/diagrams/ff-a-spm-sel2.png
135fcb1398fSOlivier Deprez
136fcb1398fSOlivier DeprezTF-A build options
137fcb1398fSOlivier Deprez==================
138fcb1398fSOlivier Deprez
139b5dd2422SOlivier DeprezThis section explains the TF-A build options involved in building with
140b5dd2422SOlivier Deprezsupport for an FF-A based SPM where the SPMD is located at EL3 and the
1411d63ae4dSMarc BonniciSPMC located at S-EL1, S-EL2 or EL3:
142fcb1398fSOlivier Deprez
143b5dd2422SOlivier Deprez- **SPD=spmd**: this option selects the SPMD component to relay the FF-A
144fcb1398fSOlivier Deprez  protocol from NWd to SWd back and forth. It is not possible to
145fcb1398fSOlivier Deprez  enable another Secure Payload Dispatcher when this option is chosen.
146b5dd2422SOlivier Deprez- **SPMD_SPM_AT_SEL2**: this option adjusts the SPMC exception
1471d63ae4dSMarc Bonnici  level to being at S-EL2. It defaults to enabled (value 1) when
148fcb1398fSOlivier Deprez  SPD=spmd is chosen.
1491d63ae4dSMarc Bonnici- **SPMC_AT_EL3**: this option adjusts the SPMC exception level to being
1501d63ae4dSMarc Bonnici  at EL3.
1519eea92a1SOlivier Deprez- If neither ``SPMD_SPM_AT_SEL2`` or ``SPMC_AT_EL3`` are enabled the SPMC
1521d63ae4dSMarc Bonnici  exception level is set to S-EL1.
153b5dd2422SOlivier Deprez  ``SPMD_SPM_AT_SEL2`` is enabled. The context save/restore routine
154b5dd2422SOlivier Deprez  and exhaustive list of registers is visible at `[4]`_.
155b5dd2422SOlivier Deprez- **SP_LAYOUT_FILE**: this option specifies a text description file
156b5dd2422SOlivier Deprez  providing paths to SP binary images and manifests in DTS format
157b5dd2422SOlivier Deprez  (see `Describing secure partitions`_). It
158fcb1398fSOlivier Deprez  is required when ``SPMD_SPM_AT_SEL2`` is enabled hence when multiple
1599eea92a1SOlivier Deprez  secure partitions are to be loaded by BL2 on behalf of the SPMC.
160fcb1398fSOlivier Deprez
161f1910cc1SGovindraj Raja+---------------+------------------+-------------+-------------------------+
162f1910cc1SGovindraj Raja|               | SPMD_SPM_AT_SEL2 | SPMC_AT_EL3 | CTX_INCLUDE_EL2_REGS(*) |
163f1910cc1SGovindraj Raja+---------------+------------------+-------------+-------------------------+
1641d63ae4dSMarc Bonnici| SPMC at S-EL1 |        0         |      0      |             0           |
165f1910cc1SGovindraj Raja+---------------+------------------+-------------+-------------------------+
166f1910cc1SGovindraj Raja| SPMC at S-EL2 | 1 (default when  |      0      |             1           |
167f1910cc1SGovindraj Raja|               |    SPD=spmd)     |             |                         |
168f1910cc1SGovindraj Raja+---------------+------------------+-------------+-------------------------+
169f1910cc1SGovindraj Raja| SPMC at EL3   |        0         |      1      |             0           |
170f1910cc1SGovindraj Raja+---------------+------------------+-------------+-------------------------+
171fcb1398fSOlivier Deprez
172fcb1398fSOlivier DeprezOther combinations of such build options either break the build or are not
173fcb1398fSOlivier Deprezsupported.
174fcb1398fSOlivier Deprez
175b5dd2422SOlivier DeprezNotes:
176b5dd2422SOlivier Deprez
177b5dd2422SOlivier Deprez- Only Arm's FVP platform is supported to use with the TF-A reference software
178b5dd2422SOlivier Deprez  stack.
1799eea92a1SOlivier Deprez- When ``SPMD_SPM_AT_SEL2=1``, the reference software stack assumes enablement
1809eea92a1SOlivier Deprez  of FEAT_PAuth, FEAT_BTI and FEAT_MTE architecture extensions.
181f1910cc1SGovindraj Raja- ``(*) CTX_INCLUDE_EL2_REGS``, this flag is |TF-A| internal and informational
182f1910cc1SGovindraj Raja  in this table. When set, it provides the generic support for saving/restoring
183f1910cc1SGovindraj Raja  EL2 registers required when S-EL2 firmware is present.
184b5dd2422SOlivier Deprez- BL32 option is re-purposed to specify the SPMC image. It can specify either
185b5dd2422SOlivier Deprez  the Hafnium binary path (built for the secure world) or the path to a TEE
186b5dd2422SOlivier Deprez  binary implementing FF-A interfaces.
187b5dd2422SOlivier Deprez- BL33 option can specify the TFTF binary or a normal world loader
1889eea92a1SOlivier Deprez  such as U-Boot or the UEFI framework payload.
189fcb1398fSOlivier Deprez
1909eea92a1SOlivier DeprezSample TF-A build command line when the SPMC is located at S-EL1
1919eea92a1SOlivier Deprez(e.g. when the FEAT_SEL2 architecture extension is not implemented):
192fcb1398fSOlivier Deprez
193fcb1398fSOlivier Deprez.. code:: shell
194fcb1398fSOlivier Deprez
195fcb1398fSOlivier Deprez    make \
196fcb1398fSOlivier Deprez    CROSS_COMPILE=aarch64-none-elf- \
197fcb1398fSOlivier Deprez    SPD=spmd \
198fcb1398fSOlivier Deprez    SPMD_SPM_AT_SEL2=0 \
199fcb1398fSOlivier Deprez    BL32=<path-to-tee-binary> \
200b5dd2422SOlivier Deprez    BL33=<path-to-bl33-binary> \
201fcb1398fSOlivier Deprez    PLAT=fvp \
202fcb1398fSOlivier Deprez    all fip
203fcb1398fSOlivier Deprez
2049eea92a1SOlivier DeprezSample TF-A build command line when FEAT_SEL2 architecture extension is
2059eea92a1SOlivier Deprezimplemented and the SPMC is located at S-EL2:
206fcb1398fSOlivier Deprez.. code:: shell
207fcb1398fSOlivier Deprez
208fcb1398fSOlivier Deprez    make \
209fcb1398fSOlivier Deprez    CROSS_COMPILE=aarch64-none-elf- \
210b5dd2422SOlivier Deprez    PLAT=fvp \
211fcb1398fSOlivier Deprez    SPD=spmd \
212b5dd2422SOlivier Deprez    ARM_ARCH_MINOR=5 \
213b5dd2422SOlivier Deprez    BRANCH_PROTECTION=1 \
214b5dd2422SOlivier Deprez    CTX_INCLUDE_PAUTH_REGS=1 \
2159eea92a1SOlivier Deprez    CTX_INCLUDE_MTE_REGS=1 \
216b5dd2422SOlivier Deprez    BL32=<path-to-hafnium-binary> \
217b5dd2422SOlivier Deprez    BL33=<path-to-bl33-binary> \
218fcb1398fSOlivier Deprez    SP_LAYOUT_FILE=sp_layout.json \
219fcb1398fSOlivier Deprez    all fip
220fcb1398fSOlivier Deprez
2219eea92a1SOlivier DeprezSample TF-A build command line when FEAT_SEL2 architecture extension is
2229eea92a1SOlivier Deprezimplemented, the SPMC is located at S-EL2, and enabling secure boot:
223fcb1398fSOlivier Deprez.. code:: shell
224fcb1398fSOlivier Deprez
225fcb1398fSOlivier Deprez    make \
226fcb1398fSOlivier Deprez    CROSS_COMPILE=aarch64-none-elf- \
227b5dd2422SOlivier Deprez    PLAT=fvp \
228fcb1398fSOlivier Deprez    SPD=spmd \
229b5dd2422SOlivier Deprez    ARM_ARCH_MINOR=5 \
230b5dd2422SOlivier Deprez    BRANCH_PROTECTION=1 \
231b5dd2422SOlivier Deprez    CTX_INCLUDE_PAUTH_REGS=1 \
2329eea92a1SOlivier Deprez    CTX_INCLUDE_MTE_REGS=1 \
233b5dd2422SOlivier Deprez    BL32=<path-to-hafnium-binary> \
234b5dd2422SOlivier Deprez    BL33=<path-to-bl33-binary> \
235b5dd2422SOlivier Deprez    SP_LAYOUT_FILE=sp_layout.json \
236fcb1398fSOlivier Deprez    MBEDTLS_DIR=<path-to-mbedtls-lib> \
237fcb1398fSOlivier Deprez    TRUSTED_BOARD_BOOT=1 \
238fcb1398fSOlivier Deprez    COT=dualroot \
239fcb1398fSOlivier Deprez    ARM_ROTPK_LOCATION=devel_rsa \
240fcb1398fSOlivier Deprez    ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
241fcb1398fSOlivier Deprez    GENERATE_COT=1 \
242fcb1398fSOlivier Deprez    all fip
243fcb1398fSOlivier Deprez
2449eea92a1SOlivier DeprezSample TF-A build command line when the SPMC is located at EL3:
2451d63ae4dSMarc Bonnici
2461d63ae4dSMarc Bonnici.. code:: shell
2471d63ae4dSMarc Bonnici
2481d63ae4dSMarc Bonnici    make \
2491d63ae4dSMarc Bonnici    CROSS_COMPILE=aarch64-none-elf- \
2501d63ae4dSMarc Bonnici    SPD=spmd \
2511d63ae4dSMarc Bonnici    SPMD_SPM_AT_SEL2=0 \
2521d63ae4dSMarc Bonnici    SPMC_AT_EL3=1 \
2531d63ae4dSMarc Bonnici    BL32=<path-to-tee-binary> \
2541d63ae4dSMarc Bonnici    BL33=<path-to-bl33-binary> \
2551d63ae4dSMarc Bonnici    PLAT=fvp \
2561d63ae4dSMarc Bonnici    all fip
2571d63ae4dSMarc Bonnici
258b5dd2422SOlivier DeprezFVP model invocation
259b5dd2422SOlivier Deprez====================
260b5dd2422SOlivier Deprez
261b5dd2422SOlivier DeprezThe FVP command line needs the following options to exercise the S-EL2 SPMC:
262b5dd2422SOlivier Deprez
263b5dd2422SOlivier Deprez+---------------------------------------------------+------------------------------------+
264b5dd2422SOlivier Deprez| - cluster0.has_arm_v8-5=1                         | Implements FEAT_SEL2, FEAT_PAuth,  |
265b5dd2422SOlivier Deprez| - cluster1.has_arm_v8-5=1                         | and FEAT_BTI.                      |
266b5dd2422SOlivier Deprez+---------------------------------------------------+------------------------------------+
267b5dd2422SOlivier Deprez| - pci.pci_smmuv3.mmu.SMMU_AIDR=2                  | Parameters required for the        |
268b5dd2422SOlivier Deprez| - pci.pci_smmuv3.mmu.SMMU_IDR0=0x0046123B         | SMMUv3.2 modeling.                 |
269b5dd2422SOlivier Deprez| - pci.pci_smmuv3.mmu.SMMU_IDR1=0x00600002         |                                    |
270b5dd2422SOlivier Deprez| - pci.pci_smmuv3.mmu.SMMU_IDR3=0x1714             |                                    |
271b5dd2422SOlivier Deprez| - pci.pci_smmuv3.mmu.SMMU_IDR5=0xFFFF0472         |                                    |
272b5dd2422SOlivier Deprez| - pci.pci_smmuv3.mmu.SMMU_S_IDR1=0xA0000002       |                                    |
273b5dd2422SOlivier Deprez| - pci.pci_smmuv3.mmu.SMMU_S_IDR2=0                |                                    |
274b5dd2422SOlivier Deprez| - pci.pci_smmuv3.mmu.SMMU_S_IDR3=0                |                                    |
275b5dd2422SOlivier Deprez+---------------------------------------------------+------------------------------------+
276b5dd2422SOlivier Deprez| - cluster0.has_branch_target_exception=1          | Implements FEAT_BTI.               |
277b5dd2422SOlivier Deprez| - cluster1.has_branch_target_exception=1          |                                    |
278b5dd2422SOlivier Deprez+---------------------------------------------------+------------------------------------+
2799eea92a1SOlivier Deprez| - cluster0.has_pointer_authentication=2           | Implements FEAT_PAuth              |
2809eea92a1SOlivier Deprez| - cluster1.has_pointer_authentication=2           |                                    |
2819eea92a1SOlivier Deprez+---------------------------------------------------+------------------------------------+
2829eea92a1SOlivier Deprez| - cluster0.memory_tagging_support_level=2         | Implements FEAT_MTE2               |
2839eea92a1SOlivier Deprez| - cluster1.memory_tagging_support_level=2         |                                    |
2849eea92a1SOlivier Deprez| - bp.dram_metadata.is_enabled=1                   |                                    |
285b5dd2422SOlivier Deprez+---------------------------------------------------+------------------------------------+
286b5dd2422SOlivier Deprez
287b5dd2422SOlivier DeprezSample FVP command line invocation:
288b5dd2422SOlivier Deprez
289b5dd2422SOlivier Deprez.. code:: shell
290b5dd2422SOlivier Deprez
2919eea92a1SOlivier Deprez    <path-to-fvp-model>/FVP_Base_RevC-2xAEMvA -C pctl.startup=0.0.0.0 \
292b5dd2422SOlivier Deprez    -C cluster0.NUM_CORES=4 -C cluster1.NUM_CORES=4 -C bp.secure_memory=1 \
293b5dd2422SOlivier Deprez    -C bp.secureflashloader.fname=trusted-firmware-a/build/fvp/debug/bl1.bin \
294b5dd2422SOlivier Deprez    -C bp.flashloader0.fname=trusted-firmware-a/build/fvp/debug/fip.bin \
295b5dd2422SOlivier Deprez    -C bp.pl011_uart0.out_file=fvp-uart0.log -C bp.pl011_uart1.out_file=fvp-uart1.log \
296b5dd2422SOlivier Deprez    -C bp.pl011_uart2.out_file=fvp-uart2.log \
2979eea92a1SOlivier Deprez    -C cluster0.has_arm_v8-5=1 -C cluster1.has_arm_v8-5=1 \
2989eea92a1SOlivier Deprez    -C cluster0.has_pointer_authentication=2 -C cluster1.has_pointer_authentication=2 \
2999eea92a1SOlivier Deprez    -C cluster0.has_branch_target_exception=1 -C cluster1.has_branch_target_exception=1 \
3009eea92a1SOlivier Deprez    -C cluster0.memory_tagging_support_level=2 -C cluster1.memory_tagging_support_level=2 \
3019eea92a1SOlivier Deprez    -C bp.dram_metadata.is_enabled=1 \
3029eea92a1SOlivier Deprez    -C pci.pci_smmuv3.mmu.SMMU_AIDR=2 -C pci.pci_smmuv3.mmu.SMMU_IDR0=0x0046123B \
3039eea92a1SOlivier Deprez    -C pci.pci_smmuv3.mmu.SMMU_IDR1=0x00600002 -C pci.pci_smmuv3.mmu.SMMU_IDR3=0x1714 \
3049eea92a1SOlivier Deprez    -C pci.pci_smmuv3.mmu.SMMU_IDR5=0xFFFF0472 -C pci.pci_smmuv3.mmu.SMMU_S_IDR1=0xA0000002 \
3059eea92a1SOlivier Deprez    -C pci.pci_smmuv3.mmu.SMMU_S_IDR2=0 -C pci.pci_smmuv3.mmu.SMMU_S_IDR3=0
306b5dd2422SOlivier Deprez
307fcb1398fSOlivier DeprezBoot process
308fcb1398fSOlivier Deprez============
309fcb1398fSOlivier Deprez
310b5dd2422SOlivier DeprezLoading Hafnium and secure partitions in the secure world
311fcb1398fSOlivier Deprez---------------------------------------------------------
312fcb1398fSOlivier Deprez
313b5dd2422SOlivier DeprezTF-A BL2 is the bootlader for the SPMC and SPs in the secure world.
314fcb1398fSOlivier Deprez
315fcb1398fSOlivier DeprezSPs may be signed by different parties (SiP, OEM/ODM, TOS vendor, etc.).
316b5dd2422SOlivier DeprezThus they are supplied as distinct signed entities within the FIP flash
317b5dd2422SOlivier Deprezimage. The FIP image itself is not signed hence this provides the ability
318b5dd2422SOlivier Deprezto upgrade SPs in the field.
319fcb1398fSOlivier Deprez
320fcb1398fSOlivier DeprezBooting through TF-A
321fcb1398fSOlivier Deprez--------------------
322fcb1398fSOlivier Deprez
323fcb1398fSOlivier DeprezSP manifests
324fcb1398fSOlivier Deprez~~~~~~~~~~~~
325fcb1398fSOlivier Deprez
326fcb1398fSOlivier DeprezAn SP manifest describes SP attributes as defined in `[1]`_
327b5dd2422SOlivier Deprez(partition manifest at virtual FF-A instance) in DTS format. It is
328b5dd2422SOlivier Deprezrepresented as a single file associated with the SP. A sample is
329fcb1398fSOlivier Deprezprovided by `[5]`_. A binding document is provided by `[6]`_.
330fcb1398fSOlivier Deprez
331fcb1398fSOlivier DeprezSecure Partition packages
332fcb1398fSOlivier Deprez~~~~~~~~~~~~~~~~~~~~~~~~~
333fcb1398fSOlivier Deprez
334b5dd2422SOlivier DeprezSecure partitions are bundled as independent package files consisting
335fcb1398fSOlivier Deprezof:
336fcb1398fSOlivier Deprez
337fcb1398fSOlivier Deprez- a header
338fcb1398fSOlivier Deprez- a DTB
339fcb1398fSOlivier Deprez- an image payload
340fcb1398fSOlivier Deprez
341fcb1398fSOlivier DeprezThe header starts with a magic value and offset values to SP DTB and
342fcb1398fSOlivier Deprezimage payload. Each SP package is loaded independently by BL2 loader
343fcb1398fSOlivier Deprezand verified for authenticity and integrity.
344fcb1398fSOlivier Deprez
345b5dd2422SOlivier DeprezThe SP package identified by its UUID (matching FF-A uuid property) is
346b5dd2422SOlivier Deprezinserted as a single entry into the FIP at end of the TF-A build flow
347b5dd2422SOlivier Deprezas shown:
348fcb1398fSOlivier Deprez
349fcb1398fSOlivier Deprez.. code:: shell
350fcb1398fSOlivier Deprez
351fcb1398fSOlivier Deprez    Trusted Boot Firmware BL2: offset=0x1F0, size=0x8AE1, cmdline="--tb-fw"
352fcb1398fSOlivier Deprez    EL3 Runtime Firmware BL31: offset=0x8CD1, size=0x13000, cmdline="--soc-fw"
353fcb1398fSOlivier Deprez    Secure Payload BL32 (Trusted OS): offset=0x1BCD1, size=0x15270, cmdline="--tos-fw"
354fcb1398fSOlivier Deprez    Non-Trusted Firmware BL33: offset=0x30F41, size=0x92E0, cmdline="--nt-fw"
355fcb1398fSOlivier Deprez    HW_CONFIG: offset=0x3A221, size=0x2348, cmdline="--hw-config"
356fcb1398fSOlivier Deprez    TB_FW_CONFIG: offset=0x3C569, size=0x37A, cmdline="--tb-fw-config"
357fcb1398fSOlivier Deprez    SOC_FW_CONFIG: offset=0x3C8E3, size=0x48, cmdline="--soc-fw-config"
358fcb1398fSOlivier Deprez    TOS_FW_CONFIG: offset=0x3C92B, size=0x427, cmdline="--tos-fw-config"
359fcb1398fSOlivier Deprez    NT_FW_CONFIG: offset=0x3CD52, size=0x48, cmdline="--nt-fw-config"
360fcb1398fSOlivier Deprez    B4B5671E-4A90-4FE1-B81F-FB13DAE1DACB: offset=0x3CD9A, size=0xC168, cmdline="--blob"
361fcb1398fSOlivier Deprez    D1582309-F023-47B9-827C-4464F5578FC8: offset=0x48F02, size=0xC168, cmdline="--blob"
362fcb1398fSOlivier Deprez
363fcb1398fSOlivier Deprez.. uml:: ../resources/diagrams/plantuml/fip-secure-partitions.puml
364fcb1398fSOlivier Deprez
365b5dd2422SOlivier DeprezDescribing secure partitions
366b5dd2422SOlivier Deprez~~~~~~~~~~~~~~~~~~~~~~~~~~~~
367fcb1398fSOlivier Deprez
368b5dd2422SOlivier DeprezA json-formatted description file is passed to the build flow specifying paths
369b5dd2422SOlivier Deprezto the SP binary image and associated DTS partition manifest file. The latter
370b5dd2422SOlivier Deprezis processed by the dtc compiler to generate a DTB fed into the SP package.
371573ac373SJ-AlvesOptionally, the partition's json description can contain offsets for both
372573ac373SJ-Alvesthe image and partition manifest within the SP package. Both offsets need to be
373573ac373SJ-Alves4KB aligned, because it is the translation granule supported by Hafnium SPMC.
374573ac373SJ-AlvesThese fields can be leveraged to support SPs with S1 translation granules that
375573ac373SJ-Alvesdiffer from 4KB, and to configure the regions allocated within the SP package,
376573ac373SJ-Alvesas well as to comply with the requirements for the implementation of the boot
377573ac373SJ-Alvesinformation protocol (see `Passing boot data to the SP`_ for more details). In
378573ac373SJ-Alvescase the offsets are absent in their json node, they default to 0x1000 and
379573ac373SJ-Alves0x4000 for the manifest offset and image offset respectively.
380b5dd2422SOlivier DeprezThis file also specifies the SP owner (as an optional field) identifying the
381b5dd2422SOlivier Deprezsigning domain in case of dual root CoT.
382b5dd2422SOlivier DeprezThe SP owner can either be the silicon or the platform provider. The
383b5dd2422SOlivier Deprezcorresponding "owner" field value can either take the value of "SiP" or "Plat".
384b5dd2422SOlivier DeprezIn absence of "owner" field, it defaults to "SiP" owner.
3855ac60ea1SImre KisThe UUID of the partition can be specified as a field in the description file or
3865ac60ea1SImre Kisif it does not exist there the UUID is extracted from the DTS partition
3875ac60ea1SImre Kismanifest.
388fcb1398fSOlivier Deprez
389fcb1398fSOlivier Deprez.. code:: shell
390fcb1398fSOlivier Deprez
391fcb1398fSOlivier Deprez    {
392fcb1398fSOlivier Deprez        "tee1" : {
393fcb1398fSOlivier Deprez            "image": "tee1.bin",
3940901d339SManish Pandey             "pm": "tee1.dts",
3955ac60ea1SImre Kis             "owner": "SiP",
3965ac60ea1SImre Kis             "uuid": "1b1820fe-48f7-4175-8999-d51da00b7c9f"
397fcb1398fSOlivier Deprez        },
398fcb1398fSOlivier Deprez
399fcb1398fSOlivier Deprez        "tee2" : {
400fcb1398fSOlivier Deprez            "image": "tee2.bin",
4010901d339SManish Pandey            "pm": "tee2.dts",
4020901d339SManish Pandey            "owner": "Plat"
403573ac373SJ-Alves        },
404573ac373SJ-Alves
405573ac373SJ-Alves        "tee3" : {
406573ac373SJ-Alves            "image": {
407573ac373SJ-Alves                "file": "tee3.bin",
408573ac373SJ-Alves                "offset":"0x2000"
409573ac373SJ-Alves             },
410573ac373SJ-Alves            "pm": {
411573ac373SJ-Alves                "file": "tee3.dts",
412573ac373SJ-Alves                "offset":"0x6000"
413573ac373SJ-Alves             },
414573ac373SJ-Alves            "owner": "Plat"
415573ac373SJ-Alves        },
416fcb1398fSOlivier Deprez    }
417fcb1398fSOlivier Deprez
418fcb1398fSOlivier DeprezSPMC manifest
419fcb1398fSOlivier Deprez~~~~~~~~~~~~~
420fcb1398fSOlivier Deprez
421b5dd2422SOlivier DeprezThis manifest contains the SPMC *attribute* node consumed by the SPMD at boot
422b5dd2422SOlivier Depreztime. It implements `[1]`_ (SP manifest at physical FF-A instance) and serves
423b5dd2422SOlivier Depreztwo different cases:
424fcb1398fSOlivier Deprez
425b5dd2422SOlivier Deprez- The SPMC resides at S-EL1: the SPMC manifest is used by the SPMD to setup a
426b5dd2422SOlivier Deprez  SP that co-resides with the SPMC and executes at S-EL1 or Secure Supervisor
427b5dd2422SOlivier Deprez  mode.
428b5dd2422SOlivier Deprez- The SPMC resides at S-EL2: the SPMC manifest is used by the SPMD to setup
429b5dd2422SOlivier Deprez  the environment required by the SPMC to run at S-EL2. SPs run at S-EL1 or
430b5dd2422SOlivier Deprez  S-EL0.
431fcb1398fSOlivier Deprez
432fcb1398fSOlivier Deprez.. code:: shell
433fcb1398fSOlivier Deprez
434fcb1398fSOlivier Deprez    attribute {
435fcb1398fSOlivier Deprez        spmc_id = <0x8000>;
436fcb1398fSOlivier Deprez        maj_ver = <0x1>;
4379eea92a1SOlivier Deprez        min_ver = <0x1>;
438fcb1398fSOlivier Deprez        exec_state = <0x0>;
439fcb1398fSOlivier Deprez        load_address = <0x0 0x6000000>;
440fcb1398fSOlivier Deprez        entrypoint = <0x0 0x6000000>;
441fcb1398fSOlivier Deprez        binary_size = <0x60000>;
442fcb1398fSOlivier Deprez    };
443fcb1398fSOlivier Deprez
444fcb1398fSOlivier Deprez- *spmc_id* defines the endpoint ID value that SPMC can query through
445fcb1398fSOlivier Deprez  ``FFA_ID_GET``.
446fcb1398fSOlivier Deprez- *maj_ver/min_ver*. SPMD checks provided version versus its internal
447fcb1398fSOlivier Deprez  version and aborts if not matching.
448b5dd2422SOlivier Deprez- *exec_state* defines the SPMC execution state (AArch64 or AArch32).
449b5dd2422SOlivier Deprez  Notice Hafnium used as a SPMC only supports AArch64.
450fcb1398fSOlivier Deprez- *load_address* and *binary_size* are mostly used to verify secondary
451fcb1398fSOlivier Deprez  entry points fit into the loaded binary image.
452fcb1398fSOlivier Deprez- *entrypoint* defines the cold boot primary core entry point used by
453b5dd2422SOlivier Deprez  SPMD (currently matches ``BL32_BASE``) to enter the SPMC.
454fcb1398fSOlivier Deprez
455fcb1398fSOlivier DeprezOther nodes in the manifest are consumed by Hafnium in the secure world.
4569eea92a1SOlivier DeprezA sample can be found at `[7]`_:
457fcb1398fSOlivier Deprez
458b5dd2422SOlivier Deprez- The *hypervisor* node describes SPs. *is_ffa_partition* boolean attribute
459b5dd2422SOlivier Deprez  indicates a FF-A compliant SP. The *load_address* field specifies the load
4609eea92a1SOlivier Deprez  address at which BL2 loaded the SP package.
461b5dd2422SOlivier Deprez- *cpus* node provide the platform topology and allows MPIDR to VMPIDR mapping.
4629eea92a1SOlivier Deprez  Note the primary core is declared first, then secondary cores are declared
463b5dd2422SOlivier Deprez  in reverse order.
464b5dd2422SOlivier Deprez- The *memory* node provides platform information on the ranges of memory
465b5dd2422SOlivier Deprez  available to the SPMC.
466fcb1398fSOlivier Deprez
467fcb1398fSOlivier DeprezSPMC boot
468fcb1398fSOlivier Deprez~~~~~~~~~
469fcb1398fSOlivier Deprez
470fcb1398fSOlivier DeprezThe SPMC is loaded by BL2 as the BL32 image.
471fcb1398fSOlivier Deprez
472f2dcf418SOlivier DeprezThe SPMC manifest is loaded by BL2 as the ``TOS_FW_CONFIG`` image `[9]`_.
473fcb1398fSOlivier Deprez
474fcb1398fSOlivier DeprezBL2 passes the SPMC manifest address to BL31 through a register.
475fcb1398fSOlivier Deprez
476b5dd2422SOlivier DeprezAt boot time, the SPMD in BL31 runs from the primary core, initializes the core
477f2dcf418SOlivier Deprezcontexts and launches the SPMC (BL32) passing the following information through
478f2dcf418SOlivier Deprezregisters:
479f2dcf418SOlivier Deprez
480f2dcf418SOlivier Deprez- X0 holds the ``TOS_FW_CONFIG`` physical address (or SPMC manifest blob).
481f2dcf418SOlivier Deprez- X1 holds the ``HW_CONFIG`` physical address.
482f2dcf418SOlivier Deprez- X4 holds the currently running core linear id.
483fcb1398fSOlivier Deprez
484fcb1398fSOlivier DeprezLoading of SPs
485fcb1398fSOlivier Deprez~~~~~~~~~~~~~~
486fcb1398fSOlivier Deprez
487b5dd2422SOlivier DeprezAt boot time, BL2 loads SPs sequentially in addition to the SPMC as depicted
488b5dd2422SOlivier Deprezbelow:
489b5dd2422SOlivier Deprez
490fcb1398fSOlivier Deprez.. uml:: ../resources/diagrams/plantuml/bl2-loading-sp.puml
491fcb1398fSOlivier Deprez
492b5dd2422SOlivier DeprezNote this boot flow is an implementation sample on Arm's FVP platform.
493b5dd2422SOlivier DeprezPlatforms not using TF-A's *Firmware CONFiguration* framework would adjust to a
4949eea92a1SOlivier Deprezdifferent boot flow. The flow restricts to a maximum of 8 secure partitions.
495fcb1398fSOlivier Deprez
496fcb1398fSOlivier DeprezSecure boot
497fcb1398fSOlivier Deprez~~~~~~~~~~~
498fcb1398fSOlivier Deprez
499fcb1398fSOlivier DeprezThe SP content certificate is inserted as a separate FIP item so that BL2 loads SPMC,
500b5dd2422SOlivier DeprezSPMC manifest, secure partitions and verifies them for authenticity and integrity.
501fcb1398fSOlivier DeprezRefer to TBBR specification `[3]`_.
502fcb1398fSOlivier Deprez
503b5dd2422SOlivier DeprezThe multiple-signing domain feature (in current state dual signing domain `[8]`_) allows
504b5dd2422SOlivier Deprezthe use of two root keys namely S-ROTPK and NS-ROTPK:
505fcb1398fSOlivier Deprez
5060901d339SManish Pandey- SPMC (BL32) and SPMC manifest are signed by the SiP using the S-ROTPK.
507fcb1398fSOlivier Deprez- BL33 may be signed by the OEM using NS-ROTPK.
5080901d339SManish Pandey- An SP may be signed either by SiP (using S-ROTPK) or by OEM (using NS-ROTPK).
5099eea92a1SOlivier Deprez- A maximum of 4 partitions can be signed with the S-ROTPK key and 4 partitions
5109eea92a1SOlivier Deprez  signed with the NS-ROTPK key.
511fcb1398fSOlivier Deprez
512b5dd2422SOlivier DeprezAlso refer to `Describing secure partitions`_ and `TF-A build options`_ sections.
513fcb1398fSOlivier Deprez
514fcb1398fSOlivier DeprezHafnium in the secure world
515fcb1398fSOlivier Deprez===========================
516fcb1398fSOlivier Deprez
517fcb1398fSOlivier DeprezGeneral considerations
518fcb1398fSOlivier Deprez----------------------
519fcb1398fSOlivier Deprez
520fcb1398fSOlivier DeprezBuild platform for the secure world
521fcb1398fSOlivier Deprez~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
522fcb1398fSOlivier Deprez
523b5dd2422SOlivier DeprezIn the Hafnium reference implementation specific code parts are only relevant to
524b5dd2422SOlivier Deprezthe secure world. Such portions are isolated in architecture specific files
525b5dd2422SOlivier Deprezand/or enclosed by a ``SECURE_WORLD`` macro.
526fcb1398fSOlivier Deprez
5279eea92a1SOlivier DeprezSecure partitions scheduling
5289eea92a1SOlivier Deprez~~~~~~~~~~~~~~~~~~~~~~~~~~~~
529fcb1398fSOlivier Deprez
5309eea92a1SOlivier DeprezThe FF-A specification `[1]`_ provides two ways to relinquinsh CPU time to
531b5dd2422SOlivier Deprezsecure partitions. For this a VM (Hypervisor or OS kernel), or SP invokes one of:
532fcb1398fSOlivier Deprez
533b5dd2422SOlivier Deprez- the FFA_MSG_SEND_DIRECT_REQ interface.
534b5dd2422SOlivier Deprez- the FFA_RUN interface.
535fcb1398fSOlivier Deprez
5369eea92a1SOlivier DeprezAdditionally a secure interrupt can pre-empt the normal world execution and give
5379eea92a1SOlivier DeprezCPU cycles by transitioning to EL3 and S-EL2.
5389eea92a1SOlivier Deprez
539fcb1398fSOlivier DeprezPlatform topology
540fcb1398fSOlivier Deprez~~~~~~~~~~~~~~~~~
541fcb1398fSOlivier Deprez
542b5dd2422SOlivier DeprezThe *execution-ctx-count* SP manifest field can take the value of one or the
5439eea92a1SOlivier Depreztotal number of PEs. The FF-A specification `[1]`_  recommends the
544fcb1398fSOlivier Deprezfollowing SP types:
545fcb1398fSOlivier Deprez
546b5dd2422SOlivier Deprez- Pinned MP SPs: an execution context matches a physical PE. MP SPs must
547b5dd2422SOlivier Deprez  implement the same number of ECs as the number of PEs in the platform.
548b5dd2422SOlivier Deprez- Migratable UP SPs: a single execution context can run and be migrated on any
549b5dd2422SOlivier Deprez  physical PE. Such SP declares a single EC in its SP manifest. An UP SP can
550b5dd2422SOlivier Deprez  receive a direct message request originating from any physical core targeting
551b5dd2422SOlivier Deprez  the single execution context.
552fcb1398fSOlivier Deprez
553fcb1398fSOlivier DeprezParsing SP partition manifests
554fcb1398fSOlivier Deprez------------------------------
555fcb1398fSOlivier Deprez
556b5dd2422SOlivier DeprezHafnium consumes SP manifests as defined in `[1]`_ and `SP manifests`_.
557b5dd2422SOlivier DeprezNote the current implementation may not implement all optional fields.
558fcb1398fSOlivier Deprez
559b5dd2422SOlivier DeprezThe SP manifest may contain memory and device regions nodes. In case of
560b5dd2422SOlivier Deprezan S-EL2 SPMC:
561fcb1398fSOlivier Deprez
562b5dd2422SOlivier Deprez- Memory regions are mapped in the SP EL1&0 Stage-2 translation regime at
563b5dd2422SOlivier Deprez  load time (or EL1&0 Stage-1 for an S-EL1 SPMC). A memory region node can
564b5dd2422SOlivier Deprez  specify RX/TX buffer regions in which case it is not necessary for an SP
565b5dd2422SOlivier Deprez  to explicitly invoke the ``FFA_RXTX_MAP`` interface.
566b5dd2422SOlivier Deprez- Device regions are mapped in the SP EL1&0 Stage-2 translation regime (or
567b5dd2422SOlivier Deprez  EL1&0 Stage-1 for an S-EL1 SPMC) as peripherals and possibly allocate
568b5dd2422SOlivier Deprez  additional resources (e.g. interrupts).
569fcb1398fSOlivier Deprez
570b5dd2422SOlivier DeprezFor the S-EL2 SPMC, base addresses for memory and device region nodes are IPAs
571b5dd2422SOlivier Deprezprovided the SPMC identity maps IPAs to PAs within SP EL1&0 Stage-2 translation
572b5dd2422SOlivier Deprezregime.
573fcb1398fSOlivier Deprez
574b5dd2422SOlivier DeprezNote: in the current implementation both VTTBR_EL2 and VSTTBR_EL2 point to the
575b5dd2422SOlivier Deprezsame set of page tables. It is still open whether two sets of page tables shall
576b5dd2422SOlivier Deprezbe provided per SP. The memory region node as defined in the specification
577fcb1398fSOlivier Deprezprovides a memory security attribute hinting to map either to the secure or
578b5dd2422SOlivier Depreznon-secure EL1&0 Stage-2 table if it exists.
579fcb1398fSOlivier Deprez
580fcb1398fSOlivier DeprezPassing boot data to the SP
581fcb1398fSOlivier Deprez---------------------------
582fcb1398fSOlivier Deprez
583573ac373SJ-AlvesIn `[1]`_ , the section  "Boot information protocol" defines a method for passing
584573ac373SJ-Alvesdata to the SPs at boot time. It specifies the format for the boot information
585573ac373SJ-Alvesdescriptor and boot information header structures, which describe the data to be
586573ac373SJ-Alvesexchanged between SPMC and SP.
587573ac373SJ-AlvesThe specification also defines the types of data that can be passed.
588573ac373SJ-AlvesThe aggregate of both the boot info structures and the data itself is designated
589573ac373SJ-Alvesthe boot information blob, and is passed to a Partition as a contiguous memory
590573ac373SJ-Alvesregion.
591fcb1398fSOlivier Deprez
592573ac373SJ-AlvesCurrently, the SPM implementation supports the FDT type which is used to pass the
593573ac373SJ-Alvespartition's DTB manifest.
594573ac373SJ-Alves
595573ac373SJ-AlvesThe region for the boot information blob is allocated through the SP package.
596573ac373SJ-Alves
597573ac373SJ-Alves.. image:: ../resources/diagrams/partition-package.png
598573ac373SJ-Alves
599573ac373SJ-AlvesTo adjust the space allocated for the boot information blob, the json description
600573ac373SJ-Alvesof the SP (see section `Describing secure partitions`_) shall be updated to contain
601573ac373SJ-Alvesthe manifest offset. If no offset is provided the manifest offset defaults to 0x1000,
602573ac373SJ-Alveswhich is the page size in the Hafnium SPMC.
603573ac373SJ-Alves
604573ac373SJ-AlvesThe configuration of the boot protocol is done in the SPs manifest. As defined by
605573ac373SJ-Alvesthe specification, the manifest field 'gp-register-num' configures the GP register
606573ac373SJ-Alveswhich shall be used to pass the address to the partitions boot information blob when
607573ac373SJ-Alvesbooting the partition.
608573ac373SJ-AlvesIn addition, the Hafnium SPMC implementation requires the boot information arguments
609573ac373SJ-Alvesto be listed in a designated DT node:
610573ac373SJ-Alves
611573ac373SJ-Alves.. code:: shell
612573ac373SJ-Alves
613573ac373SJ-Alves  boot-info {
614573ac373SJ-Alves      compatible = "arm,ffa-manifest-boot-info";
615573ac373SJ-Alves      ffa_manifest;
616573ac373SJ-Alves  };
617573ac373SJ-Alves
618573ac373SJ-AlvesThe whole secure partition package image (see `Secure Partition packages`_) is
619573ac373SJ-Alvesmapped to the SP secure EL1&0 Stage-2 translation regime. As such, the SP can
620573ac373SJ-Alvesretrieve the address for the boot information blob in the designated GP register,
621573ac373SJ-Alvesprocess the boot information header and descriptors, access its own manifest
622573ac373SJ-AlvesDTB blob and extract its partition manifest properties.
623fcb1398fSOlivier Deprez
624fcb1398fSOlivier DeprezSP Boot order
625fcb1398fSOlivier Deprez-------------
626fcb1398fSOlivier Deprez
627fcb1398fSOlivier DeprezSP manifests provide an optional boot order attribute meant to resolve
628fcb1398fSOlivier Deprezdependencies such as an SP providing a service required to properly boot
629c1ff1791SJ-Alvesanother SP. SPMC boots the SPs in accordance to the boot order attribute,
630c1ff1791SJ-Alveslowest to the highest value. If the boot order attribute is absent from the FF-A
631c1ff1791SJ-Alvesmanifest, the SP is treated as if it had the highest boot order value
632c1ff1791SJ-Alves(i.e. lowest booting priority).
633fcb1398fSOlivier Deprez
634b5dd2422SOlivier DeprezIt is possible for an SP to call into another SP through a direct request
635b5dd2422SOlivier Deprezprovided the latter SP has already been booted.
636b5dd2422SOlivier Deprez
637fcb1398fSOlivier DeprezBoot phases
638fcb1398fSOlivier Deprez-----------
639fcb1398fSOlivier Deprez
640fcb1398fSOlivier DeprezPrimary core boot-up
641fcb1398fSOlivier Deprez~~~~~~~~~~~~~~~~~~~~
642fcb1398fSOlivier Deprez
643b5dd2422SOlivier DeprezUpon boot-up, BL31 hands over to the SPMC (BL32) on the primary boot physical
644b5dd2422SOlivier Deprezcore. The SPMC performs its platform initializations and registers the SPMC
645b5dd2422SOlivier Deprezsecondary physical core entry point physical address by the use of the
64616c1c453SJ-Alves`FFA_SECONDARY_EP_REGISTER`_ interface (SMC invocation from the SPMC to the SPMD
64716c1c453SJ-Alvesat secure physical FF-A instance).
648fcb1398fSOlivier Deprez
649b5dd2422SOlivier DeprezThe SPMC then creates secure partitions based on SP packages and manifests. Each
650b5dd2422SOlivier Deprezsecure partition is launched in sequence (`SP Boot order`_) on their "primary"
651b5dd2422SOlivier Deprezexecution context. If the primary boot physical core linear id is N, an MP SP is
652b5dd2422SOlivier Deprezstarted using EC[N] on PE[N] (see `Platform topology`_). If the partition is a
653b5dd2422SOlivier DeprezUP SP, it is started using its unique EC0 on PE[N].
654fcb1398fSOlivier Deprez
655b5dd2422SOlivier DeprezThe SP primary EC (or the EC used when the partition is booted as described
656b5dd2422SOlivier Deprezabove):
657fcb1398fSOlivier Deprez
658b5dd2422SOlivier Deprez- Performs the overall SP boot time initialization, and in case of a MP SP,
659b5dd2422SOlivier Deprez  prepares the SP environment for other execution contexts.
660b5dd2422SOlivier Deprez- In the case of a MP SP, it invokes the FFA_SECONDARY_EP_REGISTER at secure
661b5dd2422SOlivier Deprez  virtual FF-A instance (SMC invocation from SP to SPMC) to provide the IPA
662b5dd2422SOlivier Deprez  entry point for other execution contexts.
663b5dd2422SOlivier Deprez- Exits through ``FFA_MSG_WAIT`` to indicate successful initialization or
664b5dd2422SOlivier Deprez  ``FFA_ERROR`` in case of failure.
665fcb1398fSOlivier Deprez
666b5dd2422SOlivier DeprezSecondary cores boot-up
667b5dd2422SOlivier Deprez~~~~~~~~~~~~~~~~~~~~~~~
668fcb1398fSOlivier Deprez
669b5dd2422SOlivier DeprezOnce the system is started and NWd brought up, a secondary physical core is
670b5dd2422SOlivier Deprezwoken up by the ``PSCI_CPU_ON`` service invocation. The TF-A SPD hook mechanism
671b5dd2422SOlivier Deprezcalls into the SPMD on the newly woken up physical core. Then the SPMC is
672b5dd2422SOlivier Deprezentered at the secondary physical core entry point.
673fcb1398fSOlivier Deprez
674b5dd2422SOlivier DeprezIn the current implementation, the first SP is resumed on the coresponding EC
675b5dd2422SOlivier Deprez(the virtual CPU which matches the physical core). The implication is that the
676b5dd2422SOlivier Deprezfirst SP must be a MP SP.
677fcb1398fSOlivier Deprez
678b5dd2422SOlivier DeprezIn a linux based system, once secure and normal worlds are booted but prior to
679b5dd2422SOlivier Depreza NWd FF-A driver has been loaded:
680fcb1398fSOlivier Deprez
681b5dd2422SOlivier Deprez- The first SP has initialized all its ECs in response to primary core boot up
682b5dd2422SOlivier Deprez  (at system initialization) and secondary core boot up (as a result of linux
683b5dd2422SOlivier Deprez  invoking PSCI_CPU_ON for all secondary cores).
684b5dd2422SOlivier Deprez- Other SPs have their first execution context initialized as a result of secure
685b5dd2422SOlivier Deprez  world initialization on the primary boot core. Other ECs for those SPs have to
686b5dd2422SOlivier Deprez  be run first through ffa_run to complete their initialization (which results
687b5dd2422SOlivier Deprez  in the EC completing with FFA_MSG_WAIT).
688fcb1398fSOlivier Deprez
689b5dd2422SOlivier DeprezRefer to `Power management`_ for further details.
690fcb1398fSOlivier Deprez
69116c1c453SJ-AlvesNotifications
69216c1c453SJ-Alves-------------
69316c1c453SJ-Alves
69416c1c453SJ-AlvesThe FF-A v1.1 specification `[1]`_ defines notifications as an asynchronous
69516c1c453SJ-Alvescommunication mechanism with non-blocking semantics. It allows for one FF-A
69616c1c453SJ-Alvesendpoint to signal another for service provision, without hindering its current
69716c1c453SJ-Alvesprogress.
69816c1c453SJ-Alves
69916c1c453SJ-AlvesHafnium currently supports 64 notifications. The IDs of each notification define
70016c1c453SJ-Alvesa position in a 64-bit bitmap.
70116c1c453SJ-Alves
70216c1c453SJ-AlvesThe signaling of notifications can interchangeably happen between NWd and SWd
70316c1c453SJ-AlvesFF-A endpoints.
70416c1c453SJ-Alves
70516c1c453SJ-AlvesThe SPMC is in charge of managing notifications from SPs to SPs, from SPs to
70616c1c453SJ-AlvesVMs, and from VMs to SPs. An hypervisor component would only manage
70716c1c453SJ-Alvesnotifications from VMs to VMs. Given the SPMC has no visibility of the endpoints
70816c1c453SJ-Alvesdeployed in NWd, the Hypervisor or OS kernel must invoke the interface
70916c1c453SJ-AlvesFFA_NOTIFICATION_BITMAP_CREATE to allocate the notifications bitmap per FF-A
71016c1c453SJ-Alvesendpoint in the NWd that supports it.
71116c1c453SJ-Alves
71216c1c453SJ-AlvesA sender can signal notifications once the receiver has provided it with
71316c1c453SJ-Alvespermissions. Permissions are provided by invoking the interface
71416c1c453SJ-AlvesFFA_NOTIFICATION_BIND.
71516c1c453SJ-Alves
71616c1c453SJ-AlvesNotifications are signaled by invoking FFA_NOTIFICATION_SET. Henceforth
71716c1c453SJ-Alvesthey are considered to be in a pending sate. The receiver can retrieve its
71816c1c453SJ-Alvespending notifications invoking FFA_NOTIFICATION_GET, which, from that moment,
71916c1c453SJ-Alvesare considered to be handled.
72016c1c453SJ-Alves
72116c1c453SJ-AlvesPer the FF-A v1.1 spec, each FF-A endpoint must be associated with a scheduler
72216c1c453SJ-Alvesthat is in charge of donating CPU cycles for notifications handling. The
72316c1c453SJ-AlvesFF-A driver calls FFA_NOTIFICATION_INFO_GET to retrieve the information about
72416c1c453SJ-Alveswhich FF-A endpoints have pending notifications. The receiver scheduler is
72516c1c453SJ-Alvescalled and informed by the FF-A driver, and it should allocate CPU cycles to the
72616c1c453SJ-Alvesreceiver.
72716c1c453SJ-Alves
72816c1c453SJ-AlvesThere are two types of notifications supported:
7299eea92a1SOlivier Deprez
73016c1c453SJ-Alves- Global, which are targeted to a FF-A endpoint and can be handled within any of
73116c1c453SJ-Alves  its execution contexts, as determined by the scheduler of the system.
73216c1c453SJ-Alves- Per-vCPU, which are targeted to a FF-A endpoint and to be handled within a
73316c1c453SJ-Alves  a specific execution context, as determined by the sender.
73416c1c453SJ-Alves
73516c1c453SJ-AlvesThe type of a notification is set when invoking FFA_NOTIFICATION_BIND to give
73616c1c453SJ-Alvespermissions to the sender.
73716c1c453SJ-Alves
73816c1c453SJ-AlvesNotification signaling resorts to two interrupts:
7399eea92a1SOlivier Deprez
7409eea92a1SOlivier Deprez- Schedule Receiver Interrupt: non-secure physical interrupt to be handled by
7419eea92a1SOlivier Deprez  the FF-A driver within the receiver scheduler. At initialization the SPMC
7429eea92a1SOlivier Deprez  donates a SGI ID chosen from the secure SGI IDs range and configures it as
7439eea92a1SOlivier Deprez  non-secure. The SPMC triggers this SGI on the currently running core when
7449eea92a1SOlivier Deprez  there are pending notifications, and the respective receivers need CPU cycles
7459eea92a1SOlivier Deprez  to handle them.
7469eea92a1SOlivier Deprez- Notifications Pending Interrupt: virtual interrupt to be handled by the
7479eea92a1SOlivier Deprez  receiver of the notification. Set when there are pending notifications for the
7489eea92a1SOlivier Deprez  given secure partition. The NPI is pended when the NWd relinquishes CPU cycles
7499eea92a1SOlivier Deprez  to an SP.
75016c1c453SJ-Alves
75116c1c453SJ-AlvesThe notifications receipt support is enabled in the partition FF-A manifest.
75216c1c453SJ-Alves
753fcb1398fSOlivier DeprezMandatory interfaces
754fcb1398fSOlivier Deprez--------------------
755fcb1398fSOlivier Deprez
756b5dd2422SOlivier DeprezThe following interfaces are exposed to SPs:
757fcb1398fSOlivier Deprez
758fcb1398fSOlivier Deprez-  ``FFA_VERSION``
759fcb1398fSOlivier Deprez-  ``FFA_FEATURES``
760fcb1398fSOlivier Deprez-  ``FFA_RX_RELEASE``
761fcb1398fSOlivier Deprez-  ``FFA_RXTX_MAP``
76216c1c453SJ-Alves-  ``FFA_RXTX_UNMAP``
763fcb1398fSOlivier Deprez-  ``FFA_PARTITION_INFO_GET``
764fcb1398fSOlivier Deprez-  ``FFA_ID_GET``
765b5dd2422SOlivier Deprez-  ``FFA_MSG_WAIT``
766b5dd2422SOlivier Deprez-  ``FFA_MSG_SEND_DIRECT_REQ``
767b5dd2422SOlivier Deprez-  ``FFA_MSG_SEND_DIRECT_RESP``
768b5dd2422SOlivier Deprez-  ``FFA_MEM_DONATE``
769b5dd2422SOlivier Deprez-  ``FFA_MEM_LEND``
770b5dd2422SOlivier Deprez-  ``FFA_MEM_SHARE``
771b5dd2422SOlivier Deprez-  ``FFA_MEM_RETRIEVE_REQ``
772b5dd2422SOlivier Deprez-  ``FFA_MEM_RETRIEVE_RESP``
773b5dd2422SOlivier Deprez-  ``FFA_MEM_RELINQUISH``
7749eea92a1SOlivier Deprez-  ``FFA_MEM_FRAG_RX``
7759eea92a1SOlivier Deprez-  ``FFA_MEM_FRAG_TX``
776b5dd2422SOlivier Deprez-  ``FFA_MEM_RECLAIM``
7779eea92a1SOlivier Deprez-  ``FFA_RUN``
77816c1c453SJ-Alves
7799eea92a1SOlivier DeprezAs part of the FF-A v1.1 support, the following interfaces were added:
78016c1c453SJ-Alves
78116c1c453SJ-Alves - ``FFA_NOTIFICATION_BITMAP_CREATE``
78216c1c453SJ-Alves - ``FFA_NOTIFICATION_BITMAP_DESTROY``
78316c1c453SJ-Alves - ``FFA_NOTIFICATION_BIND``
78416c1c453SJ-Alves - ``FFA_NOTIFICATION_UNBIND``
78516c1c453SJ-Alves - ``FFA_NOTIFICATION_SET``
78616c1c453SJ-Alves - ``FFA_NOTIFICATION_GET``
78716c1c453SJ-Alves - ``FFA_NOTIFICATION_INFO_GET``
78816c1c453SJ-Alves - ``FFA_SPM_ID_GET``
789b5dd2422SOlivier Deprez - ``FFA_SECONDARY_EP_REGISTER``
7909eea92a1SOlivier Deprez - ``FFA_MEM_PERM_GET``
7919eea92a1SOlivier Deprez - ``FFA_MEM_PERM_SET``
79253e3b385SJ-Alves - ``FFA_MSG_SEND2``
79353e3b385SJ-Alves - ``FFA_RX_ACQUIRE``
794fcb1398fSOlivier Deprez
795fcb1398fSOlivier DeprezFFA_VERSION
796fcb1398fSOlivier Deprez~~~~~~~~~~~
797fcb1398fSOlivier Deprez
798b5dd2422SOlivier Deprez``FFA_VERSION`` requires a *requested_version* parameter from the caller.
799b5dd2422SOlivier DeprezThe returned value depends on the caller:
800fcb1398fSOlivier Deprez
801b5dd2422SOlivier Deprez- Hypervisor or OS kernel in NS-EL1/EL2: the SPMD returns the SPMC version
802b5dd2422SOlivier Deprez  specified in the SPMC manifest.
803b5dd2422SOlivier Deprez- SP: the SPMC returns its own implemented version.
804b5dd2422SOlivier Deprez- SPMC at S-EL1/S-EL2: the SPMD returns its own implemented version.
805fcb1398fSOlivier Deprez
806fcb1398fSOlivier DeprezFFA_FEATURES
807fcb1398fSOlivier Deprez~~~~~~~~~~~~
808fcb1398fSOlivier Deprez
809b5dd2422SOlivier DeprezFF-A features supported by the SPMC may be discovered by secure partitions at
810b5dd2422SOlivier Deprezboot (that is prior to NWd is booted) or run-time.
811fcb1398fSOlivier Deprez
812b5dd2422SOlivier DeprezThe SPMC calling FFA_FEATURES at secure physical FF-A instance always get
813b5dd2422SOlivier DeprezFFA_SUCCESS from the SPMD.
814b5dd2422SOlivier Deprez
815b5dd2422SOlivier DeprezThe request made by an Hypervisor or OS kernel is forwarded to the SPMC and
816b5dd2422SOlivier Deprezthe response relayed back to the NWd.
817fcb1398fSOlivier Deprez
818fcb1398fSOlivier DeprezFFA_RXTX_MAP/FFA_RXTX_UNMAP
819fcb1398fSOlivier Deprez~~~~~~~~~~~~~~~~~~~~~~~~~~~
820fcb1398fSOlivier Deprez
821b5dd2422SOlivier DeprezWhen invoked from a secure partition FFA_RXTX_MAP maps the provided send and
822b5dd2422SOlivier Deprezreceive buffers described by their IPAs to the SP EL1&0 Stage-2 translation
823b5dd2422SOlivier Deprezregime as secure buffers in the MMU descriptors.
824fcb1398fSOlivier Deprez
825b5dd2422SOlivier DeprezWhen invoked from the Hypervisor or OS kernel, the buffers are mapped into the
826b5dd2422SOlivier DeprezSPMC EL2 Stage-1 translation regime and marked as NS buffers in the MMU
82753e3b385SJ-Alvesdescriptors. The provided addresses may be owned by a VM in the normal world,
82853e3b385SJ-Alveswhich is expected to receive messages from the secure world. The SPMC will in
82953e3b385SJ-Alvesthis case allocate internal state structures to facilitate RX buffer access
83053e3b385SJ-Alvessynchronization (through FFA_RX_ACQUIRE interface), and to permit SPs to send
83153e3b385SJ-Alvesmessages.
832b5dd2422SOlivier Deprez
83316c1c453SJ-AlvesThe FFA_RXTX_UNMAP unmaps the RX/TX pair from the translation regime of the
83416c1c453SJ-Alvescaller, either it being the Hypervisor or OS kernel, as well as a secure
83516c1c453SJ-Alvespartition.
836fcb1398fSOlivier Deprez
837fcb1398fSOlivier DeprezFFA_PARTITION_INFO_GET
838fcb1398fSOlivier Deprez~~~~~~~~~~~~~~~~~~~~~~
839fcb1398fSOlivier Deprez
840b5dd2422SOlivier DeprezPartition info get call can originate:
841fcb1398fSOlivier Deprez
842b5dd2422SOlivier Deprez- from SP to SPMC
843b5dd2422SOlivier Deprez- from Hypervisor or OS kernel to SPMC. The request is relayed by the SPMD.
844fcb1398fSOlivier Deprez
845fcb1398fSOlivier DeprezFFA_ID_GET
846fcb1398fSOlivier Deprez~~~~~~~~~~
847fcb1398fSOlivier Deprez
848b5dd2422SOlivier DeprezThe FF-A id space is split into a non-secure space and secure space:
849b5dd2422SOlivier Deprez
850b5dd2422SOlivier Deprez- FF-A ID with bit 15 clear relates to VMs.
851b5dd2422SOlivier Deprez- FF-A ID with bit 15 set related to SPs.
852b5dd2422SOlivier Deprez- FF-A IDs 0, 0xffff, 0x8000 are assigned respectively to the Hypervisor, SPMD
853b5dd2422SOlivier Deprez  and SPMC.
854b5dd2422SOlivier Deprez
855fcb1398fSOlivier DeprezThe SPMD returns:
856fcb1398fSOlivier Deprez
857b5dd2422SOlivier Deprez- The default zero value on invocation from the Hypervisor.
858fcb1398fSOlivier Deprez- The ``spmc_id`` value specified in the SPMC manifest on invocation from
859fcb1398fSOlivier Deprez  the SPMC (see `SPMC manifest`_)
860fcb1398fSOlivier Deprez
861b5dd2422SOlivier DeprezThis convention helps the SPMC to determine the origin and destination worlds in
862b5dd2422SOlivier Deprezan FF-A ABI invocation. In particular the SPMC shall filter unauthorized
863fcb1398fSOlivier Depreztransactions in its world switch routine. It must not be permitted for a VM to
864b5dd2422SOlivier Deprezuse a secure FF-A ID as origin world by spoofing:
865fcb1398fSOlivier Deprez
866b5dd2422SOlivier Deprez- A VM-to-SP direct request/response shall set the origin world to be non-secure
867b5dd2422SOlivier Deprez  (FF-A ID bit 15 clear) and destination world to be secure (FF-A ID bit 15
868fcb1398fSOlivier Deprez  set).
869b5dd2422SOlivier Deprez- Similarly, an SP-to-SP direct request/response shall set the FF-A ID bit 15
870b5dd2422SOlivier Deprez  for both origin and destination IDs.
871fcb1398fSOlivier Deprez
872fcb1398fSOlivier DeprezAn incoming direct message request arriving at SPMD from NWd is forwarded to
873fcb1398fSOlivier DeprezSPMC without a specific check. The SPMC is resumed through eret and "knows" the
874fcb1398fSOlivier Deprezmessage is coming from normal world in this specific code path. Thus the origin
875b5dd2422SOlivier Deprezendpoint ID must be checked by SPMC for being a normal world ID.
876fcb1398fSOlivier Deprez
877fcb1398fSOlivier DeprezAn SP sending a direct message request must have bit 15 set in its origin
878b5dd2422SOlivier Deprezendpoint ID and this can be checked by the SPMC when the SP invokes the ABI.
879fcb1398fSOlivier Deprez
880fcb1398fSOlivier DeprezThe SPMC shall reject the direct message if the claimed world in origin endpoint
881b5dd2422SOlivier DeprezID is not consistent:
882fcb1398fSOlivier Deprez
883b5dd2422SOlivier Deprez-  It is either forwarded by SPMD and thus origin endpoint ID must be a "normal
884b5dd2422SOlivier Deprez   world ID",
885b5dd2422SOlivier Deprez-  or initiated by an SP and thus origin endpoint ID must be a "secure world ID".
886fcb1398fSOlivier Deprez
887fcb1398fSOlivier Deprez
888b5dd2422SOlivier DeprezFFA_MSG_SEND_DIRECT_REQ/FFA_MSG_SEND_DIRECT_RESP
889b5dd2422SOlivier Deprez~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
890fcb1398fSOlivier Deprez
891b5dd2422SOlivier DeprezThis is a mandatory interface for secure partitions consisting in direct request
892b5dd2422SOlivier Deprezand responses with the following rules:
893fcb1398fSOlivier Deprez
894b5dd2422SOlivier Deprez- An SP can send a direct request to another SP.
895b5dd2422SOlivier Deprez- An SP can receive a direct request from another SP.
896b5dd2422SOlivier Deprez- An SP can send a direct response to another SP.
897b5dd2422SOlivier Deprez- An SP cannot send a direct request to an Hypervisor or OS kernel.
898b5dd2422SOlivier Deprez- An Hypervisor or OS kernel can send a direct request to an SP.
899b5dd2422SOlivier Deprez- An SP can send a direct response to an Hypervisor or OS kernel.
900fcb1398fSOlivier Deprez
90116c1c453SJ-AlvesFFA_NOTIFICATION_BITMAP_CREATE/FFA_NOTIFICATION_BITMAP_DESTROY
90216c1c453SJ-Alves~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
90316c1c453SJ-Alves
90416c1c453SJ-AlvesThe secure partitions notifications bitmap are statically allocated by the SPMC.
90516c1c453SJ-AlvesHence, this interface is not to be issued by secure partitions.
90616c1c453SJ-Alves
90716c1c453SJ-AlvesAt initialization, the SPMC is not aware of VMs/partitions deployed in the
90816c1c453SJ-Alvesnormal world. Hence, the Hypervisor or OS kernel must use both ABIs for SPMC
90916c1c453SJ-Alvesto be prepared to handle notifications for the provided VM ID.
91016c1c453SJ-Alves
91116c1c453SJ-AlvesFFA_NOTIFICATION_BIND/FFA_NOTIFICATION_UNBIND
91216c1c453SJ-Alves~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
91316c1c453SJ-Alves
91416c1c453SJ-AlvesPair of interfaces to manage permissions to signal notifications. Prior to
91516c1c453SJ-Alveshandling notifications, an FF-A endpoint must allow a given sender to signal a
91616c1c453SJ-Alvesbitmap of notifications.
91716c1c453SJ-Alves
91816c1c453SJ-AlvesIf the receiver doesn't have notification support enabled in its FF-A manifest,
91916c1c453SJ-Alvesit won't be able to bind notifications, hence forbidding it to receive any
92016c1c453SJ-Alvesnotifications.
92116c1c453SJ-Alves
92216c1c453SJ-AlvesFFA_NOTIFICATION_SET/FFA_NOTIFICATION_GET
92316c1c453SJ-Alves~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
92416c1c453SJ-Alves
9259eea92a1SOlivier DeprezFFA_NOTIFICATION_GET retrieves all pending global notifications and
9269eea92a1SOlivier Deprezper-vCPU notifications targeted to the current vCPU.
92716c1c453SJ-Alves
9289eea92a1SOlivier DeprezHafnium maintains a global count of pending notifications which gets incremented
9299eea92a1SOlivier Deprezand decremented when handling FFA_NOTIFICATION_SET and FFA_NOTIFICATION_GET
9309eea92a1SOlivier Deprezrespectively. A delayed SRI is triggered if the counter is non-zero when the
9319eea92a1SOlivier DeprezSPMC returns to normal world.
93216c1c453SJ-Alves
93316c1c453SJ-AlvesFFA_NOTIFICATION_INFO_GET
93416c1c453SJ-Alves~~~~~~~~~~~~~~~~~~~~~~~~~
93516c1c453SJ-Alves
9369eea92a1SOlivier DeprezHafnium maintains a global count of pending notifications whose information
9379eea92a1SOlivier Deprezhas been retrieved by this interface. The count is incremented and decremented
9389eea92a1SOlivier Deprezwhen handling FFA_NOTIFICATION_INFO_GET and FFA_NOTIFICATION_GET respectively.
9399eea92a1SOlivier DeprezIt also tracks notifications whose information has been retrieved individually,
94016c1c453SJ-Alvessuch that it avoids duplicating returned information for subsequent calls to
94116c1c453SJ-AlvesFFA_NOTIFICATION_INFO_GET. For each notification, this state information is
94216c1c453SJ-Alvesreset when receiver called FFA_NOTIFICATION_GET to retrieve them.
94316c1c453SJ-Alves
94416c1c453SJ-AlvesFFA_SPM_ID_GET
94516c1c453SJ-Alves~~~~~~~~~~~~~~
94616c1c453SJ-Alves
9479eea92a1SOlivier DeprezReturns the FF-A ID allocated to an SPM component which can be one of SPMD
9489eea92a1SOlivier Deprezor SPMC.
94916c1c453SJ-Alves
9509eea92a1SOlivier DeprezAt initialization, the SPMC queries the SPMD for the SPMC ID, using the
9519eea92a1SOlivier DeprezFFA_ID_GET interface, and records it. The SPMC can also query the SPMD ID using
9529eea92a1SOlivier Deprezthe FFA_SPM_ID_GET interface at the secure physical FF-A instance.
95316c1c453SJ-Alves
9549eea92a1SOlivier DeprezSecure partitions call this interface at the virtual FF-A instance, to which
9559eea92a1SOlivier Deprezthe SPMC returns the priorly retrieved SPMC ID.
95616c1c453SJ-Alves
9579eea92a1SOlivier DeprezThe Hypervisor or OS kernel can issue the FFA_SPM_ID_GET call handled by the
9589eea92a1SOlivier DeprezSPMD, which returns the SPMC ID.
95916c1c453SJ-Alves
96016c1c453SJ-AlvesFFA_SECONDARY_EP_REGISTER
96116c1c453SJ-Alves~~~~~~~~~~~~~~~~~~~~~~~~~
96216c1c453SJ-Alves
96316c1c453SJ-AlvesWhen the SPMC boots, all secure partitions are initialized on their primary
96416c1c453SJ-AlvesExecution Context.
96516c1c453SJ-Alves
9669eea92a1SOlivier DeprezThe FFA_SECONDARY_EP_REGISTER interface is to be used by a secure partition
96716c1c453SJ-Alvesfrom its first execution context, to provide the entry point address for
96816c1c453SJ-Alvessecondary execution contexts.
96916c1c453SJ-Alves
97016c1c453SJ-AlvesA secondary EC is first resumed either upon invocation of PSCI_CPU_ON from
97116c1c453SJ-Alvesthe NWd or by invocation of FFA_RUN.
97216c1c453SJ-Alves
97353e3b385SJ-AlvesFFA_RX_ACQUIRE/FFA_RX_RELEASE
97453e3b385SJ-Alves~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
97553e3b385SJ-Alves
97653e3b385SJ-AlvesThe RX buffers can be used to pass information to an FF-A endpoint in the
97753e3b385SJ-Alvesfollowing scenarios:
97853e3b385SJ-Alves
97953e3b385SJ-Alves - When it was targetted by a FFA_MSG_SEND2 invokation from another endpoint.
98053e3b385SJ-Alves - Return the result of calling ``FFA_PARTITION_INFO_GET``.
98153e3b385SJ-Alves - In a memory share operation, as part of the ``FFA_MEM_RETRIEVE_RESP``,
98253e3b385SJ-Alves   with the memory descriptor of the shared memory.
98353e3b385SJ-Alves
98453e3b385SJ-AlvesIf a normal world VM is expected to exchange messages with secure world,
98553e3b385SJ-Alvesits RX/TX buffer addresses are forwarded to the SPMC via FFA_RXTX_MAP ABI,
98653e3b385SJ-Alvesand are from this moment owned by the SPMC.
98753e3b385SJ-AlvesThe hypervisor must call the FFA_RX_ACQUIRE interface before attempting
98853e3b385SJ-Alvesto use the RX buffer, in any of the aforementioned scenarios. A successful
98953e3b385SJ-Alvescall to FFA_RX_ACQUIRE transfers ownership of RX buffer to hypervisor, such
99053e3b385SJ-Alvesthat it can be safely used.
99153e3b385SJ-Alves
99253e3b385SJ-AlvesThe FFA_RX_RELEASE interface is used after the FF-A endpoint is done with
99353e3b385SJ-Alvesprocessing the data received in its RX buffer. If the RX buffer has been
99453e3b385SJ-Alvesacquired by the hypervisor, the FFA_RX_RELEASE call must be forwarded to
99553e3b385SJ-Alvesthe SPMC to reestablish SPMC's RX ownership.
99653e3b385SJ-Alves
99753e3b385SJ-AlvesAn attempt from an SP to send a message to a normal world VM whose RX buffer
99853e3b385SJ-Alveswas acquired by the hypervisor fails with error code FFA_BUSY, to preserve
99953e3b385SJ-Alvesthe RX buffer integrity.
100053e3b385SJ-AlvesThe operation could then be conducted after FFA_RX_RELEASE.
100153e3b385SJ-Alves
100253e3b385SJ-AlvesFFA_MSG_SEND2
100353e3b385SJ-Alves~~~~~~~~~~~~~
100453e3b385SJ-Alves
100553e3b385SJ-AlvesHafnium copies a message from the sender TX buffer into receiver's RX buffer.
100653e3b385SJ-AlvesFor messages from SPs to VMs, operation is only possible if the SPMC owns
100753e3b385SJ-Alvesthe receiver's RX buffer.
100853e3b385SJ-Alves
100953e3b385SJ-AlvesBoth receiver and sender need to enable support for indirect messaging,
101053e3b385SJ-Alvesin their respective partition manifest. The discovery of support
101153e3b385SJ-Alvesof such feature can be done via FFA_PARTITION_INFO_GET.
101253e3b385SJ-Alves
101353e3b385SJ-AlvesOn a successful message send, Hafnium pends an RX buffer full framework
101453e3b385SJ-Alvesnotification for the receiver, to inform it about a message in the RX buffer.
101553e3b385SJ-Alves
101653e3b385SJ-AlvesThe handling of framework notifications is similar to that of
101753e3b385SJ-Alvesglobal notifications. Binding of these is not necessary, as these are
101853e3b385SJ-Alvesreserved to be used by the hypervisor or SPMC.
101953e3b385SJ-Alves
1020b5dd2422SOlivier DeprezSPMC-SPMD direct requests/responses
1021b5dd2422SOlivier Deprez-----------------------------------
1022fcb1398fSOlivier Deprez
1023b5dd2422SOlivier DeprezImplementation-defined FF-A IDs are allocated to the SPMC and SPMD.
1024b5dd2422SOlivier DeprezUsing those IDs in source/destination fields of a direct request/response
1025b5dd2422SOlivier Deprezpermits SPMD to SPMC communication and either way.
1026fcb1398fSOlivier Deprez
1027b5dd2422SOlivier Deprez- SPMC to SPMD direct request/response uses SMC conduit.
1028b5dd2422SOlivier Deprez- SPMD to SPMC direct request/response uses ERET conduit.
1029fcb1398fSOlivier Deprez
10309eea92a1SOlivier DeprezThis is used in particular to convey power management messages.
10319eea92a1SOlivier Deprez
1032*cc63ff97SJ-AlvesMemory Sharing
1033*cc63ff97SJ-Alves--------------
1034*cc63ff97SJ-Alves
1035*cc63ff97SJ-AlvesHafnium implements the following memory sharing interfaces:
1036*cc63ff97SJ-Alves
1037*cc63ff97SJ-Alves - ``FFA_MEM_SHARE`` - for shared access between lender and borrower.
1038*cc63ff97SJ-Alves - ``FFA_MEM_LEND`` - borrower to obtain exclusive access, though lender
1039*cc63ff97SJ-Alves   retains ownership of the memory.
1040*cc63ff97SJ-Alves - ``FFA_MEM_DONATE`` - lender permanently relinquishes ownership of memory
1041*cc63ff97SJ-Alves   to the borrower.
1042*cc63ff97SJ-Alves
1043*cc63ff97SJ-AlvesThe ``FFA_MEM_RETRIEVE_REQ`` interface is for the borrower to request the
1044*cc63ff97SJ-Alvesmemory to be mapped into its address space: for S-EL1 partitions the SPM updates
1045*cc63ff97SJ-Alvestheir stage 2 translation regime; for S-EL0 partitions the SPM updates their
1046*cc63ff97SJ-Alvesstage 1 translation regime. On a successful call, the SPMC responds back with
1047*cc63ff97SJ-Alves``FFA_MEM_RETRIEVE_RESP``.
1048*cc63ff97SJ-Alves
1049*cc63ff97SJ-AlvesThe ``FFA_MEM_RELINQUISH`` interface is for when the borrower is done with using
1050*cc63ff97SJ-Alvesa memory region.
1051*cc63ff97SJ-Alves
1052*cc63ff97SJ-AlvesThe ``FFA_MEM_RECLAIM`` interface is for the owner of the memory to reestablish
1053*cc63ff97SJ-Alvesits ownership and exclusive access to the memory shared.
1054*cc63ff97SJ-Alves
1055*cc63ff97SJ-AlvesThe memory transaction descriptors are transmitted via RX/TX buffers. In
1056*cc63ff97SJ-Alvessituations where the size of the memory transaction descriptor exceeds the
1057*cc63ff97SJ-Alvessize of the RX/TX buffers, Hafnium provides support for fragmented transmission
1058*cc63ff97SJ-Alvesof the full transaction descriptor. The ``FFA_MEM_FRAG_RX`` and ``FFA_MEM_FRAG_TX``
1059*cc63ff97SJ-Alvesinterfaces are for receiving and transmitting the next fragment, respectively.
1060*cc63ff97SJ-Alves
1061*cc63ff97SJ-AlvesIf lender and borrower(s) are SPs, all memory sharing operations are supported.
1062*cc63ff97SJ-Alves
1063*cc63ff97SJ-AlvesHafnium also supports memory sharing operations between the normal world and the
1064*cc63ff97SJ-Alvessecure world. If there is an SP involved, the SPMC allocates data to track the
1065*cc63ff97SJ-Alvesstate of the operation.
1066*cc63ff97SJ-Alves
1067*cc63ff97SJ-AlvesThe SPMC is also the designated allocator for the memory handle. The hypervisor
1068*cc63ff97SJ-Alvesor OS kernel has the possibility to rely on the SPMC to maintain the state
1069*cc63ff97SJ-Alvesof the operation, thus saving memory.
1070*cc63ff97SJ-AlvesA lender SP can only donate NS memory to a borrower from the normal world.
1071*cc63ff97SJ-Alves
1072*cc63ff97SJ-AlvesThe SPMC supports the hypervisor retrieve request, as defined by the FF-A
1073*cc63ff97SJ-Alvesv1.1 EAC0 specification, in section 16.4.3. The intent is to aid with operations
1074*cc63ff97SJ-Alvesthat the hypervisor must do for a VM retriever. For example, when handling
1075*cc63ff97SJ-Alvesan FFA_MEM_RECLAIM, if the hypervisor relies on SPMC to keep the state
1076*cc63ff97SJ-Alvesof the operation, the hypervisor retrieve request can be used to obtain
1077*cc63ff97SJ-Alvesthat state information, do the necessary validations, and update stage 2
1078*cc63ff97SJ-Alvesmemory translation.
1079*cc63ff97SJ-Alves
1080*cc63ff97SJ-AlvesHafnium also supports memory lend and share targetting multiple borrowers.
1081*cc63ff97SJ-AlvesThis is the case for a lender SP to multiple SPs, and for a lender VM to
1082*cc63ff97SJ-Alvesmultiple endpoints (from both secure world and normal world). If there is
1083*cc63ff97SJ-Alvesat least one borrower VM, the hypervisor is in charge of managing its
1084*cc63ff97SJ-Alvesstage 2 translation on a successful memory retrieve.
1085*cc63ff97SJ-AlvesThe semantics of ``FFA_MEM_DONATE`` implies ownership transmission,
1086*cc63ff97SJ-Alveswhich should target only one partition.
1087*cc63ff97SJ-Alves
1088*cc63ff97SJ-AlvesThe memory share interfaces are backwards compatible with memory transaction
1089*cc63ff97SJ-Alvesdescriptors from FF-A v1.0. These get translated to FF-A v1.1 descriptors for
1090*cc63ff97SJ-AlvesHafnium's internal processing of the operation. If the FF-A version of a
1091*cc63ff97SJ-Alvesborrower is v1.0, Hafnium provides FF-A v1.0 compliant memory transaction
1092*cc63ff97SJ-Alvesdescriptors on memory retrieve response.
1093*cc63ff97SJ-Alves
1094b5dd2422SOlivier DeprezPE MMU configuration
1095b5dd2422SOlivier Deprez--------------------
1096fcb1398fSOlivier Deprez
10979eea92a1SOlivier DeprezWith secure virtualization enabled (``HCR_EL2.VM = 1``) and for S-EL1
10989eea92a1SOlivier Deprezpartitions, two IPA spaces (secure and non-secure) are output from the
10999eea92a1SOlivier Deprezsecure EL1&0 Stage-1 translation.
11009eea92a1SOlivier DeprezThe EL1&0 Stage-2 translation hardware is fed by:
1101fcb1398fSOlivier Deprez
11029eea92a1SOlivier Deprez- A secure IPA when the SP EL1&0 Stage-1 MMU is disabled.
11039eea92a1SOlivier Deprez- One of secure or non-secure IPA when the secure EL1&0 Stage-1 MMU is enabled.
1104fcb1398fSOlivier Deprez
1105b5dd2422SOlivier Deprez``VTCR_EL2`` and ``VSTCR_EL2`` provide configuration bits for controlling the
11069eea92a1SOlivier DeprezNS/S IPA translations. The following controls are set up:
11079eea92a1SOlivier Deprez``VSTCR_EL2.SW = 0`` , ``VSTCR_EL2.SA = 0``, ``VTCR_EL2.NSW = 0``,
11089eea92a1SOlivier Deprez``VTCR_EL2.NSA = 1``:
1109fcb1398fSOlivier Deprez
1110b5dd2422SOlivier Deprez- Stage-2 translations for the NS IPA space access the NS PA space.
1111b5dd2422SOlivier Deprez- Stage-2 translation table walks for the NS IPA space are to the secure PA space.
1112fcb1398fSOlivier Deprez
11139eea92a1SOlivier DeprezSecure and non-secure IPA regions (rooted to by ``VTTBR_EL2`` and ``VSTTBR_EL2``)
11149eea92a1SOlivier Deprezuse the same set of Stage-2 page tables within a SP.
11159eea92a1SOlivier Deprez
11169eea92a1SOlivier DeprezThe ``VTCR_EL2/VSTCR_EL2/VTTBR_EL2/VSTTBR_EL2`` virtual address space
11179eea92a1SOlivier Deprezconfiguration is made part of a vCPU context.
11189eea92a1SOlivier Deprez
11199eea92a1SOlivier DeprezFor S-EL0 partitions with VHE enabled, a single secure EL2&0 Stage-1 translation
11209eea92a1SOlivier Deprezregime is used for both Hafnium and the partition.
1121fcb1398fSOlivier Deprez
112203997f18SMadhukar PappireddySchedule modes and SP Call chains
112303997f18SMadhukar Pappireddy---------------------------------
112403997f18SMadhukar Pappireddy
112503997f18SMadhukar PappireddyAn SP execution context is said to be in SPMC scheduled mode if CPU cycles are
112603997f18SMadhukar Pappireddyallocated to it by SPMC. Correspondingly, an SP execution context is said to be
112703997f18SMadhukar Pappireddyin Normal world scheduled mode if CPU cycles are allocated by the normal world.
112803997f18SMadhukar Pappireddy
112903997f18SMadhukar PappireddyA call chain represents all SPs in a sequence of invocations of a direct message
113003997f18SMadhukar Pappireddyrequest. When execution on a PE is in the secure state, only a single call chain
113103997f18SMadhukar Pappireddythat runs in the Normal World scheduled mode can exist. FF-A v1.1 spec allows
113203997f18SMadhukar Pappireddyany number of call chains to run in the SPMC scheduled mode but the Hafnium
113303997f18SMadhukar PappireddySPMC restricts the number of call chains in SPMC scheduled mode to only one for
113403997f18SMadhukar Pappireddykeeping the implementation simple.
113503997f18SMadhukar Pappireddy
113603997f18SMadhukar PappireddyPartition runtime models
113703997f18SMadhukar Pappireddy------------------------
113803997f18SMadhukar Pappireddy
113903997f18SMadhukar PappireddyThe runtime model of an endpoint describes the transitions permitted for an
114003997f18SMadhukar Pappireddyexecution context between various states. These are the four partition runtime
114103997f18SMadhukar Pappireddymodels supported (refer to `[1]`_ section 7):
114203997f18SMadhukar Pappireddy
114303997f18SMadhukar Pappireddy  - RTM_FFA_RUN: runtime model presented to an execution context that is
114403997f18SMadhukar Pappireddy    allocated CPU cycles through FFA_RUN interface.
114503997f18SMadhukar Pappireddy  - RTM_FFA_DIR_REQ: runtime model presented to an execution context that is
114603997f18SMadhukar Pappireddy    allocated CPU cycles through FFA_MSG_SEND_DIRECT_REQ interface.
114703997f18SMadhukar Pappireddy  - RTM_SEC_INTERRUPT: runtime model presented to an execution context that is
114803997f18SMadhukar Pappireddy    allocated CPU cycles by SPMC to handle a secure interrupt.
114903997f18SMadhukar Pappireddy  - RTM_SP_INIT: runtime model presented to an execution context that is
115003997f18SMadhukar Pappireddy    allocated CPU cycles by SPMC to initialize its state.
115103997f18SMadhukar Pappireddy
115203997f18SMadhukar PappireddyIf an endpoint execution context attempts to make an invalid transition or a
115303997f18SMadhukar Pappireddyvalid transition that could lead to a loop in the call chain, SPMC denies the
115403997f18SMadhukar Pappireddytransition with the help of above runtime models.
115503997f18SMadhukar Pappireddy
1156fcb1398fSOlivier DeprezInterrupt management
1157fcb1398fSOlivier Deprez--------------------
1158fcb1398fSOlivier Deprez
1159b5dd2422SOlivier DeprezGIC ownership
1160b5dd2422SOlivier Deprez~~~~~~~~~~~~~
1161fcb1398fSOlivier Deprez
1162b5dd2422SOlivier DeprezThe SPMC owns the GIC configuration. Secure and non-secure interrupts are
1163b5dd2422SOlivier Depreztrapped at S-EL2. The SPMC manages interrupt resources and allocates interrupt
1164b5dd2422SOlivier DeprezIDs based on SP manifests. The SPMC acknowledges physical interrupts and injects
1165b5dd2422SOlivier Deprezvirtual interrupts by setting the use of vIRQ/vFIQ bits before resuming a SP.
1166fcb1398fSOlivier Deprez
116706afdd1eSMadhukar PappireddyAbbreviations:
116806afdd1eSMadhukar Pappireddy
116906afdd1eSMadhukar Pappireddy  - NS-Int: A non-secure physical interrupt. It requires a switch to the normal
117006afdd1eSMadhukar Pappireddy    world to be handled if it triggers while execution is in secure world.
117106afdd1eSMadhukar Pappireddy  - Other S-Int: A secure physical interrupt targeted to an SP different from
117206afdd1eSMadhukar Pappireddy    the one that is currently running.
117306afdd1eSMadhukar Pappireddy  - Self S-Int: A secure physical interrupt targeted to the SP that is currently
117406afdd1eSMadhukar Pappireddy    running.
117506afdd1eSMadhukar Pappireddy
1176b5dd2422SOlivier DeprezNon-secure interrupt handling
1177b5dd2422SOlivier Deprez~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1178fcb1398fSOlivier Deprez
117906afdd1eSMadhukar PappireddyThis section documents the actions supported in SPMC in response to a non-secure
118006afdd1eSMadhukar Pappireddyinterrupt as per the guidance provided by FF-A v1.1 EAC0 specification.
118106afdd1eSMadhukar PappireddyAn SP specifies one of the following actions in its partition manifest:
1182fcb1398fSOlivier Deprez
118306afdd1eSMadhukar Pappireddy  - Non-secure interrupt is signaled.
118406afdd1eSMadhukar Pappireddy  - Non-secure interrupt is signaled after a managed exit.
118506afdd1eSMadhukar Pappireddy  - Non-secure interrupt is queued.
1186b5dd2422SOlivier Deprez
118706afdd1eSMadhukar PappireddyAn SP execution context in a call chain could specify a less permissive action
118806afdd1eSMadhukar Pappireddythan subsequent SP execution contexts in the same call chain. The less
118906afdd1eSMadhukar Pappireddypermissive action takes precedence over the more permissive actions specified
119006afdd1eSMadhukar Pappireddyby the subsequent execution contexts. Please refer to FF-A v1.1 EAC0 section
119106afdd1eSMadhukar Pappireddy8.3.1 for further explanation.
1192b5dd2422SOlivier Deprez
1193b5dd2422SOlivier DeprezSecure interrupt handling
119406afdd1eSMadhukar Pappireddy~~~~~~~~~~~~~~~~~~~~~~~~~
1195b5dd2422SOlivier Deprez
119652558e08SMadhukar PappireddyThis section documents the support implemented for secure interrupt handling in
119706afdd1eSMadhukar PappireddySPMC as per the guidance provided by FF-A v1.1 EAC0 specification.
119852558e08SMadhukar PappireddyThe following assumptions are made about the system configuration:
119952558e08SMadhukar Pappireddy
120052558e08SMadhukar Pappireddy  - In the current implementation, S-EL1 SPs are expected to use the para
120106afdd1eSMadhukar Pappireddy    virtualized ABIs for interrupt management rather than accessing the virtual
120206afdd1eSMadhukar Pappireddy    GIC interface.
120352558e08SMadhukar Pappireddy  - Unless explicitly stated otherwise, this support is applicable only for
120452558e08SMadhukar Pappireddy    S-EL1 SPs managed by SPMC.
120552558e08SMadhukar Pappireddy  - Secure interrupts are configured as G1S or G0 interrupts.
120652558e08SMadhukar Pappireddy  - All physical interrupts are routed to SPMC when running a secure partition
120752558e08SMadhukar Pappireddy    execution context.
120806afdd1eSMadhukar Pappireddy  - All endpoints with multiple execution contexts have their contexts pinned
120906afdd1eSMadhukar Pappireddy    to corresponding CPUs. Hence, a secure virtual interrupt cannot be signaled
121006afdd1eSMadhukar Pappireddy    to a target vCPU that is currently running or blocked on a different
121106afdd1eSMadhukar Pappireddy    physical CPU.
121252558e08SMadhukar Pappireddy
121306afdd1eSMadhukar PappireddyA physical secure interrupt could trigger while CPU is executing in normal world
121406afdd1eSMadhukar Pappireddyor secure world.
121506afdd1eSMadhukar PappireddyThe action of SPMC for a secure interrupt depends on: the state of the target
121606afdd1eSMadhukar Pappireddyexecution context of the SP that is responsible for handling the interrupt;
121706afdd1eSMadhukar Pappireddywhether the interrupt triggered while execution was in normal world or secure
121806afdd1eSMadhukar Pappireddyworld.
121952558e08SMadhukar Pappireddy
122052558e08SMadhukar PappireddySecure interrupt signaling mechanisms
122152558e08SMadhukar Pappireddy~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
122252558e08SMadhukar Pappireddy
122352558e08SMadhukar PappireddySignaling refers to the mechanisms used by SPMC to indicate to the SP execution
122452558e08SMadhukar Pappireddycontext that it has a pending virtual interrupt and to further run the SP
122552558e08SMadhukar Pappireddyexecution context, such that it can handle the virtual interrupt. SPMC uses
122652558e08SMadhukar Pappireddyeither the FFA_INTERRUPT interface with ERET conduit or vIRQ signal for signaling
122752558e08SMadhukar Pappireddyto S-EL1 SPs. When normal world execution is preempted by a secure interrupt,
122852558e08SMadhukar Pappireddythe SPMD uses the FFA_INTERRUPT ABI with ERET conduit to signal interrupt to SPMC
122952558e08SMadhukar Pappireddyrunning in S-EL2.
123052558e08SMadhukar Pappireddy
123152558e08SMadhukar Pappireddy+-----------+---------+---------------+---------------------------------------+
123252558e08SMadhukar Pappireddy| SP State  | Conduit | Interface and | Description                           |
123352558e08SMadhukar Pappireddy|           |         | parameters    |                                       |
123452558e08SMadhukar Pappireddy+-----------+---------+---------------+---------------------------------------+
123552558e08SMadhukar Pappireddy| WAITING   | ERET,   | FFA_INTERRUPT,| SPMC signals to SP the ID of pending  |
123652558e08SMadhukar Pappireddy|           | vIRQ    | Interrupt ID  | interrupt. It pends vIRQ signal and   |
123752558e08SMadhukar Pappireddy|           |         |               | resumes execution context of SP       |
123852558e08SMadhukar Pappireddy|           |         |               | through ERET.                         |
123952558e08SMadhukar Pappireddy+-----------+---------+---------------+---------------------------------------+
124052558e08SMadhukar Pappireddy| BLOCKED   | ERET,   | FFA_INTERRUPT | SPMC signals to SP that an interrupt  |
124152558e08SMadhukar Pappireddy|           | vIRQ    |               | is pending. It pends vIRQ signal and  |
124252558e08SMadhukar Pappireddy|           |         |               | resumes execution context of SP       |
124352558e08SMadhukar Pappireddy|           |         |               | through ERET.                         |
124452558e08SMadhukar Pappireddy+-----------+---------+---------------+---------------------------------------+
124552558e08SMadhukar Pappireddy| PREEMPTED | vIRQ    | NA            | SPMC pends the vIRQ signal but does   |
124652558e08SMadhukar Pappireddy|           |         |               | not resume execution context of SP.   |
124752558e08SMadhukar Pappireddy+-----------+---------+---------------+---------------------------------------+
124852558e08SMadhukar Pappireddy| RUNNING   | ERET,   | NA            | SPMC pends the vIRQ signal and resumes|
124952558e08SMadhukar Pappireddy|           | vIRQ    |               | execution context of SP through ERET. |
125052558e08SMadhukar Pappireddy+-----------+---------+---------------+---------------------------------------+
125152558e08SMadhukar Pappireddy
125252558e08SMadhukar PappireddySecure interrupt completion mechanisms
125352558e08SMadhukar Pappireddy~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
125452558e08SMadhukar Pappireddy
125552558e08SMadhukar PappireddyA SP signals secure interrupt handling completion to the SPMC through the
125652558e08SMadhukar Pappireddyfollowing mechanisms:
125752558e08SMadhukar Pappireddy
125852558e08SMadhukar Pappireddy  - ``FFA_MSG_WAIT`` ABI if it was in WAITING state.
125952558e08SMadhukar Pappireddy  - ``FFA_RUN`` ABI if its was in BLOCKED state.
126052558e08SMadhukar Pappireddy
126106afdd1eSMadhukar PappireddyThis is a remnant of SPMC implementation based on the FF-A v1.0 specification.
126206afdd1eSMadhukar PappireddyIn the current implementation, S-EL1 SPs use the para-virtualized HVC interface
126306afdd1eSMadhukar Pappireddyimplemented by SPMC to perform priority drop and interrupt deactivation (SPMC
126406afdd1eSMadhukar Pappireddyconfigures EOImode = 0, i.e. priority drop and deactivation are done together).
126506afdd1eSMadhukar PappireddyThe SPMC performs checks to deny the state transition upon invocation of
126606afdd1eSMadhukar Pappireddyeither FFA_MSG_WAIT or FFA_RUN interface if the SP didn't perform the
126706afdd1eSMadhukar Pappireddydeactivation of the secure virtual interrupt.
126852558e08SMadhukar Pappireddy
126906afdd1eSMadhukar PappireddyIf the current SP execution context was preempted by a secure interrupt to be
127006afdd1eSMadhukar Pappireddyhandled by execution context of target SP, SPMC resumes current SP after signal
127106afdd1eSMadhukar Pappireddycompletion by target SP execution context.
127206afdd1eSMadhukar Pappireddy
127306afdd1eSMadhukar PappireddyActions for a secure interrupt triggered while execution is in normal world
127406afdd1eSMadhukar Pappireddy~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
127506afdd1eSMadhukar Pappireddy
127606afdd1eSMadhukar Pappireddy+-------------------+----------+-----------------------------------------------+
127706afdd1eSMadhukar Pappireddy| State of target   | Action   | Description                                   |
127806afdd1eSMadhukar Pappireddy| execution context |          |                                               |
127906afdd1eSMadhukar Pappireddy+-------------------+----------+-----------------------------------------------+
128006afdd1eSMadhukar Pappireddy| WAITING           | Signaled | This starts a new call chain in SPMC scheduled|
128106afdd1eSMadhukar Pappireddy|                   |          | mode.                                         |
128206afdd1eSMadhukar Pappireddy+-------------------+----------+-----------------------------------------------+
128306afdd1eSMadhukar Pappireddy| PREEMPTED         | Queued   | The target execution must have been preempted |
128406afdd1eSMadhukar Pappireddy|                   |          | by a non-secure interrupt. SPMC queues the    |
128506afdd1eSMadhukar Pappireddy|                   |          | secure virtual interrupt now. It is signaled  |
128606afdd1eSMadhukar Pappireddy|                   |          | when the target execution context next enters |
128706afdd1eSMadhukar Pappireddy|                   |          | the RUNNING state.                            |
128806afdd1eSMadhukar Pappireddy+-------------------+----------+-----------------------------------------------+
128906afdd1eSMadhukar Pappireddy| BLOCKED, RUNNING  | NA       | The target execution context is blocked or    |
129006afdd1eSMadhukar Pappireddy|                   |          | running on a different CPU. This is not       |
129106afdd1eSMadhukar Pappireddy|                   |          | supported by current SPMC implementation and  |
129206afdd1eSMadhukar Pappireddy|                   |          | execution hits panic.                         |
129306afdd1eSMadhukar Pappireddy+-------------------+----------+-----------------------------------------------+
129406afdd1eSMadhukar Pappireddy
129506afdd1eSMadhukar PappireddyIf normal world execution was preempted by a secure interrupt, SPMC uses
129652558e08SMadhukar PappireddyFFA_NORMAL_WORLD_RESUME ABI to indicate completion of secure interrupt handling
129706afdd1eSMadhukar Pappireddyand further returns execution to normal world.
129852558e08SMadhukar Pappireddy
129906afdd1eSMadhukar PappireddyThe following figure describes interrupt handling flow when a secure interrupt
130006afdd1eSMadhukar Pappireddytriggers while execution is in normal world:
130152558e08SMadhukar Pappireddy
130252558e08SMadhukar Pappireddy.. image:: ../resources/diagrams/ffa-secure-interrupt-handling-nwd.png
130352558e08SMadhukar Pappireddy
130452558e08SMadhukar PappireddyA brief description of the events:
130552558e08SMadhukar Pappireddy
130652558e08SMadhukar Pappireddy  - 1) Secure interrupt triggers while normal world is running.
130752558e08SMadhukar Pappireddy  - 2) FIQ gets trapped to EL3.
130852558e08SMadhukar Pappireddy  - 3) SPMD signals secure interrupt to SPMC at S-EL2 using FFA_INTERRUPT ABI.
130952558e08SMadhukar Pappireddy  - 4) SPMC identifies target vCPU of SP and injects virtual interrupt (pends
131052558e08SMadhukar Pappireddy       vIRQ).
131106afdd1eSMadhukar Pappireddy  - 5) Assuming SP1 vCPU is in WAITING state, SPMC signals virtual interrupt
131206afdd1eSMadhukar Pappireddy       using FFA_INTERRUPT with interrupt id as an argument and resumes the SP1
131306afdd1eSMadhukar Pappireddy       vCPU using ERET in SPMC scheduled mode.
131406afdd1eSMadhukar Pappireddy  - 6) Execution traps to vIRQ handler in SP1 provided that the virtual
131506afdd1eSMadhukar Pappireddy       interrupt is not masked i.e., PSTATE.I = 0
131606afdd1eSMadhukar Pappireddy  - 7) SP1 queries for the pending virtual interrupt id using a paravirtualized
131706afdd1eSMadhukar Pappireddy       HVC call. SPMC clears the pending virtual interrupt state management
131806afdd1eSMadhukar Pappireddy       and returns the pending virtual interrupt id.
131906afdd1eSMadhukar Pappireddy  - 8) SP1 services the virtual interrupt and invokes the paravirtualized
132006afdd1eSMadhukar Pappireddy       de-activation HVC call. SPMC de-activates the physical interrupt,
132106afdd1eSMadhukar Pappireddy       clears the fields tracking the secure interrupt and resumes SP1 vCPU.
132206afdd1eSMadhukar Pappireddy  - 9) SP1 performs secure interrupt completion through FFA_MSG_WAIT ABI.
132352558e08SMadhukar Pappireddy  - 10) SPMC returns control to EL3 using FFA_NORMAL_WORLD_RESUME.
132452558e08SMadhukar Pappireddy  - 11) EL3 resumes normal world execution.
132552558e08SMadhukar Pappireddy
132606afdd1eSMadhukar PappireddyActions for a secure interrupt triggered while execution is in secure world
132706afdd1eSMadhukar Pappireddy~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
132806afdd1eSMadhukar Pappireddy
132906afdd1eSMadhukar Pappireddy+-------------------+----------+------------------------------------------------+
133006afdd1eSMadhukar Pappireddy| State of target   | Action   | Description                                    |
133106afdd1eSMadhukar Pappireddy| execution context |          |                                                |
133206afdd1eSMadhukar Pappireddy+-------------------+----------+------------------------------------------------+
133306afdd1eSMadhukar Pappireddy| WAITING           | Signaled | This starts a new call chain in SPMC scheduled |
133406afdd1eSMadhukar Pappireddy|                   |          | mode.                                          |
133506afdd1eSMadhukar Pappireddy+-------------------+----------+------------------------------------------------+
133606afdd1eSMadhukar Pappireddy| PREEMPTED by Self | Signaled | The target execution context reenters the      |
133706afdd1eSMadhukar Pappireddy| S-Int             |          | RUNNING state to handle the secure virtual     |
133806afdd1eSMadhukar Pappireddy|                   |          | interrupt.                                     |
133906afdd1eSMadhukar Pappireddy+-------------------+----------+------------------------------------------------+
134006afdd1eSMadhukar Pappireddy| PREEMPTED by      | Queued   | SPMC queues the secure virtual interrupt now.  |
134106afdd1eSMadhukar Pappireddy| NS-Int            |          | It is signaled when the target execution       |
134206afdd1eSMadhukar Pappireddy|                   |          | context next enters the RUNNING state.         |
134306afdd1eSMadhukar Pappireddy+-------------------+----------+------------------------------------------------+
134406afdd1eSMadhukar Pappireddy| BLOCKED           | Signaled | Both preempted and target execution contexts   |
134506afdd1eSMadhukar Pappireddy|                   |          | must have been part of the Normal world        |
134606afdd1eSMadhukar Pappireddy|                   |          | scheduled call chain. Refer scenario 1 of      |
134706afdd1eSMadhukar Pappireddy|                   |          | Table 8.4 in the FF-A v1.1 EAC0 spec.          |
134806afdd1eSMadhukar Pappireddy+-------------------+----------+------------------------------------------------+
134906afdd1eSMadhukar Pappireddy| RUNNING           | NA       | The target execution context is running on a   |
135006afdd1eSMadhukar Pappireddy|                   |          | different CPU. This scenario is not supported  |
135106afdd1eSMadhukar Pappireddy|                   |          | by current SPMC implementation and execution   |
135206afdd1eSMadhukar Pappireddy|                   |          | hits panic.                                    |
135306afdd1eSMadhukar Pappireddy+-------------------+----------+------------------------------------------------+
135406afdd1eSMadhukar Pappireddy
135506afdd1eSMadhukar PappireddyThe following figure describes interrupt handling flow when a secure interrupt
135606afdd1eSMadhukar Pappireddytriggers while execution is in secure world. We assume OS kernel sends a direct
135706afdd1eSMadhukar Pappireddyrequest message to SP1. Further, SP1 sends a direct request message to SP2. SP1
135806afdd1eSMadhukar Pappireddyenters BLOCKED state and SPMC resumes SP2.
135952558e08SMadhukar Pappireddy
136052558e08SMadhukar Pappireddy.. image:: ../resources/diagrams/ffa-secure-interrupt-handling-swd.png
136152558e08SMadhukar Pappireddy
136252558e08SMadhukar PappireddyA brief description of the events:
136352558e08SMadhukar Pappireddy
136406afdd1eSMadhukar Pappireddy  - 1) Secure interrupt triggers while SP2 is running.
136506afdd1eSMadhukar Pappireddy  - 2) SP2 gets preempted and execution traps to SPMC as IRQ.
136652558e08SMadhukar Pappireddy  - 3) SPMC finds the target vCPU of secure partition responsible for handling
136752558e08SMadhukar Pappireddy       this secure interrupt. In this scenario, it is SP1.
136852558e08SMadhukar Pappireddy  - 4) SPMC pends vIRQ for SP1 and signals through FFA_INTERRUPT interface.
136906afdd1eSMadhukar Pappireddy       SPMC further resumes SP1 through ERET conduit. Note that SP1 remains in
137006afdd1eSMadhukar Pappireddy       Normal world schedule mode.
137106afdd1eSMadhukar Pappireddy  - 6) Execution traps to vIRQ handler in SP1 provided that the virtual
137206afdd1eSMadhukar Pappireddy       interrupt is not masked i.e., PSTATE.I = 0
137306afdd1eSMadhukar Pappireddy  - 7) SP1 queries for the pending virtual interrupt id using a paravirtualized
137406afdd1eSMadhukar Pappireddy       HVC call. SPMC clears the pending virtual interrupt state management
137506afdd1eSMadhukar Pappireddy       and returns the pending virtual interrupt id.
137606afdd1eSMadhukar Pappireddy  - 8) SP1 services the virtual interrupt and invokes the paravirtualized
137706afdd1eSMadhukar Pappireddy       de-activation HVC call. SPMC de-activates the physical interrupt and
137806afdd1eSMadhukar Pappireddy       clears the fields tracking the secure interrupt and resumes SP1 vCPU.
137906afdd1eSMadhukar Pappireddy  - 9) Since SP1 direct request completed with FFA_INTERRUPT, it resumes the
138006afdd1eSMadhukar Pappireddy       direct request to SP2 by invoking FFA_RUN.
138152558e08SMadhukar Pappireddy  - 9) SPMC resumes the pre-empted vCPU of SP2.
138252558e08SMadhukar Pappireddy
1383e6017291SMadhukar PappireddyEL3 interrupt handling
1384e6017291SMadhukar Pappireddy~~~~~~~~~~~~~~~~~~~~~~
1385e6017291SMadhukar Pappireddy
1386e6017291SMadhukar PappireddyIn GICv3 based systems, EL3 interrupts are configured as Group0 secure
1387e6017291SMadhukar Pappireddyinterrupts. Execution traps to SPMC when a Group0 interrupt triggers while an
1388e6017291SMadhukar PappireddySP is running. Further, SPMC running at S-EL2 uses FFA_EL3_INTR_HANDLE ABI to
1389e6017291SMadhukar Pappireddyrequest EL3 platform firmware to handle a pending Group0 interrupt.
1390e6017291SMadhukar PappireddySimilarly, SPMD registers a handler with interrupt management framework to
1391e6017291SMadhukar Pappireddydelegate handling of Group0 interrupt to the platform if the interrupt triggers
1392e6017291SMadhukar Pappireddyin normal world.
1393e6017291SMadhukar Pappireddy
1394e6017291SMadhukar Pappireddy - Platform hook
1395e6017291SMadhukar Pappireddy
1396e6017291SMadhukar Pappireddy   - plat_spmd_handle_group0_interrupt
1397e6017291SMadhukar Pappireddy
1398e6017291SMadhukar Pappireddy     SPMD provides platform hook to handle Group0 secure interrupts. In the
1399e6017291SMadhukar Pappireddy     current design, SPMD expects the platform not to delegate handling to the
1400e6017291SMadhukar Pappireddy     NWd (such as through SDEI) while processing Group0 interrupts.
1401e6017291SMadhukar Pappireddy
1402fcb1398fSOlivier DeprezPower management
1403fcb1398fSOlivier Deprez----------------
1404fcb1398fSOlivier Deprez
1405b5dd2422SOlivier DeprezIn platforms with or without secure virtualization:
1406fcb1398fSOlivier Deprez
1407b5dd2422SOlivier Deprez- The NWd owns the platform PM policy.
1408b5dd2422SOlivier Deprez- The Hypervisor or OS kernel is the component initiating PSCI service calls.
1409b5dd2422SOlivier Deprez- The EL3 PSCI library is in charge of the PM coordination and control
1410b5dd2422SOlivier Deprez  (eventually writing to platform registers).
1411b5dd2422SOlivier Deprez- While coordinating PM events, the PSCI library calls backs into the Secure
1412b5dd2422SOlivier Deprez  Payload Dispatcher for events the latter has statically registered to.
1413fcb1398fSOlivier Deprez
1414b5dd2422SOlivier DeprezWhen using the SPMD as a Secure Payload Dispatcher:
1415fcb1398fSOlivier Deprez
1416b5dd2422SOlivier Deprez- A power management event is relayed through the SPD hook to the SPMC.
1417b5dd2422SOlivier Deprez- In the current implementation only cpu on (svc_on_finish) and cpu off
1418b5dd2422SOlivier Deprez  (svc_off) hooks are registered.
1419b5dd2422SOlivier Deprez- The behavior for the cpu on event is described in `Secondary cores boot-up`_.
1420b5dd2422SOlivier Deprez  The SPMC is entered through its secondary physical core entry point.
14219eea92a1SOlivier Deprez- The cpu off event occurs when the NWd calls PSCI_CPU_OFF. The PM event is
14229eea92a1SOlivier Deprez  signaled to the SPMC through a power management framework message.
14239eea92a1SOlivier Deprez  It consists in a SPMD-to-SPMC direct request/response (`SPMC-SPMD direct
14249eea92a1SOlivier Deprez  requests/responses`_) conveying the event details and SPMC response.
1425b5dd2422SOlivier Deprez  The SPMD performs a synchronous entry into the SPMC. The SPMC is entered and
1426b5dd2422SOlivier Deprez  updates its internal state to reflect the physical core is being turned off.
1427b5dd2422SOlivier Deprez  In the current implementation no SP is resumed as a consequence. This behavior
1428b5dd2422SOlivier Deprez  ensures a minimal support for CPU hotplug e.g. when initiated by the NWd linux
1429b5dd2422SOlivier Deprez  userspace.
1430fcb1398fSOlivier Deprez
14319eea92a1SOlivier DeprezArm architecture extensions for security hardening
14329eea92a1SOlivier Deprez==================================================
14339eea92a1SOlivier Deprez
14349eea92a1SOlivier DeprezHafnium supports the following architecture extensions for security hardening:
14359eea92a1SOlivier Deprez
14369eea92a1SOlivier Deprez- Pointer authentication (FEAT_PAuth): the extension permits detection of forged
14379eea92a1SOlivier Deprez  pointers used by ROP type of attacks through the signing of the pointer
14389eea92a1SOlivier Deprez  value. Hafnium is built with the compiler branch protection option to permit
14399eea92a1SOlivier Deprez  generation of a pointer authentication code for return addresses (pointer
14409eea92a1SOlivier Deprez  authentication for instructions). The APIA key is used while Hafnium runs.
14419eea92a1SOlivier Deprez  A random key is generated at boot time and restored upon entry into Hafnium
14429eea92a1SOlivier Deprez  at run-time. APIA and other keys (APIB, APDA, APDB, APGA) are saved/restored
14439eea92a1SOlivier Deprez  in vCPU contexts permitting to enable pointer authentication in VMs/SPs.
14449eea92a1SOlivier Deprez- Branch Target Identification (FEAT_BTI): the extension permits detection of
14459eea92a1SOlivier Deprez  unexpected indirect branches used by JOP type of attacks. Hafnium is built
14469eea92a1SOlivier Deprez  with the compiler branch protection option, inserting land pads at function
14479eea92a1SOlivier Deprez  prologues that are reached by indirect branch instructions (BR/BLR).
14489eea92a1SOlivier Deprez  Hafnium code pages are marked as guarded in the EL2 Stage-1 MMU descriptors
14499eea92a1SOlivier Deprez  such that an indirect branch must always target a landpad. A fault is
14509eea92a1SOlivier Deprez  triggered otherwise. VMs/SPs can (independently) mark their code pages as
14519eea92a1SOlivier Deprez  guarded in the EL1&0 Stage-1 translation regime.
14529eea92a1SOlivier Deprez- Memory Tagging Extension (FEAT_MTE): the option permits detection of out of
14539eea92a1SOlivier Deprez  bound memory array accesses or re-use of an already freed memory region.
14549eea92a1SOlivier Deprez  Hafnium enables the compiler option permitting to leverage MTE stack tagging
14559eea92a1SOlivier Deprez  applied to core stacks. Core stacks are marked as normal tagged memory in the
14569eea92a1SOlivier Deprez  EL2 Stage-1 translation regime. A synchronous data abort is generated upon tag
14579eea92a1SOlivier Deprez  check failure on load/stores. A random seed is generated at boot time and
14589eea92a1SOlivier Deprez  restored upon entry into Hafnium. MTE system registers are saved/restored in
14599eea92a1SOlivier Deprez  vCPU contexts permitting MTE usage from VMs/SPs.
14609eea92a1SOlivier Deprez
1461b5dd2422SOlivier DeprezSMMUv3 support in Hafnium
1462b5dd2422SOlivier Deprez=========================
14634ec3ccb4SMadhukar Pappireddy
14644ec3ccb4SMadhukar PappireddyAn SMMU is analogous to an MMU in a CPU. It performs address translations for
14654ec3ccb4SMadhukar PappireddyDirect Memory Access (DMA) requests from system I/O devices.
14664ec3ccb4SMadhukar PappireddyThe responsibilities of an SMMU include:
14674ec3ccb4SMadhukar Pappireddy
14684ec3ccb4SMadhukar Pappireddy-  Translation: Incoming DMA requests are translated from bus address space to
14694ec3ccb4SMadhukar Pappireddy   system physical address space using translation tables compliant to
14704ec3ccb4SMadhukar Pappireddy   Armv8/Armv7 VMSA descriptor format.
14714ec3ccb4SMadhukar Pappireddy-  Protection: An I/O device can be prohibited from read, write access to a
14724ec3ccb4SMadhukar Pappireddy   memory region or allowed.
14734ec3ccb4SMadhukar Pappireddy-  Isolation: Traffic from each individial device can be independently managed.
14744ec3ccb4SMadhukar Pappireddy   The devices are differentiated from each other using unique translation
14754ec3ccb4SMadhukar Pappireddy   tables.
14764ec3ccb4SMadhukar Pappireddy
14774ec3ccb4SMadhukar PappireddyThe following diagram illustrates a typical SMMU IP integrated in a SoC with
14784ec3ccb4SMadhukar Pappireddyseveral I/O devices along with Interconnect and Memory system.
14794ec3ccb4SMadhukar Pappireddy
14804ec3ccb4SMadhukar Pappireddy.. image:: ../resources/diagrams/MMU-600.png
14814ec3ccb4SMadhukar Pappireddy
14824ec3ccb4SMadhukar PappireddySMMU has several versions including SMMUv1, SMMUv2 and SMMUv3. Hafnium provides
1483b5dd2422SOlivier Deprezsupport for SMMUv3 driver in both normal and secure world. A brief introduction
14844ec3ccb4SMadhukar Pappireddyof SMMUv3 functionality and the corresponding software support in Hafnium is
14854ec3ccb4SMadhukar Pappireddyprovided here.
14864ec3ccb4SMadhukar Pappireddy
14874ec3ccb4SMadhukar PappireddySMMUv3 features
14884ec3ccb4SMadhukar Pappireddy---------------
14894ec3ccb4SMadhukar Pappireddy
14904ec3ccb4SMadhukar Pappireddy-  SMMUv3 provides Stage1, Stage2 translation as well as nested (Stage1 + Stage2)
14914ec3ccb4SMadhukar Pappireddy   translation support. It can either bypass or abort incoming translations as
14924ec3ccb4SMadhukar Pappireddy   well.
14934ec3ccb4SMadhukar Pappireddy-  Traffic (memory transactions) from each upstream I/O peripheral device,
14944ec3ccb4SMadhukar Pappireddy   referred to as Stream, can be independently managed using a combination of
14954ec3ccb4SMadhukar Pappireddy   several memory based configuration structures. This allows the SMMUv3 to
14964ec3ccb4SMadhukar Pappireddy   support a large number of streams with each stream assigned to a unique
14974ec3ccb4SMadhukar Pappireddy   translation context.
14984ec3ccb4SMadhukar Pappireddy-  Support for Armv8.1 VMSA where the SMMU shares the translation tables with
14994ec3ccb4SMadhukar Pappireddy   a Processing Element. AArch32(LPAE) and AArch64 translation table format
15004ec3ccb4SMadhukar Pappireddy   are supported by SMMUv3.
15014ec3ccb4SMadhukar Pappireddy-  SMMUv3 offers non-secure stream support with secure stream support being
15024ec3ccb4SMadhukar Pappireddy   optional. Logically, SMMUv3 behaves as if there is an indepdendent SMMU
15034ec3ccb4SMadhukar Pappireddy   instance for secure and non-secure stream support.
15044ec3ccb4SMadhukar Pappireddy-  It also supports sub-streams to differentiate traffic from a virtualized
15054ec3ccb4SMadhukar Pappireddy   peripheral associated with a VM/SP.
15064ec3ccb4SMadhukar Pappireddy-  Additionally, SMMUv3.2 provides support for PEs implementing Armv8.4-A
15074ec3ccb4SMadhukar Pappireddy   extensions. Consequently, SPM depends on Secure EL2 support in SMMUv3.2
15084ec3ccb4SMadhukar Pappireddy   for providing Secure Stage2 translation support to upstream peripheral
15094ec3ccb4SMadhukar Pappireddy   devices.
15104ec3ccb4SMadhukar Pappireddy
15114ec3ccb4SMadhukar PappireddySMMUv3 Programming Interfaces
15124ec3ccb4SMadhukar Pappireddy-----------------------------
15134ec3ccb4SMadhukar Pappireddy
15144ec3ccb4SMadhukar PappireddySMMUv3 has three software interfaces that are used by the Hafnium driver to
15154ec3ccb4SMadhukar Pappireddyconfigure the behaviour of SMMUv3 and manage the streams.
15164ec3ccb4SMadhukar Pappireddy
15174ec3ccb4SMadhukar Pappireddy-  Memory based data strutures that provide unique translation context for
15184ec3ccb4SMadhukar Pappireddy   each stream.
15194ec3ccb4SMadhukar Pappireddy-  Memory based circular buffers for command queue and event queue.
15204ec3ccb4SMadhukar Pappireddy-  A large number of SMMU configuration registers that are memory mapped during
15214ec3ccb4SMadhukar Pappireddy   boot time by Hafnium driver. Except a few registers, all configuration
15224ec3ccb4SMadhukar Pappireddy   registers have independent secure and non-secure versions to configure the
15234ec3ccb4SMadhukar Pappireddy   behaviour of SMMUv3 for translation of secure and non-secure streams
15244ec3ccb4SMadhukar Pappireddy   respectively.
15254ec3ccb4SMadhukar Pappireddy
15264ec3ccb4SMadhukar PappireddyPeripheral device manifest
15274ec3ccb4SMadhukar Pappireddy--------------------------
15284ec3ccb4SMadhukar Pappireddy
15294ec3ccb4SMadhukar PappireddyCurrently, SMMUv3 driver in Hafnium only supports dependent peripheral devices.
15304ec3ccb4SMadhukar PappireddyThese devices are dependent on PE endpoint to initiate and receive memory
15314ec3ccb4SMadhukar Pappireddymanagement transactions on their behalf. The acccess to the MMIO regions of
15324ec3ccb4SMadhukar Pappireddyany such device is assigned to the endpoint during boot. Moreover, SMMUv3 driver
15334ec3ccb4SMadhukar Pappireddyuses the same stage 2 translations for the device as those used by partition
15344ec3ccb4SMadhukar Pappireddymanager on behalf of the PE endpoint. This ensures that the peripheral device
15354ec3ccb4SMadhukar Pappireddyhas the same visibility of the physical address space as the endpoint. The
15364ec3ccb4SMadhukar Pappireddydevice node of the corresponding partition manifest (refer to `[1]`_ section 3.2
15374ec3ccb4SMadhukar Pappireddy) must specify these additional properties for each peripheral device in the
15384ec3ccb4SMadhukar Pappireddysystem :
15394ec3ccb4SMadhukar Pappireddy
15404ec3ccb4SMadhukar Pappireddy-  smmu-id: This field helps to identify the SMMU instance that this device is
15414ec3ccb4SMadhukar Pappireddy   upstream of.
15424ec3ccb4SMadhukar Pappireddy-  stream-ids: List of stream IDs assigned to this device.
15434ec3ccb4SMadhukar Pappireddy
15444ec3ccb4SMadhukar Pappireddy.. code:: shell
15454ec3ccb4SMadhukar Pappireddy
15464ec3ccb4SMadhukar Pappireddy    smmuv3-testengine {
15474ec3ccb4SMadhukar Pappireddy        base-address = <0x00000000 0x2bfe0000>;
15484ec3ccb4SMadhukar Pappireddy        pages-count = <32>;
15494ec3ccb4SMadhukar Pappireddy        attributes = <0x3>;
15504ec3ccb4SMadhukar Pappireddy        smmu-id = <0>;
15514ec3ccb4SMadhukar Pappireddy        stream-ids = <0x0 0x1>;
15524ec3ccb4SMadhukar Pappireddy        interrupts = <0x2 0x3>, <0x4 0x5>;
15534ec3ccb4SMadhukar Pappireddy        exclusive-access;
15544ec3ccb4SMadhukar Pappireddy    };
15554ec3ccb4SMadhukar Pappireddy
15564ec3ccb4SMadhukar PappireddySMMUv3 driver limitations
15574ec3ccb4SMadhukar Pappireddy-------------------------
15584ec3ccb4SMadhukar Pappireddy
15594ec3ccb4SMadhukar PappireddyThe primary design goal for the Hafnium SMMU driver is to support secure
15604ec3ccb4SMadhukar Pappireddystreams.
15614ec3ccb4SMadhukar Pappireddy
15624ec3ccb4SMadhukar Pappireddy-  Currently, the driver only supports Stage2 translations. No support for
15634ec3ccb4SMadhukar Pappireddy   Stage1 or nested translations.
15644ec3ccb4SMadhukar Pappireddy-  Supports only AArch64 translation format.
15654ec3ccb4SMadhukar Pappireddy-  No support for features such as PCI Express (PASIDs, ATS, PRI), MSI, RAS,
15664ec3ccb4SMadhukar Pappireddy   Fault handling, Performance Monitor Extensions, Event Handling, MPAM.
15674ec3ccb4SMadhukar Pappireddy-  No support for independent peripheral devices.
15684ec3ccb4SMadhukar Pappireddy
1569aeea04d4SRaghu KrishnamurthyS-EL0 Partition support
15709eea92a1SOlivier Deprez=======================
1571aeea04d4SRaghu KrishnamurthyThe SPMC (Hafnium) has limited capability to run S-EL0 FF-A partitions using
1572aeea04d4SRaghu KrishnamurthyFEAT_VHE (mandatory with ARMv8.1 in non-secure state, and in secure world
1573aeea04d4SRaghu Krishnamurthywith ARMv8.4 and FEAT_SEL2).
1574aeea04d4SRaghu Krishnamurthy
1575aeea04d4SRaghu KrishnamurthyS-EL0 partitions are useful for simple partitions that don't require full
1576aeea04d4SRaghu KrishnamurthyTrusted OS functionality. It is also useful to reduce jitter and cycle
1577aeea04d4SRaghu Krishnamurthystealing from normal world since they are more lightweight than VMs.
1578aeea04d4SRaghu Krishnamurthy
1579aeea04d4SRaghu KrishnamurthyS-EL0 partitions are presented, loaded and initialized the same as S-EL1 VMs by
1580aeea04d4SRaghu Krishnamurthythe SPMC. They are differentiated primarily by the 'exception-level' property
1581aeea04d4SRaghu Krishnamurthyand the 'execution-ctx-count' property in the SP manifest. They are host apps
1582aeea04d4SRaghu Krishnamurthyunder the single EL2&0 Stage-1 translation regime controlled by the SPMC and
1583aeea04d4SRaghu Krishnamurthycall into the SPMC through SVCs as opposed to HVCs and SMCs. These partitions
1584aeea04d4SRaghu Krishnamurthycan use FF-A defined services (FFA_MEM_PERM_*) to update or change permissions
1585aeea04d4SRaghu Krishnamurthyfor memory regions.
1586aeea04d4SRaghu Krishnamurthy
1587aeea04d4SRaghu KrishnamurthyS-EL0 partitions are required by the FF-A specification to be UP endpoints,
1588aeea04d4SRaghu Krishnamurthycapable of migrating, and the SPMC enforces this requirement. The SPMC allows
1589aeea04d4SRaghu Krishnamurthya S-EL0 partition to accept a direct message from secure world and normal world,
1590aeea04d4SRaghu Krishnamurthyand generate direct responses to them.
1591c8e49504SJ-AlvesAll S-EL0 partitions must use AArch64. AArch32 S-EL0 partitions are not supported.
1592aeea04d4SRaghu Krishnamurthy
1593c8e49504SJ-AlvesMemory sharing, indirect messaging, and notifications functionality with S-EL0
1594c8e49504SJ-Alvespartitions is supported.
1595aeea04d4SRaghu Krishnamurthy
1596c8e49504SJ-AlvesInterrupt handling is not supported with S-EL0 partitions and is work in
1597c8e49504SJ-Alvesprogress.
1598aeea04d4SRaghu Krishnamurthy
1599fcb1398fSOlivier DeprezReferences
1600fcb1398fSOlivier Deprez==========
1601fcb1398fSOlivier Deprez
1602fcb1398fSOlivier Deprez.. _[1]:
1603fcb1398fSOlivier Deprez
16048a5bd3cfSOlivier Deprez[1] `Arm Firmware Framework for Arm A-profile <https://developer.arm.com/docs/den0077/latest>`__
1605fcb1398fSOlivier Deprez
1606fcb1398fSOlivier Deprez.. _[2]:
1607fcb1398fSOlivier Deprez
16086844c347SMadhukar Pappireddy[2] :ref:`Secure Partition Manager using MM interface<Secure Partition Manager (MM)>`
1609fcb1398fSOlivier Deprez
1610fcb1398fSOlivier Deprez.. _[3]:
1611fcb1398fSOlivier Deprez
1612fcb1398fSOlivier Deprez[3] `Trusted Boot Board Requirements
1613b5dd2422SOlivier DeprezClient <https://developer.arm.com/documentation/den0006/d/>`__
1614fcb1398fSOlivier Deprez
1615fcb1398fSOlivier Deprez.. _[4]:
1616fcb1398fSOlivier Deprez
1617fcb1398fSOlivier Deprez[4] https://git.trustedfirmware.org/TF-A/trusted-firmware-a.git/tree/lib/el3_runtime/aarch64/context.S#n45
1618fcb1398fSOlivier Deprez
1619fcb1398fSOlivier Deprez.. _[5]:
1620fcb1398fSOlivier Deprez
1621b5dd2422SOlivier Deprez[5] https://git.trustedfirmware.org/TF-A/tf-a-tests.git/tree/spm/cactus/plat/arm/fvp/fdts/cactus.dts
1622fcb1398fSOlivier Deprez
1623fcb1398fSOlivier Deprez.. _[6]:
1624fcb1398fSOlivier Deprez
16251b17f4f1SOlivier Deprez[6] https://trustedfirmware-a.readthedocs.io/en/latest/components/ffa-manifest-binding.html
1626fcb1398fSOlivier Deprez
1627fcb1398fSOlivier Deprez.. _[7]:
1628fcb1398fSOlivier Deprez
1629fcb1398fSOlivier Deprez[7] https://git.trustedfirmware.org/TF-A/trusted-firmware-a.git/tree/plat/arm/board/fvp/fdts/fvp_spmc_manifest.dts
1630fcb1398fSOlivier Deprez
1631fcb1398fSOlivier Deprez.. _[8]:
1632fcb1398fSOlivier Deprez
1633f4a55e6bSSandrine Bailleux[8] https://lists.trustedfirmware.org/archives/list/tf-a@lists.trustedfirmware.org/thread/CFQFGU6H2D5GZYMUYGTGUSXIU3OYZP6U/
1634fcb1398fSOlivier Deprez
1635f2dcf418SOlivier Deprez.. _[9]:
1636f2dcf418SOlivier Deprez
1637f2dcf418SOlivier Deprez[9] https://trustedfirmware-a.readthedocs.io/en/latest/design/firmware-design.html#dynamic-configuration-during-cold-boot
1638f2dcf418SOlivier Deprez
1639fcb1398fSOlivier Deprez--------------
1640fcb1398fSOlivier Deprez
1641e6017291SMadhukar Pappireddy*Copyright (c) 2020-2023, Arm Limited and Contributors. All rights reserved.*
1642