1fcb1398fSOlivier DeprezSecure Partition Manager 2fcb1398fSOlivier Deprez************************ 3fcb1398fSOlivier Deprez 4fcb1398fSOlivier Deprez.. contents:: 5fcb1398fSOlivier Deprez 6fcb1398fSOlivier DeprezAcronyms 7fcb1398fSOlivier Deprez======== 8fcb1398fSOlivier Deprez 98a5bd3cfSOlivier Deprez+--------+--------------------------------------+ 10b5dd2422SOlivier Deprez| CoT | Chain of Trust | 118a5bd3cfSOlivier Deprez+--------+--------------------------------------+ 124ec3ccb4SMadhukar Pappireddy| DMA | Direct Memory Access | 138a5bd3cfSOlivier Deprez+--------+--------------------------------------+ 14fcb1398fSOlivier Deprez| DTB | Device Tree Blob | 158a5bd3cfSOlivier Deprez+--------+--------------------------------------+ 16fcb1398fSOlivier Deprez| DTS | Device Tree Source | 178a5bd3cfSOlivier Deprez+--------+--------------------------------------+ 18fcb1398fSOlivier Deprez| EC | Execution Context | 198a5bd3cfSOlivier Deprez+--------+--------------------------------------+ 20fcb1398fSOlivier Deprez| FIP | Firmware Image Package | 218a5bd3cfSOlivier Deprez+--------+--------------------------------------+ 228a5bd3cfSOlivier Deprez| FF-A | Firmware Framework for Arm A-profile | 238a5bd3cfSOlivier Deprez+--------+--------------------------------------+ 24fcb1398fSOlivier Deprez| IPA | Intermediate Physical Address | 258a5bd3cfSOlivier Deprez+--------+--------------------------------------+ 26fcb1398fSOlivier Deprez| NWd | Normal World | 278a5bd3cfSOlivier Deprez+--------+--------------------------------------+ 28fcb1398fSOlivier Deprez| ODM | Original Design Manufacturer | 298a5bd3cfSOlivier Deprez+--------+--------------------------------------+ 30fcb1398fSOlivier Deprez| OEM | Original Equipment Manufacturer | 318a5bd3cfSOlivier Deprez+--------+--------------------------------------+ 32fcb1398fSOlivier Deprez| PA | Physical Address | 338a5bd3cfSOlivier Deprez+--------+--------------------------------------+ 34fcb1398fSOlivier Deprez| PE | Processing Element | 358a5bd3cfSOlivier Deprez+--------+--------------------------------------+ 36b5dd2422SOlivier Deprez| PM | Power Management | 378a5bd3cfSOlivier Deprez+--------+--------------------------------------+ 38fcb1398fSOlivier Deprez| PVM | Primary VM | 398a5bd3cfSOlivier Deprez+--------+--------------------------------------+ 404ec3ccb4SMadhukar Pappireddy| SMMU | System Memory Management Unit | 418a5bd3cfSOlivier Deprez+--------+--------------------------------------+ 42fcb1398fSOlivier Deprez| SP | Secure Partition | 438a5bd3cfSOlivier Deprez+--------+--------------------------------------+ 44b5dd2422SOlivier Deprez| SPD | Secure Payload Dispatcher | 458a5bd3cfSOlivier Deprez+--------+--------------------------------------+ 46fcb1398fSOlivier Deprez| SPM | Secure Partition Manager | 478a5bd3cfSOlivier Deprez+--------+--------------------------------------+ 48fcb1398fSOlivier Deprez| SPMC | SPM Core | 498a5bd3cfSOlivier Deprez+--------+--------------------------------------+ 50fcb1398fSOlivier Deprez| SPMD | SPM Dispatcher | 518a5bd3cfSOlivier Deprez+--------+--------------------------------------+ 52fcb1398fSOlivier Deprez| SiP | Silicon Provider | 538a5bd3cfSOlivier Deprez+--------+--------------------------------------+ 54fcb1398fSOlivier Deprez| SWd | Secure World | 558a5bd3cfSOlivier Deprez+--------+--------------------------------------+ 56fcb1398fSOlivier Deprez| TLV | Tag-Length-Value | 578a5bd3cfSOlivier Deprez+--------+--------------------------------------+ 58fcb1398fSOlivier Deprez| TOS | Trusted Operating System | 598a5bd3cfSOlivier Deprez+--------+--------------------------------------+ 60fcb1398fSOlivier Deprez| VM | Virtual Machine | 618a5bd3cfSOlivier Deprez+--------+--------------------------------------+ 62fcb1398fSOlivier Deprez 63fcb1398fSOlivier DeprezForeword 64fcb1398fSOlivier Deprez======== 65fcb1398fSOlivier Deprez 66fcb1398fSOlivier DeprezTwo implementations of a Secure Partition Manager co-exist in the TF-A codebase: 67fcb1398fSOlivier Deprez 681b17f4f1SOlivier Deprez- SPM based on the FF-A specification `[1]`_. 69fcb1398fSOlivier Deprez- SPM based on the MM interface to communicate with an S-EL0 partition `[2]`_. 70fcb1398fSOlivier Deprez 71fcb1398fSOlivier DeprezBoth implementations differ in their architectures and only one can be selected 72fcb1398fSOlivier Deprezat build time. 73fcb1398fSOlivier Deprez 74fcb1398fSOlivier DeprezThis document: 75fcb1398fSOlivier Deprez 761b17f4f1SOlivier Deprez- describes the FF-A implementation where the Secure Partition Manager 77fcb1398fSOlivier Deprez resides at EL3 and S-EL2 (or EL3 and S-EL1). 78fcb1398fSOlivier Deprez- is not an architecture specification and it might provide assumptions 79fcb1398fSOlivier Deprez on sections mandated as implementation-defined in the specification. 80fcb1398fSOlivier Deprez- covers the implications to TF-A used as a bootloader, and Hafnium 81fcb1398fSOlivier Deprez used as a reference code base for an S-EL2 secure firmware on 82b5dd2422SOlivier Deprez platforms implementing the FEAT_SEL2 (formerly Armv8.4 Secure EL2) 83b5dd2422SOlivier Deprez architecture extension. 84fcb1398fSOlivier Deprez 85fcb1398fSOlivier DeprezTerminology 86fcb1398fSOlivier Deprez----------- 87fcb1398fSOlivier Deprez 88b5dd2422SOlivier Deprez- The term Hypervisor refers to the NS-EL2 component managing Virtual Machines 89b5dd2422SOlivier Deprez (or partitions) in the normal world. 90b5dd2422SOlivier Deprez- The term SPMC refers to the S-EL2 component managing secure partitions in 91b5dd2422SOlivier Deprez the secure world when the FEAT_SEL2 architecture extension is implemented. 92b5dd2422SOlivier Deprez- Alternatively, SPMC can refer to an S-EL1 component, itself being a secure 93b5dd2422SOlivier Deprez partition and implementing the FF-A ABI on platforms not implementing the 94b5dd2422SOlivier Deprez FEAT_SEL2 architecture extension. 95b5dd2422SOlivier Deprez- The term VM refers to a normal world Virtual Machine managed by an Hypervisor. 96b5dd2422SOlivier Deprez- The term SP refers to a secure world "Virtual Machine" managed by an SPMC. 97fcb1398fSOlivier Deprez 98fcb1398fSOlivier DeprezSupport for legacy platforms 99fcb1398fSOlivier Deprez---------------------------- 100fcb1398fSOlivier Deprez 101b5dd2422SOlivier DeprezIn the implementation, the SPM is split into SPMD and SPMC components. 102b5dd2422SOlivier DeprezThe SPMD is located at EL3 and mainly relays FF-A messages from 103b5dd2422SOlivier DeprezNWd (Hypervisor or OS kernel) to SPMC located either at S-EL1 or S-EL2. 104fcb1398fSOlivier Deprez 105b5dd2422SOlivier DeprezHence TF-A supports both cases where the SPMC is located either at: 106fcb1398fSOlivier Deprez 107b5dd2422SOlivier Deprez- S-EL1 supporting platforms not implementing the FEAT_SEL2 architecture 108b5dd2422SOlivier Deprez extension. The SPMD relays the FF-A protocol from EL3 to S-EL1. 109b5dd2422SOlivier Deprez- or S-EL2 supporting platforms implementing the FEAT_SEL2 architecture 110b5dd2422SOlivier Deprez extension. The SPMD relays the FF-A protocol from EL3 to S-EL2. 111fcb1398fSOlivier Deprez 112b5dd2422SOlivier DeprezThe same TF-A SPMD component is used to support both configurations. 113b5dd2422SOlivier DeprezThe SPMC exception level is a build time choice. 114fcb1398fSOlivier Deprez 115fcb1398fSOlivier DeprezSample reference stack 116fcb1398fSOlivier Deprez====================== 117fcb1398fSOlivier Deprez 118b5dd2422SOlivier DeprezThe following diagram illustrates a possible configuration when the 119b5dd2422SOlivier DeprezFEAT_SEL2 architecture extension is implemented, showing the SPMD 120b5dd2422SOlivier Deprezand SPMC, one or multiple secure partitions, with an optional 121b5dd2422SOlivier DeprezHypervisor: 122fcb1398fSOlivier Deprez 123fcb1398fSOlivier Deprez.. image:: ../resources/diagrams/ff-a-spm-sel2.png 124fcb1398fSOlivier Deprez 125fcb1398fSOlivier DeprezTF-A build options 126fcb1398fSOlivier Deprez================== 127fcb1398fSOlivier Deprez 128b5dd2422SOlivier DeprezThis section explains the TF-A build options involved in building with 129b5dd2422SOlivier Deprezsupport for an FF-A based SPM where the SPMD is located at EL3 and the 130b5dd2422SOlivier DeprezSPMC located at S-EL1 or S-EL2: 131fcb1398fSOlivier Deprez 132b5dd2422SOlivier Deprez- **SPD=spmd**: this option selects the SPMD component to relay the FF-A 133fcb1398fSOlivier Deprez protocol from NWd to SWd back and forth. It is not possible to 134fcb1398fSOlivier Deprez enable another Secure Payload Dispatcher when this option is chosen. 135b5dd2422SOlivier Deprez- **SPMD_SPM_AT_SEL2**: this option adjusts the SPMC exception 136fcb1398fSOlivier Deprez level to being S-EL1 or S-EL2. It defaults to enabled (value 1) when 137fcb1398fSOlivier Deprez SPD=spmd is chosen. 138fcb1398fSOlivier Deprez- **CTX_INCLUDE_EL2_REGS**: this option permits saving (resp. 139fcb1398fSOlivier Deprez restoring) the EL2 system register context before entering (resp. 140b5dd2422SOlivier Deprez after leaving) the SPMC. It is mandatorily enabled when 141b5dd2422SOlivier Deprez ``SPMD_SPM_AT_SEL2`` is enabled. The context save/restore routine 142b5dd2422SOlivier Deprez and exhaustive list of registers is visible at `[4]`_. 143b5dd2422SOlivier Deprez- **SP_LAYOUT_FILE**: this option specifies a text description file 144b5dd2422SOlivier Deprez providing paths to SP binary images and manifests in DTS format 145b5dd2422SOlivier Deprez (see `Describing secure partitions`_). It 146fcb1398fSOlivier Deprez is required when ``SPMD_SPM_AT_SEL2`` is enabled hence when multiple 147b5dd2422SOlivier Deprez secure partitions are to be loaded on behalf of the SPMC. 148fcb1398fSOlivier Deprez 149b5dd2422SOlivier Deprez+---------------+----------------------+------------------+ 150fcb1398fSOlivier Deprez| | CTX_INCLUDE_EL2_REGS | SPMD_SPM_AT_SEL2 | 151b5dd2422SOlivier Deprez+---------------+----------------------+------------------+ 152b5dd2422SOlivier Deprez| SPMC at S-EL1 | 0 | 0 | 153b5dd2422SOlivier Deprez+---------------+----------------------+------------------+ 154b5dd2422SOlivier Deprez| SPMC at S-EL2 | 1 | 1 (default when | 155fcb1398fSOlivier Deprez| | | SPD=spmd) | 156b5dd2422SOlivier Deprez+---------------+----------------------+------------------+ 157fcb1398fSOlivier Deprez 158fcb1398fSOlivier DeprezOther combinations of such build options either break the build or are not 159fcb1398fSOlivier Deprezsupported. 160fcb1398fSOlivier Deprez 161b5dd2422SOlivier DeprezNotes: 162b5dd2422SOlivier Deprez 163b5dd2422SOlivier Deprez- Only Arm's FVP platform is supported to use with the TF-A reference software 164b5dd2422SOlivier Deprez stack. 165b5dd2422SOlivier Deprez- The reference software stack uses FEAT_PAuth (formerly Armv8.3-PAuth) and 166b5dd2422SOlivier Deprez FEAT_BTI (formerly Armv8.5-BTI) architecture extensions by default at EL3 167b5dd2422SOlivier Deprez and S-EL2. 168b5dd2422SOlivier Deprez- The ``CTX_INCLUDE_EL2_REGS`` option provides the generic support for 169fcb1398fSOlivier Deprez barely saving/restoring EL2 registers from an Arm arch perspective. As such 170fcb1398fSOlivier Deprez it is decoupled from the ``SPD=spmd`` option. 171b5dd2422SOlivier Deprez- BL32 option is re-purposed to specify the SPMC image. It can specify either 172b5dd2422SOlivier Deprez the Hafnium binary path (built for the secure world) or the path to a TEE 173b5dd2422SOlivier Deprez binary implementing FF-A interfaces. 174b5dd2422SOlivier Deprez- BL33 option can specify the TFTF binary or a normal world loader 175b5dd2422SOlivier Deprez such as U-Boot or the UEFI framework. 176fcb1398fSOlivier Deprez 177fcb1398fSOlivier DeprezSample TF-A build command line when SPMC is located at S-EL1 178b5dd2422SOlivier Deprez(e.g. when the FEAT_EL2 architecture extension is not implemented): 179fcb1398fSOlivier Deprez 180fcb1398fSOlivier Deprez.. code:: shell 181fcb1398fSOlivier Deprez 182fcb1398fSOlivier Deprez make \ 183fcb1398fSOlivier Deprez CROSS_COMPILE=aarch64-none-elf- \ 184fcb1398fSOlivier Deprez SPD=spmd \ 185fcb1398fSOlivier Deprez SPMD_SPM_AT_SEL2=0 \ 186fcb1398fSOlivier Deprez BL32=<path-to-tee-binary> \ 187b5dd2422SOlivier Deprez BL33=<path-to-bl33-binary> \ 188fcb1398fSOlivier Deprez PLAT=fvp \ 189fcb1398fSOlivier Deprez all fip 190fcb1398fSOlivier Deprez 191b5dd2422SOlivier DeprezSample TF-A build command line for a FEAT_SEL2 enabled system where the SPMC is 192b5dd2422SOlivier Deprezlocated at S-EL2: 193fcb1398fSOlivier Deprez 194fcb1398fSOlivier Deprez.. code:: shell 195fcb1398fSOlivier Deprez 196fcb1398fSOlivier Deprez make \ 197fcb1398fSOlivier Deprez CROSS_COMPILE=aarch64-none-elf- \ 198b5dd2422SOlivier Deprez PLAT=fvp \ 199fcb1398fSOlivier Deprez SPD=spmd \ 200fcb1398fSOlivier Deprez CTX_INCLUDE_EL2_REGS=1 \ 201b5dd2422SOlivier Deprez ARM_ARCH_MINOR=5 \ 202b5dd2422SOlivier Deprez BRANCH_PROTECTION=1 \ 203b5dd2422SOlivier Deprez CTX_INCLUDE_PAUTH_REGS=1 \ 204b5dd2422SOlivier Deprez BL32=<path-to-hafnium-binary> \ 205b5dd2422SOlivier Deprez BL33=<path-to-bl33-binary> \ 206fcb1398fSOlivier Deprez SP_LAYOUT_FILE=sp_layout.json \ 207fcb1398fSOlivier Deprez all fip 208fcb1398fSOlivier Deprez 209b5dd2422SOlivier DeprezSame as above with enabling secure boot in addition: 210fcb1398fSOlivier Deprez 211fcb1398fSOlivier Deprez.. code:: shell 212fcb1398fSOlivier Deprez 213fcb1398fSOlivier Deprez make \ 214fcb1398fSOlivier Deprez CROSS_COMPILE=aarch64-none-elf- \ 215b5dd2422SOlivier Deprez PLAT=fvp \ 216fcb1398fSOlivier Deprez SPD=spmd \ 217fcb1398fSOlivier Deprez CTX_INCLUDE_EL2_REGS=1 \ 218b5dd2422SOlivier Deprez ARM_ARCH_MINOR=5 \ 219b5dd2422SOlivier Deprez BRANCH_PROTECTION=1 \ 220b5dd2422SOlivier Deprez CTX_INCLUDE_PAUTH_REGS=1 \ 221b5dd2422SOlivier Deprez BL32=<path-to-hafnium-binary> \ 222b5dd2422SOlivier Deprez BL33=<path-to-bl33-binary> \ 223b5dd2422SOlivier Deprez SP_LAYOUT_FILE=sp_layout.json \ 224fcb1398fSOlivier Deprez MBEDTLS_DIR=<path-to-mbedtls-lib> \ 225fcb1398fSOlivier Deprez TRUSTED_BOARD_BOOT=1 \ 226fcb1398fSOlivier Deprez COT=dualroot \ 227fcb1398fSOlivier Deprez ARM_ROTPK_LOCATION=devel_rsa \ 228fcb1398fSOlivier Deprez ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \ 229fcb1398fSOlivier Deprez GENERATE_COT=1 \ 230fcb1398fSOlivier Deprez all fip 231fcb1398fSOlivier Deprez 232b5dd2422SOlivier DeprezFVP model invocation 233b5dd2422SOlivier Deprez==================== 234b5dd2422SOlivier Deprez 235b5dd2422SOlivier DeprezThe FVP command line needs the following options to exercise the S-EL2 SPMC: 236b5dd2422SOlivier Deprez 237b5dd2422SOlivier Deprez+---------------------------------------------------+------------------------------------+ 238b5dd2422SOlivier Deprez| - cluster0.has_arm_v8-5=1 | Implements FEAT_SEL2, FEAT_PAuth, | 239b5dd2422SOlivier Deprez| - cluster1.has_arm_v8-5=1 | and FEAT_BTI. | 240b5dd2422SOlivier Deprez+---------------------------------------------------+------------------------------------+ 241b5dd2422SOlivier Deprez| - pci.pci_smmuv3.mmu.SMMU_AIDR=2 | Parameters required for the | 242b5dd2422SOlivier Deprez| - pci.pci_smmuv3.mmu.SMMU_IDR0=0x0046123B | SMMUv3.2 modeling. | 243b5dd2422SOlivier Deprez| - pci.pci_smmuv3.mmu.SMMU_IDR1=0x00600002 | | 244b5dd2422SOlivier Deprez| - pci.pci_smmuv3.mmu.SMMU_IDR3=0x1714 | | 245b5dd2422SOlivier Deprez| - pci.pci_smmuv3.mmu.SMMU_IDR5=0xFFFF0472 | | 246b5dd2422SOlivier Deprez| - pci.pci_smmuv3.mmu.SMMU_S_IDR1=0xA0000002 | | 247b5dd2422SOlivier Deprez| - pci.pci_smmuv3.mmu.SMMU_S_IDR2=0 | | 248b5dd2422SOlivier Deprez| - pci.pci_smmuv3.mmu.SMMU_S_IDR3=0 | | 249b5dd2422SOlivier Deprez+---------------------------------------------------+------------------------------------+ 250b5dd2422SOlivier Deprez| - cluster0.has_branch_target_exception=1 | Implements FEAT_BTI. | 251b5dd2422SOlivier Deprez| - cluster1.has_branch_target_exception=1 | | 252b5dd2422SOlivier Deprez+---------------------------------------------------+------------------------------------+ 253b5dd2422SOlivier Deprez| - cluster0.restriction_on_speculative_execution=2 | Required by the EL2 context | 254b5dd2422SOlivier Deprez| - cluster1.restriction_on_speculative_execution=2 | save/restore routine. | 255b5dd2422SOlivier Deprez+---------------------------------------------------+------------------------------------+ 256b5dd2422SOlivier Deprez 257b5dd2422SOlivier DeprezSample FVP command line invocation: 258b5dd2422SOlivier Deprez 259b5dd2422SOlivier Deprez.. code:: shell 260b5dd2422SOlivier Deprez 261b5dd2422SOlivier Deprez <path-to-fvp-model>/FVP_Base_RevC-2xAEMv8A -C pctl.startup=0.0.0.0 262b5dd2422SOlivier Deprez -C cluster0.NUM_CORES=4 -C cluster1.NUM_CORES=4 -C bp.secure_memory=1 \ 263b5dd2422SOlivier Deprez -C bp.secureflashloader.fname=trusted-firmware-a/build/fvp/debug/bl1.bin \ 264b5dd2422SOlivier Deprez -C bp.flashloader0.fname=trusted-firmware-a/build/fvp/debug/fip.bin \ 265b5dd2422SOlivier Deprez -C bp.pl011_uart0.out_file=fvp-uart0.log -C bp.pl011_uart1.out_file=fvp-uart1.log \ 266b5dd2422SOlivier Deprez -C bp.pl011_uart2.out_file=fvp-uart2.log \ 267b5dd2422SOlivier Deprez -C cluster0.has_arm_v8-5=1 -C cluster1.has_arm_v8-5=1 -C pci.pci_smmuv3.mmu.SMMU_AIDR=2 \ 268b5dd2422SOlivier Deprez -C pci.pci_smmuv3.mmu.SMMU_IDR0=0x0046123B -C pci.pci_smmuv3.mmu.SMMU_IDR1=0x00600002 \ 269b5dd2422SOlivier Deprez -C pci.pci_smmuv3.mmu.SMMU_IDR3=0x1714 -C pci.pci_smmuv3.mmu.SMMU_IDR5=0xFFFF0472 \ 270b5dd2422SOlivier Deprez -C pci.pci_smmuv3.mmu.SMMU_S_IDR1=0xA0000002 -C pci.pci_smmuv3.mmu.SMMU_S_IDR2=0 \ 271b5dd2422SOlivier Deprez -C pci.pci_smmuv3.mmu.SMMU_S_IDR3=0 \ 272b5dd2422SOlivier Deprez -C cluster0.has_branch_target_exception=1 \ 273b5dd2422SOlivier Deprez -C cluster1.has_branch_target_exception=1 \ 274b5dd2422SOlivier Deprez -C cluster0.restriction_on_speculative_execution=2 \ 275b5dd2422SOlivier Deprez -C cluster1.restriction_on_speculative_execution=2 276b5dd2422SOlivier Deprez 277fcb1398fSOlivier DeprezBoot process 278fcb1398fSOlivier Deprez============ 279fcb1398fSOlivier Deprez 280b5dd2422SOlivier DeprezLoading Hafnium and secure partitions in the secure world 281fcb1398fSOlivier Deprez--------------------------------------------------------- 282fcb1398fSOlivier Deprez 283b5dd2422SOlivier DeprezTF-A BL2 is the bootlader for the SPMC and SPs in the secure world. 284fcb1398fSOlivier Deprez 285fcb1398fSOlivier DeprezSPs may be signed by different parties (SiP, OEM/ODM, TOS vendor, etc.). 286b5dd2422SOlivier DeprezThus they are supplied as distinct signed entities within the FIP flash 287b5dd2422SOlivier Deprezimage. The FIP image itself is not signed hence this provides the ability 288b5dd2422SOlivier Deprezto upgrade SPs in the field. 289fcb1398fSOlivier Deprez 290fcb1398fSOlivier DeprezBooting through TF-A 291fcb1398fSOlivier Deprez-------------------- 292fcb1398fSOlivier Deprez 293fcb1398fSOlivier DeprezSP manifests 294fcb1398fSOlivier Deprez~~~~~~~~~~~~ 295fcb1398fSOlivier Deprez 296fcb1398fSOlivier DeprezAn SP manifest describes SP attributes as defined in `[1]`_ 297b5dd2422SOlivier Deprez(partition manifest at virtual FF-A instance) in DTS format. It is 298b5dd2422SOlivier Deprezrepresented as a single file associated with the SP. A sample is 299fcb1398fSOlivier Deprezprovided by `[5]`_. A binding document is provided by `[6]`_. 300fcb1398fSOlivier Deprez 301fcb1398fSOlivier DeprezSecure Partition packages 302fcb1398fSOlivier Deprez~~~~~~~~~~~~~~~~~~~~~~~~~ 303fcb1398fSOlivier Deprez 304b5dd2422SOlivier DeprezSecure partitions are bundled as independent package files consisting 305fcb1398fSOlivier Deprezof: 306fcb1398fSOlivier Deprez 307fcb1398fSOlivier Deprez- a header 308fcb1398fSOlivier Deprez- a DTB 309fcb1398fSOlivier Deprez- an image payload 310fcb1398fSOlivier Deprez 311fcb1398fSOlivier DeprezThe header starts with a magic value and offset values to SP DTB and 312fcb1398fSOlivier Deprezimage payload. Each SP package is loaded independently by BL2 loader 313fcb1398fSOlivier Deprezand verified for authenticity and integrity. 314fcb1398fSOlivier Deprez 315b5dd2422SOlivier DeprezThe SP package identified by its UUID (matching FF-A uuid property) is 316b5dd2422SOlivier Deprezinserted as a single entry into the FIP at end of the TF-A build flow 317b5dd2422SOlivier Deprezas shown: 318fcb1398fSOlivier Deprez 319fcb1398fSOlivier Deprez.. code:: shell 320fcb1398fSOlivier Deprez 321fcb1398fSOlivier Deprez Trusted Boot Firmware BL2: offset=0x1F0, size=0x8AE1, cmdline="--tb-fw" 322fcb1398fSOlivier Deprez EL3 Runtime Firmware BL31: offset=0x8CD1, size=0x13000, cmdline="--soc-fw" 323fcb1398fSOlivier Deprez Secure Payload BL32 (Trusted OS): offset=0x1BCD1, size=0x15270, cmdline="--tos-fw" 324fcb1398fSOlivier Deprez Non-Trusted Firmware BL33: offset=0x30F41, size=0x92E0, cmdline="--nt-fw" 325fcb1398fSOlivier Deprez HW_CONFIG: offset=0x3A221, size=0x2348, cmdline="--hw-config" 326fcb1398fSOlivier Deprez TB_FW_CONFIG: offset=0x3C569, size=0x37A, cmdline="--tb-fw-config" 327fcb1398fSOlivier Deprez SOC_FW_CONFIG: offset=0x3C8E3, size=0x48, cmdline="--soc-fw-config" 328fcb1398fSOlivier Deprez TOS_FW_CONFIG: offset=0x3C92B, size=0x427, cmdline="--tos-fw-config" 329fcb1398fSOlivier Deprez NT_FW_CONFIG: offset=0x3CD52, size=0x48, cmdline="--nt-fw-config" 330fcb1398fSOlivier Deprez B4B5671E-4A90-4FE1-B81F-FB13DAE1DACB: offset=0x3CD9A, size=0xC168, cmdline="--blob" 331fcb1398fSOlivier Deprez D1582309-F023-47B9-827C-4464F5578FC8: offset=0x48F02, size=0xC168, cmdline="--blob" 332fcb1398fSOlivier Deprez 333fcb1398fSOlivier Deprez.. uml:: ../resources/diagrams/plantuml/fip-secure-partitions.puml 334fcb1398fSOlivier Deprez 335b5dd2422SOlivier DeprezDescribing secure partitions 336b5dd2422SOlivier Deprez~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 337fcb1398fSOlivier Deprez 338b5dd2422SOlivier DeprezA json-formatted description file is passed to the build flow specifying paths 339b5dd2422SOlivier Deprezto the SP binary image and associated DTS partition manifest file. The latter 340b5dd2422SOlivier Deprezis processed by the dtc compiler to generate a DTB fed into the SP package. 341b5dd2422SOlivier DeprezThis file also specifies the SP owner (as an optional field) identifying the 342b5dd2422SOlivier Deprezsigning domain in case of dual root CoT. 343b5dd2422SOlivier DeprezThe SP owner can either be the silicon or the platform provider. The 344b5dd2422SOlivier Deprezcorresponding "owner" field value can either take the value of "SiP" or "Plat". 345b5dd2422SOlivier DeprezIn absence of "owner" field, it defaults to "SiP" owner. 346fcb1398fSOlivier Deprez 347fcb1398fSOlivier Deprez.. code:: shell 348fcb1398fSOlivier Deprez 349fcb1398fSOlivier Deprez { 350fcb1398fSOlivier Deprez "tee1" : { 351fcb1398fSOlivier Deprez "image": "tee1.bin", 3520901d339SManish Pandey "pm": "tee1.dts", 3530901d339SManish Pandey "owner": "SiP" 354fcb1398fSOlivier Deprez }, 355fcb1398fSOlivier Deprez 356fcb1398fSOlivier Deprez "tee2" : { 357fcb1398fSOlivier Deprez "image": "tee2.bin", 3580901d339SManish Pandey "pm": "tee2.dts", 3590901d339SManish Pandey "owner": "Plat" 360fcb1398fSOlivier Deprez } 361fcb1398fSOlivier Deprez } 362fcb1398fSOlivier Deprez 363fcb1398fSOlivier DeprezSPMC manifest 364fcb1398fSOlivier Deprez~~~~~~~~~~~~~ 365fcb1398fSOlivier Deprez 366b5dd2422SOlivier DeprezThis manifest contains the SPMC *attribute* node consumed by the SPMD at boot 367b5dd2422SOlivier Depreztime. It implements `[1]`_ (SP manifest at physical FF-A instance) and serves 368b5dd2422SOlivier Depreztwo different cases: 369fcb1398fSOlivier Deprez 370b5dd2422SOlivier Deprez- The SPMC resides at S-EL1: the SPMC manifest is used by the SPMD to setup a 371b5dd2422SOlivier Deprez SP that co-resides with the SPMC and executes at S-EL1 or Secure Supervisor 372b5dd2422SOlivier Deprez mode. 373b5dd2422SOlivier Deprez- The SPMC resides at S-EL2: the SPMC manifest is used by the SPMD to setup 374b5dd2422SOlivier Deprez the environment required by the SPMC to run at S-EL2. SPs run at S-EL1 or 375b5dd2422SOlivier Deprez S-EL0. 376fcb1398fSOlivier Deprez 377fcb1398fSOlivier Deprez.. code:: shell 378fcb1398fSOlivier Deprez 379fcb1398fSOlivier Deprez attribute { 380fcb1398fSOlivier Deprez spmc_id = <0x8000>; 381fcb1398fSOlivier Deprez maj_ver = <0x1>; 382fcb1398fSOlivier Deprez min_ver = <0x0>; 383fcb1398fSOlivier Deprez exec_state = <0x0>; 384fcb1398fSOlivier Deprez load_address = <0x0 0x6000000>; 385fcb1398fSOlivier Deprez entrypoint = <0x0 0x6000000>; 386fcb1398fSOlivier Deprez binary_size = <0x60000>; 387fcb1398fSOlivier Deprez }; 388fcb1398fSOlivier Deprez 389fcb1398fSOlivier Deprez- *spmc_id* defines the endpoint ID value that SPMC can query through 390fcb1398fSOlivier Deprez ``FFA_ID_GET``. 391fcb1398fSOlivier Deprez- *maj_ver/min_ver*. SPMD checks provided version versus its internal 392fcb1398fSOlivier Deprez version and aborts if not matching. 393b5dd2422SOlivier Deprez- *exec_state* defines the SPMC execution state (AArch64 or AArch32). 394b5dd2422SOlivier Deprez Notice Hafnium used as a SPMC only supports AArch64. 395fcb1398fSOlivier Deprez- *load_address* and *binary_size* are mostly used to verify secondary 396fcb1398fSOlivier Deprez entry points fit into the loaded binary image. 397fcb1398fSOlivier Deprez- *entrypoint* defines the cold boot primary core entry point used by 398b5dd2422SOlivier Deprez SPMD (currently matches ``BL32_BASE``) to enter the SPMC. 399fcb1398fSOlivier Deprez 400fcb1398fSOlivier DeprezOther nodes in the manifest are consumed by Hafnium in the secure world. 401fcb1398fSOlivier DeprezA sample can be found at [7]: 402fcb1398fSOlivier Deprez 403b5dd2422SOlivier Deprez- The *hypervisor* node describes SPs. *is_ffa_partition* boolean attribute 404b5dd2422SOlivier Deprez indicates a FF-A compliant SP. The *load_address* field specifies the load 405b5dd2422SOlivier Deprez address at which TF-A loaded the SP package. 406b5dd2422SOlivier Deprez- *cpus* node provide the platform topology and allows MPIDR to VMPIDR mapping. 407b5dd2422SOlivier Deprez Note the primary core is declared first, then secondary core are declared 408b5dd2422SOlivier Deprez in reverse order. 409b5dd2422SOlivier Deprez- The *memory* node provides platform information on the ranges of memory 410b5dd2422SOlivier Deprez available to the SPMC. 411fcb1398fSOlivier Deprez 412fcb1398fSOlivier DeprezSPMC boot 413fcb1398fSOlivier Deprez~~~~~~~~~ 414fcb1398fSOlivier Deprez 415fcb1398fSOlivier DeprezThe SPMC is loaded by BL2 as the BL32 image. 416fcb1398fSOlivier Deprez 417f2dcf418SOlivier DeprezThe SPMC manifest is loaded by BL2 as the ``TOS_FW_CONFIG`` image `[9]`_. 418fcb1398fSOlivier Deprez 419fcb1398fSOlivier DeprezBL2 passes the SPMC manifest address to BL31 through a register. 420fcb1398fSOlivier Deprez 421b5dd2422SOlivier DeprezAt boot time, the SPMD in BL31 runs from the primary core, initializes the core 422f2dcf418SOlivier Deprezcontexts and launches the SPMC (BL32) passing the following information through 423f2dcf418SOlivier Deprezregisters: 424f2dcf418SOlivier Deprez 425f2dcf418SOlivier Deprez- X0 holds the ``TOS_FW_CONFIG`` physical address (or SPMC manifest blob). 426f2dcf418SOlivier Deprez- X1 holds the ``HW_CONFIG`` physical address. 427f2dcf418SOlivier Deprez- X4 holds the currently running core linear id. 428fcb1398fSOlivier Deprez 429fcb1398fSOlivier DeprezLoading of SPs 430fcb1398fSOlivier Deprez~~~~~~~~~~~~~~ 431fcb1398fSOlivier Deprez 432b5dd2422SOlivier DeprezAt boot time, BL2 loads SPs sequentially in addition to the SPMC as depicted 433b5dd2422SOlivier Deprezbelow: 434b5dd2422SOlivier Deprez 435fcb1398fSOlivier Deprez.. uml:: ../resources/diagrams/plantuml/bl2-loading-sp.puml 436fcb1398fSOlivier Deprez 437b5dd2422SOlivier DeprezNote this boot flow is an implementation sample on Arm's FVP platform. 438b5dd2422SOlivier DeprezPlatforms not using TF-A's *Firmware CONFiguration* framework would adjust to a 439b5dd2422SOlivier Deprezdifferent implementation. 440fcb1398fSOlivier Deprez 441fcb1398fSOlivier DeprezSecure boot 442fcb1398fSOlivier Deprez~~~~~~~~~~~ 443fcb1398fSOlivier Deprez 444fcb1398fSOlivier DeprezThe SP content certificate is inserted as a separate FIP item so that BL2 loads SPMC, 445b5dd2422SOlivier DeprezSPMC manifest, secure partitions and verifies them for authenticity and integrity. 446fcb1398fSOlivier DeprezRefer to TBBR specification `[3]`_. 447fcb1398fSOlivier Deprez 448b5dd2422SOlivier DeprezThe multiple-signing domain feature (in current state dual signing domain `[8]`_) allows 449b5dd2422SOlivier Deprezthe use of two root keys namely S-ROTPK and NS-ROTPK: 450fcb1398fSOlivier Deprez 4510901d339SManish Pandey- SPMC (BL32) and SPMC manifest are signed by the SiP using the S-ROTPK. 452fcb1398fSOlivier Deprez- BL33 may be signed by the OEM using NS-ROTPK. 4530901d339SManish Pandey- An SP may be signed either by SiP (using S-ROTPK) or by OEM (using NS-ROTPK). 454fcb1398fSOlivier Deprez 455b5dd2422SOlivier DeprezAlso refer to `Describing secure partitions`_ and `TF-A build options`_ sections. 456fcb1398fSOlivier Deprez 457fcb1398fSOlivier DeprezHafnium in the secure world 458fcb1398fSOlivier Deprez=========================== 459fcb1398fSOlivier Deprez 460fcb1398fSOlivier DeprezGeneral considerations 461fcb1398fSOlivier Deprez---------------------- 462fcb1398fSOlivier Deprez 463fcb1398fSOlivier DeprezBuild platform for the secure world 464fcb1398fSOlivier Deprez~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 465fcb1398fSOlivier Deprez 466b5dd2422SOlivier DeprezIn the Hafnium reference implementation specific code parts are only relevant to 467b5dd2422SOlivier Deprezthe secure world. Such portions are isolated in architecture specific files 468b5dd2422SOlivier Deprezand/or enclosed by a ``SECURE_WORLD`` macro. 469fcb1398fSOlivier Deprez 470b5dd2422SOlivier DeprezSecure partitions CPU scheduling 471fcb1398fSOlivier Deprez~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 472fcb1398fSOlivier Deprez 473b5dd2422SOlivier DeprezThe FF-A v1.0 specification `[1]`_ provides two ways to relinquinsh CPU time to 474b5dd2422SOlivier Deprezsecure partitions. For this a VM (Hypervisor or OS kernel), or SP invokes one of: 475fcb1398fSOlivier Deprez 476b5dd2422SOlivier Deprez- the FFA_MSG_SEND_DIRECT_REQ interface. 477b5dd2422SOlivier Deprez- the FFA_RUN interface. 478fcb1398fSOlivier Deprez 479fcb1398fSOlivier DeprezPlatform topology 480fcb1398fSOlivier Deprez~~~~~~~~~~~~~~~~~ 481fcb1398fSOlivier Deprez 482b5dd2422SOlivier DeprezThe *execution-ctx-count* SP manifest field can take the value of one or the 483b5dd2422SOlivier Depreztotal number of PEs. The FF-A v1.0 specification `[1]`_ recommends the 484fcb1398fSOlivier Deprezfollowing SP types: 485fcb1398fSOlivier Deprez 486b5dd2422SOlivier Deprez- Pinned MP SPs: an execution context matches a physical PE. MP SPs must 487b5dd2422SOlivier Deprez implement the same number of ECs as the number of PEs in the platform. 488b5dd2422SOlivier Deprez- Migratable UP SPs: a single execution context can run and be migrated on any 489b5dd2422SOlivier Deprez physical PE. Such SP declares a single EC in its SP manifest. An UP SP can 490b5dd2422SOlivier Deprez receive a direct message request originating from any physical core targeting 491b5dd2422SOlivier Deprez the single execution context. 492fcb1398fSOlivier Deprez 493fcb1398fSOlivier DeprezParsing SP partition manifests 494fcb1398fSOlivier Deprez------------------------------ 495fcb1398fSOlivier Deprez 496b5dd2422SOlivier DeprezHafnium consumes SP manifests as defined in `[1]`_ and `SP manifests`_. 497b5dd2422SOlivier DeprezNote the current implementation may not implement all optional fields. 498fcb1398fSOlivier Deprez 499b5dd2422SOlivier DeprezThe SP manifest may contain memory and device regions nodes. In case of 500b5dd2422SOlivier Deprezan S-EL2 SPMC: 501fcb1398fSOlivier Deprez 502b5dd2422SOlivier Deprez- Memory regions are mapped in the SP EL1&0 Stage-2 translation regime at 503b5dd2422SOlivier Deprez load time (or EL1&0 Stage-1 for an S-EL1 SPMC). A memory region node can 504b5dd2422SOlivier Deprez specify RX/TX buffer regions in which case it is not necessary for an SP 505b5dd2422SOlivier Deprez to explicitly invoke the ``FFA_RXTX_MAP`` interface. 506b5dd2422SOlivier Deprez- Device regions are mapped in the SP EL1&0 Stage-2 translation regime (or 507b5dd2422SOlivier Deprez EL1&0 Stage-1 for an S-EL1 SPMC) as peripherals and possibly allocate 508b5dd2422SOlivier Deprez additional resources (e.g. interrupts). 509fcb1398fSOlivier Deprez 510b5dd2422SOlivier DeprezFor the S-EL2 SPMC, base addresses for memory and device region nodes are IPAs 511b5dd2422SOlivier Deprezprovided the SPMC identity maps IPAs to PAs within SP EL1&0 Stage-2 translation 512b5dd2422SOlivier Deprezregime. 513fcb1398fSOlivier Deprez 514b5dd2422SOlivier DeprezNote: in the current implementation both VTTBR_EL2 and VSTTBR_EL2 point to the 515b5dd2422SOlivier Deprezsame set of page tables. It is still open whether two sets of page tables shall 516b5dd2422SOlivier Deprezbe provided per SP. The memory region node as defined in the specification 517fcb1398fSOlivier Deprezprovides a memory security attribute hinting to map either to the secure or 518b5dd2422SOlivier Depreznon-secure EL1&0 Stage-2 table if it exists. 519fcb1398fSOlivier Deprez 520fcb1398fSOlivier DeprezPassing boot data to the SP 521fcb1398fSOlivier Deprez--------------------------- 522fcb1398fSOlivier Deprez 523b5dd2422SOlivier DeprezIn `[1]`_ , the "Protocol for passing data" section defines a method for passing 524b5dd2422SOlivier Deprezboot data to SPs (not currently implemented). 525fcb1398fSOlivier Deprez 526b5dd2422SOlivier DeprezProvided that the whole secure partition package image (see 527b5dd2422SOlivier Deprez`Secure Partition packages`_) is mapped to the SP secure EL1&0 Stage-2 528b5dd2422SOlivier Depreztranslation regime, an SP can access its own manifest DTB blob and extract its 529b5dd2422SOlivier Deprezpartition manifest properties. 530fcb1398fSOlivier Deprez 531fcb1398fSOlivier DeprezSP Boot order 532fcb1398fSOlivier Deprez------------- 533fcb1398fSOlivier Deprez 534fcb1398fSOlivier DeprezSP manifests provide an optional boot order attribute meant to resolve 535fcb1398fSOlivier Deprezdependencies such as an SP providing a service required to properly boot 536fcb1398fSOlivier Deprezanother SP. 537fcb1398fSOlivier Deprez 538b5dd2422SOlivier DeprezIt is possible for an SP to call into another SP through a direct request 539b5dd2422SOlivier Deprezprovided the latter SP has already been booted. 540b5dd2422SOlivier Deprez 541fcb1398fSOlivier DeprezBoot phases 542fcb1398fSOlivier Deprez----------- 543fcb1398fSOlivier Deprez 544fcb1398fSOlivier DeprezPrimary core boot-up 545fcb1398fSOlivier Deprez~~~~~~~~~~~~~~~~~~~~ 546fcb1398fSOlivier Deprez 547b5dd2422SOlivier DeprezUpon boot-up, BL31 hands over to the SPMC (BL32) on the primary boot physical 548b5dd2422SOlivier Deprezcore. The SPMC performs its platform initializations and registers the SPMC 549b5dd2422SOlivier Deprezsecondary physical core entry point physical address by the use of the 550b5dd2422SOlivier DeprezFFA_SECONDARY_EP_REGISTER interface (SMC invocation from the SPMC to the SPMD 551b5dd2422SOlivier Deprezat secure physical FF-A instance). This interface is implementation-defined in 552b5dd2422SOlivier Deprezcontext of FF-A v1.0. 553fcb1398fSOlivier Deprez 554b5dd2422SOlivier DeprezThe SPMC then creates secure partitions based on SP packages and manifests. Each 555b5dd2422SOlivier Deprezsecure partition is launched in sequence (`SP Boot order`_) on their "primary" 556b5dd2422SOlivier Deprezexecution context. If the primary boot physical core linear id is N, an MP SP is 557b5dd2422SOlivier Deprezstarted using EC[N] on PE[N] (see `Platform topology`_). If the partition is a 558b5dd2422SOlivier DeprezUP SP, it is started using its unique EC0 on PE[N]. 559fcb1398fSOlivier Deprez 560b5dd2422SOlivier DeprezThe SP primary EC (or the EC used when the partition is booted as described 561b5dd2422SOlivier Deprezabove): 562fcb1398fSOlivier Deprez 563b5dd2422SOlivier Deprez- Performs the overall SP boot time initialization, and in case of a MP SP, 564b5dd2422SOlivier Deprez prepares the SP environment for other execution contexts. 565b5dd2422SOlivier Deprez- In the case of a MP SP, it invokes the FFA_SECONDARY_EP_REGISTER at secure 566b5dd2422SOlivier Deprez virtual FF-A instance (SMC invocation from SP to SPMC) to provide the IPA 567b5dd2422SOlivier Deprez entry point for other execution contexts. 568b5dd2422SOlivier Deprez- Exits through ``FFA_MSG_WAIT`` to indicate successful initialization or 569b5dd2422SOlivier Deprez ``FFA_ERROR`` in case of failure. 570fcb1398fSOlivier Deprez 571b5dd2422SOlivier DeprezSecondary cores boot-up 572b5dd2422SOlivier Deprez~~~~~~~~~~~~~~~~~~~~~~~ 573fcb1398fSOlivier Deprez 574b5dd2422SOlivier DeprezOnce the system is started and NWd brought up, a secondary physical core is 575b5dd2422SOlivier Deprezwoken up by the ``PSCI_CPU_ON`` service invocation. The TF-A SPD hook mechanism 576b5dd2422SOlivier Deprezcalls into the SPMD on the newly woken up physical core. Then the SPMC is 577b5dd2422SOlivier Deprezentered at the secondary physical core entry point. 578fcb1398fSOlivier Deprez 579b5dd2422SOlivier DeprezIn the current implementation, the first SP is resumed on the coresponding EC 580b5dd2422SOlivier Deprez(the virtual CPU which matches the physical core). The implication is that the 581b5dd2422SOlivier Deprezfirst SP must be a MP SP. 582fcb1398fSOlivier Deprez 583b5dd2422SOlivier DeprezIn a linux based system, once secure and normal worlds are booted but prior to 584b5dd2422SOlivier Depreza NWd FF-A driver has been loaded: 585fcb1398fSOlivier Deprez 586b5dd2422SOlivier Deprez- The first SP has initialized all its ECs in response to primary core boot up 587b5dd2422SOlivier Deprez (at system initialization) and secondary core boot up (as a result of linux 588b5dd2422SOlivier Deprez invoking PSCI_CPU_ON for all secondary cores). 589b5dd2422SOlivier Deprez- Other SPs have their first execution context initialized as a result of secure 590b5dd2422SOlivier Deprez world initialization on the primary boot core. Other ECs for those SPs have to 591b5dd2422SOlivier Deprez be run first through ffa_run to complete their initialization (which results 592b5dd2422SOlivier Deprez in the EC completing with FFA_MSG_WAIT). 593fcb1398fSOlivier Deprez 594b5dd2422SOlivier DeprezRefer to `Power management`_ for further details. 595fcb1398fSOlivier Deprez 596fcb1398fSOlivier DeprezMandatory interfaces 597fcb1398fSOlivier Deprez-------------------- 598fcb1398fSOlivier Deprez 599b5dd2422SOlivier DeprezThe following interfaces are exposed to SPs: 600fcb1398fSOlivier Deprez 601fcb1398fSOlivier Deprez- ``FFA_VERSION`` 602fcb1398fSOlivier Deprez- ``FFA_FEATURES`` 603fcb1398fSOlivier Deprez- ``FFA_RX_RELEASE`` 604fcb1398fSOlivier Deprez- ``FFA_RXTX_MAP`` 605b5dd2422SOlivier Deprez- ``FFA_RXTX_UNMAP`` (not implemented) 606fcb1398fSOlivier Deprez- ``FFA_PARTITION_INFO_GET`` 607fcb1398fSOlivier Deprez- ``FFA_ID_GET`` 608b5dd2422SOlivier Deprez- ``FFA_MSG_WAIT`` 609b5dd2422SOlivier Deprez- ``FFA_MSG_SEND_DIRECT_REQ`` 610b5dd2422SOlivier Deprez- ``FFA_MSG_SEND_DIRECT_RESP`` 611b5dd2422SOlivier Deprez- ``FFA_MEM_DONATE`` 612b5dd2422SOlivier Deprez- ``FFA_MEM_LEND`` 613b5dd2422SOlivier Deprez- ``FFA_MEM_SHARE`` 614b5dd2422SOlivier Deprez- ``FFA_MEM_RETRIEVE_REQ`` 615b5dd2422SOlivier Deprez- ``FFA_MEM_RETRIEVE_RESP`` 616b5dd2422SOlivier Deprez- ``FFA_MEM_RELINQUISH`` 617b5dd2422SOlivier Deprez- ``FFA_MEM_RECLAIM`` 618b5dd2422SOlivier Deprez- ``FFA_SECONDARY_EP_REGISTER`` 619fcb1398fSOlivier Deprez 620fcb1398fSOlivier DeprezFFA_VERSION 621fcb1398fSOlivier Deprez~~~~~~~~~~~ 622fcb1398fSOlivier Deprez 623b5dd2422SOlivier Deprez``FFA_VERSION`` requires a *requested_version* parameter from the caller. 624b5dd2422SOlivier DeprezThe returned value depends on the caller: 625fcb1398fSOlivier Deprez 626b5dd2422SOlivier Deprez- Hypervisor or OS kernel in NS-EL1/EL2: the SPMD returns the SPMC version 627b5dd2422SOlivier Deprez specified in the SPMC manifest. 628b5dd2422SOlivier Deprez- SP: the SPMC returns its own implemented version. 629b5dd2422SOlivier Deprez- SPMC at S-EL1/S-EL2: the SPMD returns its own implemented version. 630fcb1398fSOlivier Deprez 631fcb1398fSOlivier DeprezFFA_FEATURES 632fcb1398fSOlivier Deprez~~~~~~~~~~~~ 633fcb1398fSOlivier Deprez 634b5dd2422SOlivier DeprezFF-A features supported by the SPMC may be discovered by secure partitions at 635b5dd2422SOlivier Deprezboot (that is prior to NWd is booted) or run-time. 636fcb1398fSOlivier Deprez 637b5dd2422SOlivier DeprezThe SPMC calling FFA_FEATURES at secure physical FF-A instance always get 638b5dd2422SOlivier DeprezFFA_SUCCESS from the SPMD. 639b5dd2422SOlivier Deprez 640b5dd2422SOlivier DeprezThe request made by an Hypervisor or OS kernel is forwarded to the SPMC and 641b5dd2422SOlivier Deprezthe response relayed back to the NWd. 642fcb1398fSOlivier Deprez 643fcb1398fSOlivier DeprezFFA_RXTX_MAP/FFA_RXTX_UNMAP 644fcb1398fSOlivier Deprez~~~~~~~~~~~~~~~~~~~~~~~~~~~ 645fcb1398fSOlivier Deprez 646b5dd2422SOlivier DeprezWhen invoked from a secure partition FFA_RXTX_MAP maps the provided send and 647b5dd2422SOlivier Deprezreceive buffers described by their IPAs to the SP EL1&0 Stage-2 translation 648b5dd2422SOlivier Deprezregime as secure buffers in the MMU descriptors. 649fcb1398fSOlivier Deprez 650b5dd2422SOlivier DeprezWhen invoked from the Hypervisor or OS kernel, the buffers are mapped into the 651b5dd2422SOlivier DeprezSPMC EL2 Stage-1 translation regime and marked as NS buffers in the MMU 652b5dd2422SOlivier Deprezdescriptors. 653b5dd2422SOlivier Deprez 654b5dd2422SOlivier DeprezNote: 655b5dd2422SOlivier Deprez 656b5dd2422SOlivier Deprez- FFA_RXTX_UNMAP is not implemented. 657fcb1398fSOlivier Deprez 658fcb1398fSOlivier DeprezFFA_PARTITION_INFO_GET 659fcb1398fSOlivier Deprez~~~~~~~~~~~~~~~~~~~~~~ 660fcb1398fSOlivier Deprez 661b5dd2422SOlivier DeprezPartition info get call can originate: 662fcb1398fSOlivier Deprez 663b5dd2422SOlivier Deprez- from SP to SPMC 664b5dd2422SOlivier Deprez- from Hypervisor or OS kernel to SPMC. The request is relayed by the SPMD. 665fcb1398fSOlivier Deprez 666fcb1398fSOlivier DeprezFFA_ID_GET 667fcb1398fSOlivier Deprez~~~~~~~~~~ 668fcb1398fSOlivier Deprez 669b5dd2422SOlivier DeprezThe FF-A id space is split into a non-secure space and secure space: 670b5dd2422SOlivier Deprez 671b5dd2422SOlivier Deprez- FF-A ID with bit 15 clear relates to VMs. 672b5dd2422SOlivier Deprez- FF-A ID with bit 15 set related to SPs. 673b5dd2422SOlivier Deprez- FF-A IDs 0, 0xffff, 0x8000 are assigned respectively to the Hypervisor, SPMD 674b5dd2422SOlivier Deprez and SPMC. 675b5dd2422SOlivier Deprez 676fcb1398fSOlivier DeprezThe SPMD returns: 677fcb1398fSOlivier Deprez 678b5dd2422SOlivier Deprez- The default zero value on invocation from the Hypervisor. 679fcb1398fSOlivier Deprez- The ``spmc_id`` value specified in the SPMC manifest on invocation from 680fcb1398fSOlivier Deprez the SPMC (see `SPMC manifest`_) 681fcb1398fSOlivier Deprez 682b5dd2422SOlivier DeprezThis convention helps the SPMC to determine the origin and destination worlds in 683b5dd2422SOlivier Deprezan FF-A ABI invocation. In particular the SPMC shall filter unauthorized 684fcb1398fSOlivier Depreztransactions in its world switch routine. It must not be permitted for a VM to 685b5dd2422SOlivier Deprezuse a secure FF-A ID as origin world by spoofing: 686fcb1398fSOlivier Deprez 687b5dd2422SOlivier Deprez- A VM-to-SP direct request/response shall set the origin world to be non-secure 688b5dd2422SOlivier Deprez (FF-A ID bit 15 clear) and destination world to be secure (FF-A ID bit 15 689fcb1398fSOlivier Deprez set). 690b5dd2422SOlivier Deprez- Similarly, an SP-to-SP direct request/response shall set the FF-A ID bit 15 691b5dd2422SOlivier Deprez for both origin and destination IDs. 692fcb1398fSOlivier Deprez 693fcb1398fSOlivier DeprezAn incoming direct message request arriving at SPMD from NWd is forwarded to 694fcb1398fSOlivier DeprezSPMC without a specific check. The SPMC is resumed through eret and "knows" the 695fcb1398fSOlivier Deprezmessage is coming from normal world in this specific code path. Thus the origin 696b5dd2422SOlivier Deprezendpoint ID must be checked by SPMC for being a normal world ID. 697fcb1398fSOlivier Deprez 698fcb1398fSOlivier DeprezAn SP sending a direct message request must have bit 15 set in its origin 699b5dd2422SOlivier Deprezendpoint ID and this can be checked by the SPMC when the SP invokes the ABI. 700fcb1398fSOlivier Deprez 701fcb1398fSOlivier DeprezThe SPMC shall reject the direct message if the claimed world in origin endpoint 702b5dd2422SOlivier DeprezID is not consistent: 703fcb1398fSOlivier Deprez 704b5dd2422SOlivier Deprez- It is either forwarded by SPMD and thus origin endpoint ID must be a "normal 705b5dd2422SOlivier Deprez world ID", 706b5dd2422SOlivier Deprez- or initiated by an SP and thus origin endpoint ID must be a "secure world ID". 707fcb1398fSOlivier Deprez 708fcb1398fSOlivier Deprez 709b5dd2422SOlivier DeprezFFA_MSG_SEND_DIRECT_REQ/FFA_MSG_SEND_DIRECT_RESP 710b5dd2422SOlivier Deprez~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 711fcb1398fSOlivier Deprez 712b5dd2422SOlivier DeprezThis is a mandatory interface for secure partitions consisting in direct request 713b5dd2422SOlivier Deprezand responses with the following rules: 714fcb1398fSOlivier Deprez 715b5dd2422SOlivier Deprez- An SP can send a direct request to another SP. 716b5dd2422SOlivier Deprez- An SP can receive a direct request from another SP. 717b5dd2422SOlivier Deprez- An SP can send a direct response to another SP. 718b5dd2422SOlivier Deprez- An SP cannot send a direct request to an Hypervisor or OS kernel. 719b5dd2422SOlivier Deprez- An Hypervisor or OS kernel can send a direct request to an SP. 720b5dd2422SOlivier Deprez- An SP can send a direct response to an Hypervisor or OS kernel. 721fcb1398fSOlivier Deprez 722b5dd2422SOlivier DeprezSPMC-SPMD direct requests/responses 723b5dd2422SOlivier Deprez----------------------------------- 724fcb1398fSOlivier Deprez 725b5dd2422SOlivier DeprezImplementation-defined FF-A IDs are allocated to the SPMC and SPMD. 726b5dd2422SOlivier DeprezUsing those IDs in source/destination fields of a direct request/response 727b5dd2422SOlivier Deprezpermits SPMD to SPMC communication and either way. 728fcb1398fSOlivier Deprez 729b5dd2422SOlivier Deprez- SPMC to SPMD direct request/response uses SMC conduit. 730b5dd2422SOlivier Deprez- SPMD to SPMC direct request/response uses ERET conduit. 731fcb1398fSOlivier Deprez 732b5dd2422SOlivier DeprezPE MMU configuration 733b5dd2422SOlivier Deprez-------------------- 734fcb1398fSOlivier Deprez 735b5dd2422SOlivier DeprezWith secure virtualization enabled, two IPA spaces are output from the secure 736b5dd2422SOlivier DeprezEL1&0 Stage-1 translation (secure and non-secure). The EL1&0 Stage-2 translation 737b5dd2422SOlivier Deprezhardware is fed by: 738fcb1398fSOlivier Deprez 739b5dd2422SOlivier Deprez- A single secure IPA space when the SP EL1&0 Stage-1 MMU is disabled. 740b5dd2422SOlivier Deprez- Two IPA spaces (secure and non-secure) when the SP EL1&0 Stage-1 MMU is 741b5dd2422SOlivier Deprez enabled. 742fcb1398fSOlivier Deprez 743b5dd2422SOlivier Deprez``VTCR_EL2`` and ``VSTCR_EL2`` provide configuration bits for controlling the 744b5dd2422SOlivier DeprezNS/S IPA translations. 745b5dd2422SOlivier Deprez``VSTCR_EL2.SW`` = 0, ``VSTCR_EL2.SA`` = 0,``VTCR_EL2.NSW`` = 0, ``VTCR_EL2.NSA`` = 1: 746fcb1398fSOlivier Deprez 747b5dd2422SOlivier Deprez- Stage-2 translations for the NS IPA space access the NS PA space. 748b5dd2422SOlivier Deprez- Stage-2 translation table walks for the NS IPA space are to the secure PA space. 749fcb1398fSOlivier Deprez 750b5dd2422SOlivier DeprezSecure and non-secure IPA regions use the same set of Stage-2 page tables within 751b5dd2422SOlivier Depreza SP. 752fcb1398fSOlivier Deprez 753fcb1398fSOlivier DeprezInterrupt management 754fcb1398fSOlivier Deprez-------------------- 755fcb1398fSOlivier Deprez 756b5dd2422SOlivier DeprezGIC ownership 757b5dd2422SOlivier Deprez~~~~~~~~~~~~~ 758fcb1398fSOlivier Deprez 759b5dd2422SOlivier DeprezThe SPMC owns the GIC configuration. Secure and non-secure interrupts are 760b5dd2422SOlivier Depreztrapped at S-EL2. The SPMC manages interrupt resources and allocates interrupt 761b5dd2422SOlivier DeprezIDs based on SP manifests. The SPMC acknowledges physical interrupts and injects 762b5dd2422SOlivier Deprezvirtual interrupts by setting the use of vIRQ/vFIQ bits before resuming a SP. 763fcb1398fSOlivier Deprez 764b5dd2422SOlivier DeprezNon-secure interrupt handling 765b5dd2422SOlivier Deprez~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 766fcb1398fSOlivier Deprez 767b5dd2422SOlivier DeprezThe following illustrate the scenarios of non secure physical interrupts trapped 768b5dd2422SOlivier Deprezby the SPMC: 769fcb1398fSOlivier Deprez 770b5dd2422SOlivier Deprez- The SP handles a managed exit operation: 771b5dd2422SOlivier Deprez 772b5dd2422SOlivier Deprez.. image:: ../resources/diagrams/ffa-ns-interrupt-handling-managed-exit.png 773b5dd2422SOlivier Deprez 774b5dd2422SOlivier Deprez- The SP is pre-empted without managed exit: 775b5dd2422SOlivier Deprez 776b5dd2422SOlivier Deprez.. image:: ../resources/diagrams/ffa-ns-interrupt-handling-sp-preemption.png 777b5dd2422SOlivier Deprez 778b5dd2422SOlivier DeprezSecure interrupt handling 779*52558e08SMadhukar Pappireddy------------------------- 780b5dd2422SOlivier Deprez 781*52558e08SMadhukar PappireddyThis section documents the support implemented for secure interrupt handling in 782*52558e08SMadhukar PappireddySPMC as per the guidance provided by FF-A v1.1 Beta0 specification. 783*52558e08SMadhukar PappireddyThe following assumptions are made about the system configuration: 784*52558e08SMadhukar Pappireddy 785*52558e08SMadhukar Pappireddy - In the current implementation, S-EL1 SPs are expected to use the para 786*52558e08SMadhukar Pappireddy virtualized ABIs for interrupt management rather than accessing virtual GIC 787*52558e08SMadhukar Pappireddy interface. 788*52558e08SMadhukar Pappireddy - Unless explicitly stated otherwise, this support is applicable only for 789*52558e08SMadhukar Pappireddy S-EL1 SPs managed by SPMC. 790*52558e08SMadhukar Pappireddy - Secure interrupts are configured as G1S or G0 interrupts. 791*52558e08SMadhukar Pappireddy - All physical interrupts are routed to SPMC when running a secure partition 792*52558e08SMadhukar Pappireddy execution context. 793*52558e08SMadhukar Pappireddy 794*52558e08SMadhukar PappireddyA physical secure interrupt could preempt normal world execution. Moreover, when 795*52558e08SMadhukar Pappireddythe execution is in secure world, it is highly likely that the target of a 796*52558e08SMadhukar Pappireddysecure interrupt is not the currently running execution context of an SP. It 797*52558e08SMadhukar Pappireddycould be targeted to another FF-A component. Consequently, secure interrupt 798*52558e08SMadhukar Pappireddymanagement depends on the state of the target execution context of the SP that 799*52558e08SMadhukar Pappireddyis responsible for handling the interrupt. Hence, the spec provides guidance on 800*52558e08SMadhukar Pappireddyhow to signal start and completion of secure interrupt handling as discussed in 801*52558e08SMadhukar Pappireddyfurther sections. 802*52558e08SMadhukar Pappireddy 803*52558e08SMadhukar PappireddySecure interrupt signaling mechanisms 804*52558e08SMadhukar Pappireddy~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 805*52558e08SMadhukar Pappireddy 806*52558e08SMadhukar PappireddySignaling refers to the mechanisms used by SPMC to indicate to the SP execution 807*52558e08SMadhukar Pappireddycontext that it has a pending virtual interrupt and to further run the SP 808*52558e08SMadhukar Pappireddyexecution context, such that it can handle the virtual interrupt. SPMC uses 809*52558e08SMadhukar Pappireddyeither the FFA_INTERRUPT interface with ERET conduit or vIRQ signal for signaling 810*52558e08SMadhukar Pappireddyto S-EL1 SPs. When normal world execution is preempted by a secure interrupt, 811*52558e08SMadhukar Pappireddythe SPMD uses the FFA_INTERRUPT ABI with ERET conduit to signal interrupt to SPMC 812*52558e08SMadhukar Pappireddyrunning in S-EL2. 813*52558e08SMadhukar Pappireddy 814*52558e08SMadhukar Pappireddy+-----------+---------+---------------+---------------------------------------+ 815*52558e08SMadhukar Pappireddy| SP State | Conduit | Interface and | Description | 816*52558e08SMadhukar Pappireddy| | | parameters | | 817*52558e08SMadhukar Pappireddy+-----------+---------+---------------+---------------------------------------+ 818*52558e08SMadhukar Pappireddy| WAITING | ERET, | FFA_INTERRUPT,| SPMC signals to SP the ID of pending | 819*52558e08SMadhukar Pappireddy| | vIRQ | Interrupt ID | interrupt. It pends vIRQ signal and | 820*52558e08SMadhukar Pappireddy| | | | resumes execution context of SP | 821*52558e08SMadhukar Pappireddy| | | | through ERET. | 822*52558e08SMadhukar Pappireddy+-----------+---------+---------------+---------------------------------------+ 823*52558e08SMadhukar Pappireddy| BLOCKED | ERET, | FFA_INTERRUPT | SPMC signals to SP that an interrupt | 824*52558e08SMadhukar Pappireddy| | vIRQ | | is pending. It pends vIRQ signal and | 825*52558e08SMadhukar Pappireddy| | | | resumes execution context of SP | 826*52558e08SMadhukar Pappireddy| | | | through ERET. | 827*52558e08SMadhukar Pappireddy+-----------+---------+---------------+---------------------------------------+ 828*52558e08SMadhukar Pappireddy| PREEMPTED | vIRQ | NA | SPMC pends the vIRQ signal but does | 829*52558e08SMadhukar Pappireddy| | | | not resume execution context of SP. | 830*52558e08SMadhukar Pappireddy+-----------+---------+---------------+---------------------------------------+ 831*52558e08SMadhukar Pappireddy| RUNNING | ERET, | NA | SPMC pends the vIRQ signal and resumes| 832*52558e08SMadhukar Pappireddy| | vIRQ | | execution context of SP through ERET. | 833*52558e08SMadhukar Pappireddy+-----------+---------+---------------+---------------------------------------+ 834*52558e08SMadhukar Pappireddy 835*52558e08SMadhukar PappireddySecure interrupt completion mechanisms 836*52558e08SMadhukar Pappireddy~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 837*52558e08SMadhukar Pappireddy 838*52558e08SMadhukar PappireddyA SP signals secure interrupt handling completion to the SPMC through the 839*52558e08SMadhukar Pappireddyfollowing mechanisms: 840*52558e08SMadhukar Pappireddy 841*52558e08SMadhukar Pappireddy - ``FFA_MSG_WAIT`` ABI if it was in WAITING state. 842*52558e08SMadhukar Pappireddy - ``FFA_RUN`` ABI if its was in BLOCKED state. 843*52558e08SMadhukar Pappireddy 844*52558e08SMadhukar PappireddyIn the current implementation, S-EL1 SPs use para-virtualized HVC interface 845*52558e08SMadhukar Pappireddyimplemented by SPMC to perform priority drop and interrupt deactivation (we 846*52558e08SMadhukar Pappireddyassume EOImode = 0, i.e. priority drop and deactivation are done together). 847*52558e08SMadhukar Pappireddy 848*52558e08SMadhukar PappireddyIf normal world execution was preempted by secure interrupt, SPMC uses 849*52558e08SMadhukar PappireddyFFA_NORMAL_WORLD_RESUME ABI to indicate completion of secure interrupt handling 850*52558e08SMadhukar Pappireddyand further return execution to normal world. If the current SP execution 851*52558e08SMadhukar Pappireddycontext was preempted by a secure interrupt to be handled by execution context 852*52558e08SMadhukar Pappireddyof target SP, SPMC resumes current SP after signal completion by target SP 853*52558e08SMadhukar Pappireddyexecution context. 854*52558e08SMadhukar Pappireddy 855*52558e08SMadhukar PappireddyAn action is broadly a set of steps taken by the SPMC in response to a physical 856*52558e08SMadhukar Pappireddyinterrupt. In order to simplify the design, the current version of secure 857*52558e08SMadhukar Pappireddyinterrupt management support in SPMC (Hafnium) does not fully implement the 858*52558e08SMadhukar PappireddyScheduling models and Partition runtime models. However, the current 859*52558e08SMadhukar Pappireddyimplementation loosely maps to the following actions that are legally allowed 860*52558e08SMadhukar Pappireddyby the specification. Please refer to the Table 8.4 in the spec for further 861*52558e08SMadhukar Pappireddydescription of actions. The action specified for a type of interrupt when the 862*52558e08SMadhukar PappireddySP is in the message processing running state cannot be less permissive than the 863*52558e08SMadhukar Pappireddyaction specified for the same type of interrupt when the SP is in the interrupt 864*52558e08SMadhukar Pappireddyhandling running state. 865*52558e08SMadhukar Pappireddy 866*52558e08SMadhukar Pappireddy+--------------------+--------------------+------------+-------------+ 867*52558e08SMadhukar Pappireddy| Runtime Model | NS-Int | Self S-Int | Other S-Int | 868*52558e08SMadhukar Pappireddy+--------------------+--------------------+------------+-------------+ 869*52558e08SMadhukar Pappireddy| Message Processing | Signalable with ME | Signalable | Signalable | 870*52558e08SMadhukar Pappireddy+--------------------+--------------------+------------+-------------+ 871*52558e08SMadhukar Pappireddy| Interrupt Handling | Queued | Queued | Queued | 872*52558e08SMadhukar Pappireddy+--------------------+--------------------+------------+-------------+ 873*52558e08SMadhukar Pappireddy 874*52558e08SMadhukar PappireddyAbbreviations: 875*52558e08SMadhukar Pappireddy 876*52558e08SMadhukar Pappireddy - NS-Int: A Non-secure physical interrupt. It requires a switch to the Normal 877*52558e08SMadhukar Pappireddy world to be handled. 878*52558e08SMadhukar Pappireddy - Other S-Int: A secure physical interrupt targeted to an SP different from 879*52558e08SMadhukar Pappireddy the one that is currently running. 880*52558e08SMadhukar Pappireddy - Self S-Int: A secure physical interrupt targeted to the SP that is currently 881*52558e08SMadhukar Pappireddy running. 882*52558e08SMadhukar Pappireddy 883*52558e08SMadhukar PappireddyThe following figure describes interrupt handling flow when secure interrupt 884*52558e08SMadhukar Pappireddytriggers while in normal world: 885*52558e08SMadhukar Pappireddy 886*52558e08SMadhukar Pappireddy.. image:: ../resources/diagrams/ffa-secure-interrupt-handling-nwd.png 887*52558e08SMadhukar Pappireddy 888*52558e08SMadhukar PappireddyA brief description of the events: 889*52558e08SMadhukar Pappireddy 890*52558e08SMadhukar Pappireddy - 1) Secure interrupt triggers while normal world is running. 891*52558e08SMadhukar Pappireddy - 2) FIQ gets trapped to EL3. 892*52558e08SMadhukar Pappireddy - 3) SPMD signals secure interrupt to SPMC at S-EL2 using FFA_INTERRUPT ABI. 893*52558e08SMadhukar Pappireddy - 4) SPMC identifies target vCPU of SP and injects virtual interrupt (pends 894*52558e08SMadhukar Pappireddy vIRQ). 895*52558e08SMadhukar Pappireddy - 5) Since SP1 vCPU is in WAITING state, SPMC signals using FFA_INTERRUPT with 896*52558e08SMadhukar Pappireddy interrupt id as argument and resume it using ERET. 897*52558e08SMadhukar Pappireddy - 6) Execution traps to vIRQ handler in SP1 provided that interrupt is not 898*52558e08SMadhukar Pappireddy masked i.e., PSTATE.I = 0 899*52558e08SMadhukar Pappireddy - 7) SP1 services the interrupt and invokes the de-activation HVC call. 900*52558e08SMadhukar Pappireddy - 8) SPMC does internal state management and further de-activates the physical 901*52558e08SMadhukar Pappireddy interrupt and resumes SP vCPU. 902*52558e08SMadhukar Pappireddy - 9) SP performs secure interrupt completion through FFA_MSG_WAIT ABI. 903*52558e08SMadhukar Pappireddy - 10) SPMC returns control to EL3 using FFA_NORMAL_WORLD_RESUME. 904*52558e08SMadhukar Pappireddy - 11) EL3 resumes normal world execution. 905*52558e08SMadhukar Pappireddy 906*52558e08SMadhukar PappireddyThe following figure describes interrupt handling flow when secure interrupt 907*52558e08SMadhukar Pappireddytriggers while in secure world: 908*52558e08SMadhukar Pappireddy 909*52558e08SMadhukar Pappireddy.. image:: ../resources/diagrams/ffa-secure-interrupt-handling-swd.png 910*52558e08SMadhukar Pappireddy 911*52558e08SMadhukar PappireddyA brief description of the events: 912*52558e08SMadhukar Pappireddy 913*52558e08SMadhukar Pappireddy - 1) Secure interrupt triggers while SP2 is running and SP1 is blocked. 914*52558e08SMadhukar Pappireddy - 2) Gets trapped to SPMC as IRQ. 915*52558e08SMadhukar Pappireddy - 3) SPMC finds the target vCPU of secure partition responsible for handling 916*52558e08SMadhukar Pappireddy this secure interrupt. In this scenario, it is SP1. 917*52558e08SMadhukar Pappireddy - 4) SPMC pends vIRQ for SP1 and signals through FFA_INTERRUPT interface. 918*52558e08SMadhukar Pappireddy SPMC further resumes SP1 through ERET conduit. 919*52558e08SMadhukar Pappireddy - 5) Execution traps to vIRQ handler in SP1 provided that interrupt is not 920*52558e08SMadhukar Pappireddy masked i.e., PSTATE.I = 0 921*52558e08SMadhukar Pappireddy - 6) SP1 services the secure interrupt and invokes the de-activation HVC call. 922*52558e08SMadhukar Pappireddy - 7) SPMC does internal state management, de-activates the physical interrupt 923*52558e08SMadhukar Pappireddy and resumes SP1 vCPU. 924*52558e08SMadhukar Pappireddy - 8) Assuming SP1 is in BLOCKED state, SP1 performs secure interrupt completion 925*52558e08SMadhukar Pappireddy through FFA_RUN ABI. 926*52558e08SMadhukar Pappireddy - 9) SPMC resumes the pre-empted vCPU of SP2. 927*52558e08SMadhukar Pappireddy 928fcb1398fSOlivier Deprez 929fcb1398fSOlivier DeprezPower management 930fcb1398fSOlivier Deprez---------------- 931fcb1398fSOlivier Deprez 932b5dd2422SOlivier DeprezIn platforms with or without secure virtualization: 933fcb1398fSOlivier Deprez 934b5dd2422SOlivier Deprez- The NWd owns the platform PM policy. 935b5dd2422SOlivier Deprez- The Hypervisor or OS kernel is the component initiating PSCI service calls. 936b5dd2422SOlivier Deprez- The EL3 PSCI library is in charge of the PM coordination and control 937b5dd2422SOlivier Deprez (eventually writing to platform registers). 938b5dd2422SOlivier Deprez- While coordinating PM events, the PSCI library calls backs into the Secure 939b5dd2422SOlivier Deprez Payload Dispatcher for events the latter has statically registered to. 940fcb1398fSOlivier Deprez 941b5dd2422SOlivier DeprezWhen using the SPMD as a Secure Payload Dispatcher: 942fcb1398fSOlivier Deprez 943b5dd2422SOlivier Deprez- A power management event is relayed through the SPD hook to the SPMC. 944b5dd2422SOlivier Deprez- In the current implementation only cpu on (svc_on_finish) and cpu off 945b5dd2422SOlivier Deprez (svc_off) hooks are registered. 946b5dd2422SOlivier Deprez- The behavior for the cpu on event is described in `Secondary cores boot-up`_. 947b5dd2422SOlivier Deprez The SPMC is entered through its secondary physical core entry point. 948b5dd2422SOlivier Deprez- The cpu off event occurs when the NWd calls PSCI_CPU_OFF. The method by which 949b5dd2422SOlivier Deprez the PM event is conveyed to the SPMC is implementation-defined in context of 950b5dd2422SOlivier Deprez FF-A v1.0 (`SPMC-SPMD direct requests/responses`_). It consists in a SPMD-to-SPMC 951b5dd2422SOlivier Deprez direct request/response conveying the PM event details and SPMC response. 952b5dd2422SOlivier Deprez The SPMD performs a synchronous entry into the SPMC. The SPMC is entered and 953b5dd2422SOlivier Deprez updates its internal state to reflect the physical core is being turned off. 954b5dd2422SOlivier Deprez In the current implementation no SP is resumed as a consequence. This behavior 955b5dd2422SOlivier Deprez ensures a minimal support for CPU hotplug e.g. when initiated by the NWd linux 956b5dd2422SOlivier Deprez userspace. 957fcb1398fSOlivier Deprez 958b5dd2422SOlivier DeprezSMMUv3 support in Hafnium 959b5dd2422SOlivier Deprez========================= 9604ec3ccb4SMadhukar Pappireddy 9614ec3ccb4SMadhukar PappireddyAn SMMU is analogous to an MMU in a CPU. It performs address translations for 9624ec3ccb4SMadhukar PappireddyDirect Memory Access (DMA) requests from system I/O devices. 9634ec3ccb4SMadhukar PappireddyThe responsibilities of an SMMU include: 9644ec3ccb4SMadhukar Pappireddy 9654ec3ccb4SMadhukar Pappireddy- Translation: Incoming DMA requests are translated from bus address space to 9664ec3ccb4SMadhukar Pappireddy system physical address space using translation tables compliant to 9674ec3ccb4SMadhukar Pappireddy Armv8/Armv7 VMSA descriptor format. 9684ec3ccb4SMadhukar Pappireddy- Protection: An I/O device can be prohibited from read, write access to a 9694ec3ccb4SMadhukar Pappireddy memory region or allowed. 9704ec3ccb4SMadhukar Pappireddy- Isolation: Traffic from each individial device can be independently managed. 9714ec3ccb4SMadhukar Pappireddy The devices are differentiated from each other using unique translation 9724ec3ccb4SMadhukar Pappireddy tables. 9734ec3ccb4SMadhukar Pappireddy 9744ec3ccb4SMadhukar PappireddyThe following diagram illustrates a typical SMMU IP integrated in a SoC with 9754ec3ccb4SMadhukar Pappireddyseveral I/O devices along with Interconnect and Memory system. 9764ec3ccb4SMadhukar Pappireddy 9774ec3ccb4SMadhukar Pappireddy.. image:: ../resources/diagrams/MMU-600.png 9784ec3ccb4SMadhukar Pappireddy 9794ec3ccb4SMadhukar PappireddySMMU has several versions including SMMUv1, SMMUv2 and SMMUv3. Hafnium provides 980b5dd2422SOlivier Deprezsupport for SMMUv3 driver in both normal and secure world. A brief introduction 9814ec3ccb4SMadhukar Pappireddyof SMMUv3 functionality and the corresponding software support in Hafnium is 9824ec3ccb4SMadhukar Pappireddyprovided here. 9834ec3ccb4SMadhukar Pappireddy 9844ec3ccb4SMadhukar PappireddySMMUv3 features 9854ec3ccb4SMadhukar Pappireddy--------------- 9864ec3ccb4SMadhukar Pappireddy 9874ec3ccb4SMadhukar Pappireddy- SMMUv3 provides Stage1, Stage2 translation as well as nested (Stage1 + Stage2) 9884ec3ccb4SMadhukar Pappireddy translation support. It can either bypass or abort incoming translations as 9894ec3ccb4SMadhukar Pappireddy well. 9904ec3ccb4SMadhukar Pappireddy- Traffic (memory transactions) from each upstream I/O peripheral device, 9914ec3ccb4SMadhukar Pappireddy referred to as Stream, can be independently managed using a combination of 9924ec3ccb4SMadhukar Pappireddy several memory based configuration structures. This allows the SMMUv3 to 9934ec3ccb4SMadhukar Pappireddy support a large number of streams with each stream assigned to a unique 9944ec3ccb4SMadhukar Pappireddy translation context. 9954ec3ccb4SMadhukar Pappireddy- Support for Armv8.1 VMSA where the SMMU shares the translation tables with 9964ec3ccb4SMadhukar Pappireddy a Processing Element. AArch32(LPAE) and AArch64 translation table format 9974ec3ccb4SMadhukar Pappireddy are supported by SMMUv3. 9984ec3ccb4SMadhukar Pappireddy- SMMUv3 offers non-secure stream support with secure stream support being 9994ec3ccb4SMadhukar Pappireddy optional. Logically, SMMUv3 behaves as if there is an indepdendent SMMU 10004ec3ccb4SMadhukar Pappireddy instance for secure and non-secure stream support. 10014ec3ccb4SMadhukar Pappireddy- It also supports sub-streams to differentiate traffic from a virtualized 10024ec3ccb4SMadhukar Pappireddy peripheral associated with a VM/SP. 10034ec3ccb4SMadhukar Pappireddy- Additionally, SMMUv3.2 provides support for PEs implementing Armv8.4-A 10044ec3ccb4SMadhukar Pappireddy extensions. Consequently, SPM depends on Secure EL2 support in SMMUv3.2 10054ec3ccb4SMadhukar Pappireddy for providing Secure Stage2 translation support to upstream peripheral 10064ec3ccb4SMadhukar Pappireddy devices. 10074ec3ccb4SMadhukar Pappireddy 10084ec3ccb4SMadhukar PappireddySMMUv3 Programming Interfaces 10094ec3ccb4SMadhukar Pappireddy----------------------------- 10104ec3ccb4SMadhukar Pappireddy 10114ec3ccb4SMadhukar PappireddySMMUv3 has three software interfaces that are used by the Hafnium driver to 10124ec3ccb4SMadhukar Pappireddyconfigure the behaviour of SMMUv3 and manage the streams. 10134ec3ccb4SMadhukar Pappireddy 10144ec3ccb4SMadhukar Pappireddy- Memory based data strutures that provide unique translation context for 10154ec3ccb4SMadhukar Pappireddy each stream. 10164ec3ccb4SMadhukar Pappireddy- Memory based circular buffers for command queue and event queue. 10174ec3ccb4SMadhukar Pappireddy- A large number of SMMU configuration registers that are memory mapped during 10184ec3ccb4SMadhukar Pappireddy boot time by Hafnium driver. Except a few registers, all configuration 10194ec3ccb4SMadhukar Pappireddy registers have independent secure and non-secure versions to configure the 10204ec3ccb4SMadhukar Pappireddy behaviour of SMMUv3 for translation of secure and non-secure streams 10214ec3ccb4SMadhukar Pappireddy respectively. 10224ec3ccb4SMadhukar Pappireddy 10234ec3ccb4SMadhukar PappireddyPeripheral device manifest 10244ec3ccb4SMadhukar Pappireddy-------------------------- 10254ec3ccb4SMadhukar Pappireddy 10264ec3ccb4SMadhukar PappireddyCurrently, SMMUv3 driver in Hafnium only supports dependent peripheral devices. 10274ec3ccb4SMadhukar PappireddyThese devices are dependent on PE endpoint to initiate and receive memory 10284ec3ccb4SMadhukar Pappireddymanagement transactions on their behalf. The acccess to the MMIO regions of 10294ec3ccb4SMadhukar Pappireddyany such device is assigned to the endpoint during boot. Moreover, SMMUv3 driver 10304ec3ccb4SMadhukar Pappireddyuses the same stage 2 translations for the device as those used by partition 10314ec3ccb4SMadhukar Pappireddymanager on behalf of the PE endpoint. This ensures that the peripheral device 10324ec3ccb4SMadhukar Pappireddyhas the same visibility of the physical address space as the endpoint. The 10334ec3ccb4SMadhukar Pappireddydevice node of the corresponding partition manifest (refer to `[1]`_ section 3.2 10344ec3ccb4SMadhukar Pappireddy) must specify these additional properties for each peripheral device in the 10354ec3ccb4SMadhukar Pappireddysystem : 10364ec3ccb4SMadhukar Pappireddy 10374ec3ccb4SMadhukar Pappireddy- smmu-id: This field helps to identify the SMMU instance that this device is 10384ec3ccb4SMadhukar Pappireddy upstream of. 10394ec3ccb4SMadhukar Pappireddy- stream-ids: List of stream IDs assigned to this device. 10404ec3ccb4SMadhukar Pappireddy 10414ec3ccb4SMadhukar Pappireddy.. code:: shell 10424ec3ccb4SMadhukar Pappireddy 10434ec3ccb4SMadhukar Pappireddy smmuv3-testengine { 10444ec3ccb4SMadhukar Pappireddy base-address = <0x00000000 0x2bfe0000>; 10454ec3ccb4SMadhukar Pappireddy pages-count = <32>; 10464ec3ccb4SMadhukar Pappireddy attributes = <0x3>; 10474ec3ccb4SMadhukar Pappireddy smmu-id = <0>; 10484ec3ccb4SMadhukar Pappireddy stream-ids = <0x0 0x1>; 10494ec3ccb4SMadhukar Pappireddy interrupts = <0x2 0x3>, <0x4 0x5>; 10504ec3ccb4SMadhukar Pappireddy exclusive-access; 10514ec3ccb4SMadhukar Pappireddy }; 10524ec3ccb4SMadhukar Pappireddy 10534ec3ccb4SMadhukar PappireddySMMUv3 driver limitations 10544ec3ccb4SMadhukar Pappireddy------------------------- 10554ec3ccb4SMadhukar Pappireddy 10564ec3ccb4SMadhukar PappireddyThe primary design goal for the Hafnium SMMU driver is to support secure 10574ec3ccb4SMadhukar Pappireddystreams. 10584ec3ccb4SMadhukar Pappireddy 10594ec3ccb4SMadhukar Pappireddy- Currently, the driver only supports Stage2 translations. No support for 10604ec3ccb4SMadhukar Pappireddy Stage1 or nested translations. 10614ec3ccb4SMadhukar Pappireddy- Supports only AArch64 translation format. 10624ec3ccb4SMadhukar Pappireddy- No support for features such as PCI Express (PASIDs, ATS, PRI), MSI, RAS, 10634ec3ccb4SMadhukar Pappireddy Fault handling, Performance Monitor Extensions, Event Handling, MPAM. 10644ec3ccb4SMadhukar Pappireddy- No support for independent peripheral devices. 10654ec3ccb4SMadhukar Pappireddy 1066fcb1398fSOlivier DeprezReferences 1067fcb1398fSOlivier Deprez========== 1068fcb1398fSOlivier Deprez 1069fcb1398fSOlivier Deprez.. _[1]: 1070fcb1398fSOlivier Deprez 10718a5bd3cfSOlivier Deprez[1] `Arm Firmware Framework for Arm A-profile <https://developer.arm.com/docs/den0077/latest>`__ 1072fcb1398fSOlivier Deprez 1073fcb1398fSOlivier Deprez.. _[2]: 1074fcb1398fSOlivier Deprez 10756844c347SMadhukar Pappireddy[2] :ref:`Secure Partition Manager using MM interface<Secure Partition Manager (MM)>` 1076fcb1398fSOlivier Deprez 1077fcb1398fSOlivier Deprez.. _[3]: 1078fcb1398fSOlivier Deprez 1079fcb1398fSOlivier Deprez[3] `Trusted Boot Board Requirements 1080b5dd2422SOlivier DeprezClient <https://developer.arm.com/documentation/den0006/d/>`__ 1081fcb1398fSOlivier Deprez 1082fcb1398fSOlivier Deprez.. _[4]: 1083fcb1398fSOlivier Deprez 1084fcb1398fSOlivier Deprez[4] https://git.trustedfirmware.org/TF-A/trusted-firmware-a.git/tree/lib/el3_runtime/aarch64/context.S#n45 1085fcb1398fSOlivier Deprez 1086fcb1398fSOlivier Deprez.. _[5]: 1087fcb1398fSOlivier Deprez 1088b5dd2422SOlivier Deprez[5] https://git.trustedfirmware.org/TF-A/tf-a-tests.git/tree/spm/cactus/plat/arm/fvp/fdts/cactus.dts 1089fcb1398fSOlivier Deprez 1090fcb1398fSOlivier Deprez.. _[6]: 1091fcb1398fSOlivier Deprez 10921b17f4f1SOlivier Deprez[6] https://trustedfirmware-a.readthedocs.io/en/latest/components/ffa-manifest-binding.html 1093fcb1398fSOlivier Deprez 1094fcb1398fSOlivier Deprez.. _[7]: 1095fcb1398fSOlivier Deprez 1096fcb1398fSOlivier Deprez[7] https://git.trustedfirmware.org/TF-A/trusted-firmware-a.git/tree/plat/arm/board/fvp/fdts/fvp_spmc_manifest.dts 1097fcb1398fSOlivier Deprez 1098fcb1398fSOlivier Deprez.. _[8]: 1099fcb1398fSOlivier Deprez 1100b5dd2422SOlivier Deprez[8] https://lists.trustedfirmware.org/pipermail/tf-a/2020-February/000296.html 1101fcb1398fSOlivier Deprez 1102f2dcf418SOlivier Deprez.. _[9]: 1103f2dcf418SOlivier Deprez 1104f2dcf418SOlivier Deprez[9] https://trustedfirmware-a.readthedocs.io/en/latest/design/firmware-design.html#dynamic-configuration-during-cold-boot 1105f2dcf418SOlivier Deprez 1106fcb1398fSOlivier Deprez-------------- 1107fcb1398fSOlivier Deprez 11081b17f4f1SOlivier Deprez*Copyright (c) 2020-2021, Arm Limited and Contributors. All rights reserved.* 1109