1*fa9c08b7SAchin Gupta /* 2*fa9c08b7SAchin Gupta * Copyright (c) 2014, ARM Limited and Contributors. All rights reserved. 3*fa9c08b7SAchin Gupta * 4*fa9c08b7SAchin Gupta * Redistribution and use in source and binary forms, with or without 5*fa9c08b7SAchin Gupta * modification, are permitted provided that the following conditions are met: 6*fa9c08b7SAchin Gupta * 7*fa9c08b7SAchin Gupta * Redistributions of source code must retain the above copyright notice, this 8*fa9c08b7SAchin Gupta * list of conditions and the following disclaimer. 9*fa9c08b7SAchin Gupta * 10*fa9c08b7SAchin Gupta * Redistributions in binary form must reproduce the above copyright notice, 11*fa9c08b7SAchin Gupta * this list of conditions and the following disclaimer in the documentation 12*fa9c08b7SAchin Gupta * and/or other materials provided with the distribution. 13*fa9c08b7SAchin Gupta * 14*fa9c08b7SAchin Gupta * Neither the name of ARM nor the names of its contributors may be used 15*fa9c08b7SAchin Gupta * to endorse or promote products derived from this software without specific 16*fa9c08b7SAchin Gupta * prior written permission. 17*fa9c08b7SAchin Gupta * 18*fa9c08b7SAchin Gupta * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 19*fa9c08b7SAchin Gupta * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20*fa9c08b7SAchin Gupta * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21*fa9c08b7SAchin Gupta * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 22*fa9c08b7SAchin Gupta * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 23*fa9c08b7SAchin Gupta * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 24*fa9c08b7SAchin Gupta * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 25*fa9c08b7SAchin Gupta * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 26*fa9c08b7SAchin Gupta * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 27*fa9c08b7SAchin Gupta * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 28*fa9c08b7SAchin Gupta * POSSIBILITY OF SUCH DAMAGE. 29*fa9c08b7SAchin Gupta */ 30*fa9c08b7SAchin Gupta #include <arch_helpers.h> 31*fa9c08b7SAchin Gupta #include <assert.h> 32*fa9c08b7SAchin Gupta #include <tsp.h> 33*fa9c08b7SAchin Gupta 34*fa9c08b7SAchin Gupta /******************************************************************************* 35*fa9c08b7SAchin Gupta * Data structure to keep track of per-cpu secure generic timer context across 36*fa9c08b7SAchin Gupta * power management operations. 37*fa9c08b7SAchin Gupta ******************************************************************************/ 38*fa9c08b7SAchin Gupta typedef struct timer_context { 39*fa9c08b7SAchin Gupta uint64_t cval; 40*fa9c08b7SAchin Gupta uint32_t ctl; 41*fa9c08b7SAchin Gupta } timer_context_t; 42*fa9c08b7SAchin Gupta 43*fa9c08b7SAchin Gupta static timer_context_t pcpu_timer_context[PLATFORM_CORE_COUNT]; 44*fa9c08b7SAchin Gupta 45*fa9c08b7SAchin Gupta /******************************************************************************* 46*fa9c08b7SAchin Gupta * This function initializes the generic timer to fire every 0.5 second 47*fa9c08b7SAchin Gupta ******************************************************************************/ 48*fa9c08b7SAchin Gupta void tsp_generic_timer_start() 49*fa9c08b7SAchin Gupta { 50*fa9c08b7SAchin Gupta uint64_t cval; 51*fa9c08b7SAchin Gupta uint32_t ctl = 0; 52*fa9c08b7SAchin Gupta 53*fa9c08b7SAchin Gupta /* The timer will fire every 0.5 second */ 54*fa9c08b7SAchin Gupta cval = read_cntpct_el0() + (read_cntfrq_el0() >> 1); 55*fa9c08b7SAchin Gupta write_cntps_cval_el1(cval); 56*fa9c08b7SAchin Gupta 57*fa9c08b7SAchin Gupta /* Enable the secure physical timer */ 58*fa9c08b7SAchin Gupta set_cntp_ctl_enable(ctl); 59*fa9c08b7SAchin Gupta write_cntps_ctl_el1(ctl); 60*fa9c08b7SAchin Gupta } 61*fa9c08b7SAchin Gupta 62*fa9c08b7SAchin Gupta /******************************************************************************* 63*fa9c08b7SAchin Gupta * This function deasserts the timer interrupt and sets it up again 64*fa9c08b7SAchin Gupta ******************************************************************************/ 65*fa9c08b7SAchin Gupta void tsp_generic_timer_handler() 66*fa9c08b7SAchin Gupta { 67*fa9c08b7SAchin Gupta /* Ensure that the timer did assert the interrupt */ 68*fa9c08b7SAchin Gupta assert(get_cntp_ctl_istatus(read_cntps_ctl_el1())); 69*fa9c08b7SAchin Gupta 70*fa9c08b7SAchin Gupta /* Disable the timer and reprogram it */ 71*fa9c08b7SAchin Gupta write_cntps_ctl_el1(0); 72*fa9c08b7SAchin Gupta tsp_generic_timer_start(); 73*fa9c08b7SAchin Gupta } 74*fa9c08b7SAchin Gupta 75*fa9c08b7SAchin Gupta /******************************************************************************* 76*fa9c08b7SAchin Gupta * This function deasserts the timer interrupt prior to cpu power down 77*fa9c08b7SAchin Gupta ******************************************************************************/ 78*fa9c08b7SAchin Gupta void tsp_generic_timer_stop() 79*fa9c08b7SAchin Gupta { 80*fa9c08b7SAchin Gupta /* Disable the timer */ 81*fa9c08b7SAchin Gupta write_cntps_ctl_el1(0); 82*fa9c08b7SAchin Gupta } 83*fa9c08b7SAchin Gupta 84*fa9c08b7SAchin Gupta /******************************************************************************* 85*fa9c08b7SAchin Gupta * This function saves the timer context prior to cpu suspension 86*fa9c08b7SAchin Gupta ******************************************************************************/ 87*fa9c08b7SAchin Gupta void tsp_generic_timer_save() 88*fa9c08b7SAchin Gupta { 89*fa9c08b7SAchin Gupta uint32_t linear_id = platform_get_core_pos(read_mpidr()); 90*fa9c08b7SAchin Gupta 91*fa9c08b7SAchin Gupta pcpu_timer_context[linear_id].cval = read_cntps_cval_el1(); 92*fa9c08b7SAchin Gupta pcpu_timer_context[linear_id].ctl = read_cntps_ctl_el1(); 93*fa9c08b7SAchin Gupta flush_dcache_range((uint64_t) &pcpu_timer_context[linear_id], 94*fa9c08b7SAchin Gupta sizeof(pcpu_timer_context[linear_id])); 95*fa9c08b7SAchin Gupta } 96*fa9c08b7SAchin Gupta 97*fa9c08b7SAchin Gupta /******************************************************************************* 98*fa9c08b7SAchin Gupta * This function restores the timer context post cpu resummption 99*fa9c08b7SAchin Gupta ******************************************************************************/ 100*fa9c08b7SAchin Gupta void tsp_generic_timer_restore() 101*fa9c08b7SAchin Gupta { 102*fa9c08b7SAchin Gupta uint32_t linear_id = platform_get_core_pos(read_mpidr()); 103*fa9c08b7SAchin Gupta 104*fa9c08b7SAchin Gupta write_cntps_cval_el1(pcpu_timer_context[linear_id].cval); 105*fa9c08b7SAchin Gupta write_cntps_ctl_el1(pcpu_timer_context[linear_id].ctl); 106*fa9c08b7SAchin Gupta } 107