xref: /rk3399_ARM-atf/bl32/tsp/tsp.ld.S (revision 6ba0b6d6743534b3d443602dc88558d62ea432b3)
1/*
2 * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#include <platform.h>
32
33OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
34OUTPUT_ARCH(PLATFORM_LINKER_ARCH)
35ENTRY(tsp_entrypoint)
36
37
38MEMORY {
39    RAM (rwx): ORIGIN = TZDRAM_BASE, LENGTH = TZDRAM_SIZE
40}
41
42
43SECTIONS
44{
45    . = BL32_BASE;
46    ASSERT(. == ALIGN(4096),
47           "BL32_BASE address is not aligned on a page boundary.")
48
49    ro . : {
50        __RO_START__ = .;
51        *tsp_entrypoint.o(.text)
52        *(.text)
53        *(.rodata*)
54        *(.vectors)
55        __RO_END_UNALIGNED__ = .;
56        /*
57         * Memory page(s) mapped to this section will be marked as
58         * read-only, executable.  No RW data from the next section must
59         * creep in.  Ensure the rest of the current memory page is unused.
60         */
61        . = NEXT(4096);
62        __RO_END__ = .;
63    } >RAM
64
65    .data . : {
66        __DATA_START__ = .;
67        *(.data)
68        __DATA_END__ = .;
69    } >RAM
70
71    stacks (NOLOAD) : {
72        __STACKS_START__ = .;
73        *(tzfw_normal_stacks)
74        __STACKS_END__ = .;
75    } >RAM
76
77    /*
78     * The .bss section gets initialised to 0 at runtime.
79     * Its base address must be 16-byte aligned.
80     */
81    .bss : ALIGN(16) {
82        __BSS_START__ = .;
83        *(SORT_BY_ALIGNMENT(.bss))
84        *(COMMON)
85        __BSS_END__ = .;
86    } >RAM
87
88    /*
89     * The xlat_table section is for full, aligned page tables (4K).
90     * Removing them from .bss avoids forcing 4K alignment on
91     * the .bss section and eliminates the unecessary zero init
92     */
93    xlat_table (NOLOAD) : {
94        *(xlat_table)
95    } >RAM
96
97    /*
98     * The base address of the coherent memory section must be page-aligned (4K)
99     * to guarantee that the coherent data are stored on their own pages and
100     * are not mixed with normal data.  This is required to set up the correct
101     * memory attributes for the coherent data page tables.
102     */
103    coherent_ram (NOLOAD) : ALIGN(4096) {
104        __COHERENT_RAM_START__ = .;
105        *(tzfw_coherent_mem)
106        __COHERENT_RAM_END_UNALIGNED__ = .;
107        /*
108         * Memory page(s) mapped to this section will be marked
109         * as device memory.  No other unexpected data must creep in.
110         * Ensure the rest of the current memory page is unused.
111         */
112        . = NEXT(4096);
113        __COHERENT_RAM_END__ = .;
114    } >RAM
115
116    __BL2_END__ = .;
117
118    __BSS_SIZE__ = SIZEOF(.bss);
119    __COHERENT_RAM_UNALIGNED_SIZE__ =
120        __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
121
122    ASSERT(. <= TZDRAM_BASE + (1 << 21), "BL32 image does not fit in the first 2MB of Trusted DRAM.")
123}
124