xref: /rk3399_ARM-atf/bl32/tsp/tsp.ld.S (revision fcb72e16ce901b0a379cc26abc6396be7a18279e)
17c88f3f6SAchin Gupta/*
2da04341eSChris Kay * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved.
37c88f3f6SAchin Gupta *
482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause
57c88f3f6SAchin Gupta */
67c88f3f6SAchin Gupta
7665e71b8SMasahiro Yamada#include <common/bl_common.ld.h>
809d40e0eSAntonio Nino Diaz#include <lib/xlat_tables/xlat_tables_defs.h>
97c88f3f6SAchin Gupta
107c88f3f6SAchin GuptaOUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
117c88f3f6SAchin GuptaOUTPUT_ARCH(PLATFORM_LINKER_ARCH)
129f98aa1aSJeenu ViswambharanENTRY(tsp_entrypoint)
139f98aa1aSJeenu Viswambharan
147c88f3f6SAchin GuptaMEMORY {
152467f70fSSandrine Bailleux    RAM (rwx): ORIGIN = TSP_SEC_MEM_BASE, LENGTH = TSP_SEC_MEM_SIZE
167c88f3f6SAchin Gupta}
177c88f3f6SAchin Gupta
18f90fe02fSChris KaySECTIONS {
19*fcb72e16SHarrison Mutai    RAM_REGION_START = ORIGIN(RAM);
20*fcb72e16SHarrison Mutai    RAM_REGION_LENGTH = LENGTH(RAM);
217c88f3f6SAchin Gupta    . = BL32_BASE;
22f90fe02fSChris Kay
23a2aedac2SAntonio Nino Diaz    ASSERT(. == ALIGN(PAGE_SIZE),
247c88f3f6SAchin Gupta        "BL32_BASE address is not aligned on a page boundary.")
257c88f3f6SAchin Gupta
265d1c104fSSandrine Bailleux#if SEPARATE_CODE_AND_RODATA
275d1c104fSSandrine Bailleux    .text . : {
285d1c104fSSandrine Bailleux        __TEXT_START__ = .;
29f90fe02fSChris Kay
305d1c104fSSandrine Bailleux        *tsp_entrypoint.o(.text*)
315d1c104fSSandrine Bailleux        *(.text*)
325d1c104fSSandrine Bailleux        *(.vectors)
33f90fe02fSChris Kay
345629b2b1SRoberto Vargas        . = ALIGN(PAGE_SIZE);
35f90fe02fSChris Kay
365d1c104fSSandrine Bailleux        __TEXT_END__ = .;
375d1c104fSSandrine Bailleux    } >RAM
385d1c104fSSandrine Bailleux
395d1c104fSSandrine Bailleux    .rodata . : {
405d1c104fSSandrine Bailleux        __RODATA_START__ = .;
41f90fe02fSChris Kay
425d1c104fSSandrine Bailleux        *(.rodata*)
43d974301dSMasahiro Yamada
440a0a7a9aSMasahiro Yamada        RODATA_COMMON
45d974301dSMasahiro Yamada
465629b2b1SRoberto Vargas        . = ALIGN(PAGE_SIZE);
47f90fe02fSChris Kay
485d1c104fSSandrine Bailleux        __RODATA_END__ = .;
495d1c104fSSandrine Bailleux    } >RAM
50f90fe02fSChris Kay#else /* SEPARATE_CODE_AND_RODATA */
51da04341eSChris Kay    .ro . : {
527c88f3f6SAchin Gupta        __RO_START__ = .;
53f90fe02fSChris Kay
54dccc537aSAndrew Thoelke        *tsp_entrypoint.o(.text*)
55dccc537aSAndrew Thoelke        *(.text*)
567c88f3f6SAchin Gupta        *(.rodata*)
57d974301dSMasahiro Yamada
580a0a7a9aSMasahiro Yamada        RODATA_COMMON
59d974301dSMasahiro Yamada
607c88f3f6SAchin Gupta        *(.vectors)
61d974301dSMasahiro Yamada
627c88f3f6SAchin Gupta        __RO_END_UNALIGNED__ = .;
637c88f3f6SAchin Gupta
6454dc71e7SAchin Gupta        /*
65f90fe02fSChris Kay         * Memory page(s) mapped to this section will be marked as read-only,
66f90fe02fSChris Kay         * executable. No RW data from the next section must creep in. Ensure
67f90fe02fSChris Kay         * that the rest of the current memory page is unused.
6854dc71e7SAchin Gupta         */
69f90fe02fSChris Kay        . = ALIGN(PAGE_SIZE);
70f90fe02fSChris Kay
71f90fe02fSChris Kay        __RO_END__ = .;
72f90fe02fSChris Kay    } >RAM
73f90fe02fSChris Kay#endif /* SEPARATE_CODE_AND_RODATA */
74f90fe02fSChris Kay
7554dc71e7SAchin Gupta    __RW_START__ = .;
7654dc71e7SAchin Gupta
77caa3e7e0SMasahiro Yamada    DATA_SECTION >RAM
78e8ad6168SMasahiro Yamada    RELA_SECTION >RAM
79d974301dSMasahiro Yamada
805a06bb7eSDan Handley#ifdef TSP_PROGBITS_LIMIT
815a06bb7eSDan Handley    ASSERT(. <= TSP_PROGBITS_LIMIT, "TSP progbits has exceeded its limit.")
82f90fe02fSChris Kay#endif /* TSP_PROGBITS_LIMIT */
83a1b6db6cSSandrine Bailleux
84a926a9f6SMasahiro Yamada    STACK_SECTION >RAM
85a7739bc7SMasahiro Yamada    BSS_SECTION >RAM
86665e71b8SMasahiro Yamada    XLAT_TABLE_SECTION >RAM
877c88f3f6SAchin Gupta
88ab8707e6SSoby Mathew#if USE_COHERENT_MEM
897c88f3f6SAchin Gupta    /*
90f90fe02fSChris Kay     * The base address of the coherent memory section must be page-aligned to
91f90fe02fSChris Kay     * guarantee that the coherent data are stored on their own pages and are
92f90fe02fSChris Kay     * not mixed with normal data. This is required to set up the correct memory
93f90fe02fSChris Kay     * attributes for the coherent data page tables.
947c88f3f6SAchin Gupta     */
95da04341eSChris Kay    .coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) {
967c88f3f6SAchin Gupta        __COHERENT_RAM_START__ = .;
97da04341eSChris Kay        *(.tzfw_coherent_mem)
987c88f3f6SAchin Gupta        __COHERENT_RAM_END_UNALIGNED__ = .;
997c88f3f6SAchin Gupta
10054dc71e7SAchin Gupta        /*
101f90fe02fSChris Kay         * Memory page(s) mapped to this section will be marked as device
102f90fe02fSChris Kay         * memory. No other unexpected data must creep in. Ensure that the rest
103f90fe02fSChris Kay         * of the current memory page is unused.
10454dc71e7SAchin Gupta         */
105f90fe02fSChris Kay        . = ALIGN(PAGE_SIZE);
106f90fe02fSChris Kay
107f90fe02fSChris Kay        __COHERENT_RAM_END__ = .;
108f90fe02fSChris Kay    } >RAM
109f90fe02fSChris Kay#endif /* USE_COHERENT_MEM */
110f90fe02fSChris Kay
11154dc71e7SAchin Gupta    __RW_END__ = .;
11253514b29SSandrine Bailleux    __BL32_END__ = .;
1137c88f3f6SAchin Gupta
114d974301dSMasahiro Yamada    /DISCARD/ : {
115d974301dSMasahiro Yamada        *(.dynsym .dynstr .hash .gnu.hash)
116d974301dSMasahiro Yamada    }
117d974301dSMasahiro Yamada
1187c88f3f6SAchin Gupta    __BSS_SIZE__ = SIZEOF(.bss);
119f90fe02fSChris Kay
120ab8707e6SSoby Mathew#if USE_COHERENT_MEM
1217c88f3f6SAchin Gupta    __COHERENT_RAM_UNALIGNED_SIZE__ =
1227c88f3f6SAchin Gupta        __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
123f90fe02fSChris Kay#endif /* USE_COHERENT_MEM */
1247c88f3f6SAchin Gupta
125d178637dSJuan Castillo    ASSERT(. <= BL32_LIMIT, "BL32 image has exceeded its limit.")
126*fcb72e16SHarrison Mutai    RAM_REGION_END = .;
1277c88f3f6SAchin Gupta}
128