17c88f3f6SAchin Gupta/* 2da04341eSChris Kay * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved. 37c88f3f6SAchin Gupta * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 57c88f3f6SAchin Gupta */ 67c88f3f6SAchin Gupta 7665e71b8SMasahiro Yamada#include <common/bl_common.ld.h> 809d40e0eSAntonio Nino Diaz#include <lib/xlat_tables/xlat_tables_defs.h> 97c88f3f6SAchin Gupta 107c88f3f6SAchin GuptaOUTPUT_FORMAT(PLATFORM_LINKER_FORMAT) 117c88f3f6SAchin GuptaOUTPUT_ARCH(PLATFORM_LINKER_ARCH) 129f98aa1aSJeenu ViswambharanENTRY(tsp_entrypoint) 139f98aa1aSJeenu Viswambharan 147c88f3f6SAchin GuptaMEMORY { 152467f70fSSandrine Bailleux RAM (rwx): ORIGIN = TSP_SEC_MEM_BASE, LENGTH = TSP_SEC_MEM_SIZE 167c88f3f6SAchin Gupta} 177c88f3f6SAchin Gupta 18f90fe02fSChris KaySECTIONS { 19fcb72e16SHarrison Mutai RAM_REGION_START = ORIGIN(RAM); 20fcb72e16SHarrison Mutai RAM_REGION_LENGTH = LENGTH(RAM); 217c88f3f6SAchin Gupta . = BL32_BASE; 22f90fe02fSChris Kay 23a2aedac2SAntonio Nino Diaz ASSERT(. == ALIGN(PAGE_SIZE), 247c88f3f6SAchin Gupta "BL32_BASE address is not aligned on a page boundary.") 257c88f3f6SAchin Gupta 265d1c104fSSandrine Bailleux#if SEPARATE_CODE_AND_RODATA 275d1c104fSSandrine Bailleux .text . : { 285d1c104fSSandrine Bailleux __TEXT_START__ = .; 29f90fe02fSChris Kay 305d1c104fSSandrine Bailleux *tsp_entrypoint.o(.text*) 315d1c104fSSandrine Bailleux *(.text*) 325d1c104fSSandrine Bailleux *(.vectors) 33*f7d445fcSMichal Simek __TEXT_END_UNALIGNED__ = .; 34f90fe02fSChris Kay 355629b2b1SRoberto Vargas . = ALIGN(PAGE_SIZE); 36f90fe02fSChris Kay 375d1c104fSSandrine Bailleux __TEXT_END__ = .; 385d1c104fSSandrine Bailleux } >RAM 395d1c104fSSandrine Bailleux 405d1c104fSSandrine Bailleux .rodata . : { 415d1c104fSSandrine Bailleux __RODATA_START__ = .; 42f90fe02fSChris Kay 435d1c104fSSandrine Bailleux *(.rodata*) 44d974301dSMasahiro Yamada 450a0a7a9aSMasahiro Yamada RODATA_COMMON 46d974301dSMasahiro Yamada 47*f7d445fcSMichal Simek __RODATA_END_UNALIGNED__ = .; 485629b2b1SRoberto Vargas . = ALIGN(PAGE_SIZE); 49f90fe02fSChris Kay 505d1c104fSSandrine Bailleux __RODATA_END__ = .; 515d1c104fSSandrine Bailleux } >RAM 52f90fe02fSChris Kay#else /* SEPARATE_CODE_AND_RODATA */ 53da04341eSChris Kay .ro . : { 547c88f3f6SAchin Gupta __RO_START__ = .; 55f90fe02fSChris Kay 56dccc537aSAndrew Thoelke *tsp_entrypoint.o(.text*) 57dccc537aSAndrew Thoelke *(.text*) 587c88f3f6SAchin Gupta *(.rodata*) 59d974301dSMasahiro Yamada 600a0a7a9aSMasahiro Yamada RODATA_COMMON 61d974301dSMasahiro Yamada 627c88f3f6SAchin Gupta *(.vectors) 63d974301dSMasahiro Yamada 647c88f3f6SAchin Gupta __RO_END_UNALIGNED__ = .; 657c88f3f6SAchin Gupta 6654dc71e7SAchin Gupta /* 67f90fe02fSChris Kay * Memory page(s) mapped to this section will be marked as read-only, 68f90fe02fSChris Kay * executable. No RW data from the next section must creep in. Ensure 69f90fe02fSChris Kay * that the rest of the current memory page is unused. 7054dc71e7SAchin Gupta */ 71f90fe02fSChris Kay . = ALIGN(PAGE_SIZE); 72f90fe02fSChris Kay 73f90fe02fSChris Kay __RO_END__ = .; 74f90fe02fSChris Kay } >RAM 75f90fe02fSChris Kay#endif /* SEPARATE_CODE_AND_RODATA */ 76f90fe02fSChris Kay 7754dc71e7SAchin Gupta __RW_START__ = .; 7854dc71e7SAchin Gupta 79caa3e7e0SMasahiro Yamada DATA_SECTION >RAM 80e8ad6168SMasahiro Yamada RELA_SECTION >RAM 81d974301dSMasahiro Yamada 825a06bb7eSDan Handley#ifdef TSP_PROGBITS_LIMIT 835a06bb7eSDan Handley ASSERT(. <= TSP_PROGBITS_LIMIT, "TSP progbits has exceeded its limit.") 84f90fe02fSChris Kay#endif /* TSP_PROGBITS_LIMIT */ 85a1b6db6cSSandrine Bailleux 86a926a9f6SMasahiro Yamada STACK_SECTION >RAM 87a7739bc7SMasahiro Yamada BSS_SECTION >RAM 88665e71b8SMasahiro Yamada XLAT_TABLE_SECTION >RAM 897c88f3f6SAchin Gupta 90ab8707e6SSoby Mathew#if USE_COHERENT_MEM 917c88f3f6SAchin Gupta /* 92f90fe02fSChris Kay * The base address of the coherent memory section must be page-aligned to 93f90fe02fSChris Kay * guarantee that the coherent data are stored on their own pages and are 94f90fe02fSChris Kay * not mixed with normal data. This is required to set up the correct memory 95f90fe02fSChris Kay * attributes for the coherent data page tables. 967c88f3f6SAchin Gupta */ 97da04341eSChris Kay .coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) { 987c88f3f6SAchin Gupta __COHERENT_RAM_START__ = .; 99da04341eSChris Kay *(.tzfw_coherent_mem) 1007c88f3f6SAchin Gupta __COHERENT_RAM_END_UNALIGNED__ = .; 1017c88f3f6SAchin Gupta 10254dc71e7SAchin Gupta /* 103f90fe02fSChris Kay * Memory page(s) mapped to this section will be marked as device 104f90fe02fSChris Kay * memory. No other unexpected data must creep in. Ensure that the rest 105f90fe02fSChris Kay * of the current memory page is unused. 10654dc71e7SAchin Gupta */ 107f90fe02fSChris Kay . = ALIGN(PAGE_SIZE); 108f90fe02fSChris Kay 109f90fe02fSChris Kay __COHERENT_RAM_END__ = .; 110f90fe02fSChris Kay } >RAM 111f90fe02fSChris Kay#endif /* USE_COHERENT_MEM */ 112f90fe02fSChris Kay 11354dc71e7SAchin Gupta __RW_END__ = .; 11453514b29SSandrine Bailleux __BL32_END__ = .; 1157c88f3f6SAchin Gupta 116d974301dSMasahiro Yamada /DISCARD/ : { 117d974301dSMasahiro Yamada *(.dynsym .dynstr .hash .gnu.hash) 118d974301dSMasahiro Yamada } 119d974301dSMasahiro Yamada 1207c88f3f6SAchin Gupta __BSS_SIZE__ = SIZEOF(.bss); 121f90fe02fSChris Kay 122ab8707e6SSoby Mathew#if USE_COHERENT_MEM 1237c88f3f6SAchin Gupta __COHERENT_RAM_UNALIGNED_SIZE__ = 1247c88f3f6SAchin Gupta __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__; 125f90fe02fSChris Kay#endif /* USE_COHERENT_MEM */ 1267c88f3f6SAchin Gupta 127d178637dSJuan Castillo ASSERT(. <= BL32_LIMIT, "BL32 image has exceeded its limit.") 128fcb72e16SHarrison Mutai RAM_REGION_END = .; 1297c88f3f6SAchin Gupta} 130