17c88f3f6SAchin Gupta/* 2d974301dSMasahiro Yamada * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved. 37c88f3f6SAchin Gupta * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 57c88f3f6SAchin Gupta */ 67c88f3f6SAchin Gupta 7665e71b8SMasahiro Yamada#include <common/bl_common.ld.h> 809d40e0eSAntonio Nino Diaz#include <lib/xlat_tables/xlat_tables_defs.h> 97c88f3f6SAchin Gupta 107c88f3f6SAchin GuptaOUTPUT_FORMAT(PLATFORM_LINKER_FORMAT) 117c88f3f6SAchin GuptaOUTPUT_ARCH(PLATFORM_LINKER_ARCH) 129f98aa1aSJeenu ViswambharanENTRY(tsp_entrypoint) 139f98aa1aSJeenu Viswambharan 147c88f3f6SAchin Gupta 157c88f3f6SAchin GuptaMEMORY { 162467f70fSSandrine Bailleux RAM (rwx): ORIGIN = TSP_SEC_MEM_BASE, LENGTH = TSP_SEC_MEM_SIZE 177c88f3f6SAchin Gupta} 187c88f3f6SAchin Gupta 197c88f3f6SAchin Gupta 207c88f3f6SAchin GuptaSECTIONS 217c88f3f6SAchin Gupta{ 227c88f3f6SAchin Gupta . = BL32_BASE; 23a2aedac2SAntonio Nino Diaz ASSERT(. == ALIGN(PAGE_SIZE), 247c88f3f6SAchin Gupta "BL32_BASE address is not aligned on a page boundary.") 257c88f3f6SAchin Gupta 265d1c104fSSandrine Bailleux#if SEPARATE_CODE_AND_RODATA 275d1c104fSSandrine Bailleux .text . : { 285d1c104fSSandrine Bailleux __TEXT_START__ = .; 295d1c104fSSandrine Bailleux *tsp_entrypoint.o(.text*) 305d1c104fSSandrine Bailleux *(.text*) 315d1c104fSSandrine Bailleux *(.vectors) 325629b2b1SRoberto Vargas . = ALIGN(PAGE_SIZE); 335d1c104fSSandrine Bailleux __TEXT_END__ = .; 345d1c104fSSandrine Bailleux } >RAM 355d1c104fSSandrine Bailleux 365d1c104fSSandrine Bailleux .rodata . : { 375d1c104fSSandrine Bailleux __RODATA_START__ = .; 385d1c104fSSandrine Bailleux *(.rodata*) 39d974301dSMasahiro Yamada 400a0a7a9aSMasahiro Yamada RODATA_COMMON 41d974301dSMasahiro Yamada 425629b2b1SRoberto Vargas . = ALIGN(PAGE_SIZE); 435d1c104fSSandrine Bailleux __RODATA_END__ = .; 445d1c104fSSandrine Bailleux } >RAM 455d1c104fSSandrine Bailleux#else 467c88f3f6SAchin Gupta ro . : { 477c88f3f6SAchin Gupta __RO_START__ = .; 48dccc537aSAndrew Thoelke *tsp_entrypoint.o(.text*) 49dccc537aSAndrew Thoelke *(.text*) 507c88f3f6SAchin Gupta *(.rodata*) 51d974301dSMasahiro Yamada 520a0a7a9aSMasahiro Yamada RODATA_COMMON 53d974301dSMasahiro Yamada 547c88f3f6SAchin Gupta *(.vectors) 55d974301dSMasahiro Yamada 567c88f3f6SAchin Gupta __RO_END_UNALIGNED__ = .; 577c88f3f6SAchin Gupta /* 587c88f3f6SAchin Gupta * Memory page(s) mapped to this section will be marked as 597c88f3f6SAchin Gupta * read-only, executable. No RW data from the next section must 607c88f3f6SAchin Gupta * creep in. Ensure the rest of the current memory page is unused. 617c88f3f6SAchin Gupta */ 625629b2b1SRoberto Vargas . = ALIGN(PAGE_SIZE); 637c88f3f6SAchin Gupta __RO_END__ = .; 647c88f3f6SAchin Gupta } >RAM 655d1c104fSSandrine Bailleux#endif 667c88f3f6SAchin Gupta 6754dc71e7SAchin Gupta /* 6854dc71e7SAchin Gupta * Define a linker symbol to mark start of the RW memory area for this 6954dc71e7SAchin Gupta * image. 7054dc71e7SAchin Gupta */ 7154dc71e7SAchin Gupta __RW_START__ = . ; 7254dc71e7SAchin Gupta 73*caa3e7e0SMasahiro Yamada DATA_SECTION >RAM 747c88f3f6SAchin Gupta 75d974301dSMasahiro Yamada /* 76d974301dSMasahiro Yamada * .rela.dyn needs to come after .data for the read-elf utility to parse 77d974301dSMasahiro Yamada * this section correctly. Ensure 8-byte alignment so that the fields of 78d974301dSMasahiro Yamada * RELA data structure are aligned. 79d974301dSMasahiro Yamada */ 80d974301dSMasahiro Yamada . = ALIGN(8); 81d974301dSMasahiro Yamada __RELA_START__ = .; 82d974301dSMasahiro Yamada .rela.dyn . : { 83d974301dSMasahiro Yamada } >RAM 84d974301dSMasahiro Yamada __RELA_END__ = .; 85d974301dSMasahiro Yamada 865a06bb7eSDan Handley#ifdef TSP_PROGBITS_LIMIT 875a06bb7eSDan Handley ASSERT(. <= TSP_PROGBITS_LIMIT, "TSP progbits has exceeded its limit.") 88a1b6db6cSSandrine Bailleux#endif 89a1b6db6cSSandrine Bailleux 90a926a9f6SMasahiro Yamada STACK_SECTION >RAM 91a7739bc7SMasahiro Yamada BSS_SECTION >RAM 92665e71b8SMasahiro Yamada XLAT_TABLE_SECTION >RAM 937c88f3f6SAchin Gupta 94ab8707e6SSoby Mathew#if USE_COHERENT_MEM 957c88f3f6SAchin Gupta /* 967c88f3f6SAchin Gupta * The base address of the coherent memory section must be page-aligned (4K) 977c88f3f6SAchin Gupta * to guarantee that the coherent data are stored on their own pages and 987c88f3f6SAchin Gupta * are not mixed with normal data. This is required to set up the correct 997c88f3f6SAchin Gupta * memory attributes for the coherent data page tables. 1007c88f3f6SAchin Gupta */ 101a2aedac2SAntonio Nino Diaz coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) { 1027c88f3f6SAchin Gupta __COHERENT_RAM_START__ = .; 1037c88f3f6SAchin Gupta *(tzfw_coherent_mem) 1047c88f3f6SAchin Gupta __COHERENT_RAM_END_UNALIGNED__ = .; 1057c88f3f6SAchin Gupta /* 1067c88f3f6SAchin Gupta * Memory page(s) mapped to this section will be marked 1077c88f3f6SAchin Gupta * as device memory. No other unexpected data must creep in. 1087c88f3f6SAchin Gupta * Ensure the rest of the current memory page is unused. 1097c88f3f6SAchin Gupta */ 1105629b2b1SRoberto Vargas . = ALIGN(PAGE_SIZE); 1117c88f3f6SAchin Gupta __COHERENT_RAM_END__ = .; 1127c88f3f6SAchin Gupta } >RAM 113ab8707e6SSoby Mathew#endif 1147c88f3f6SAchin Gupta 11554dc71e7SAchin Gupta /* 11654dc71e7SAchin Gupta * Define a linker symbol to mark the end of the RW memory area for this 11754dc71e7SAchin Gupta * image. 11854dc71e7SAchin Gupta */ 11954dc71e7SAchin Gupta __RW_END__ = .; 12053514b29SSandrine Bailleux __BL32_END__ = .; 1217c88f3f6SAchin Gupta 122d974301dSMasahiro Yamada /DISCARD/ : { 123d974301dSMasahiro Yamada *(.dynsym .dynstr .hash .gnu.hash) 124d974301dSMasahiro Yamada } 125d974301dSMasahiro Yamada 1267c88f3f6SAchin Gupta __BSS_SIZE__ = SIZEOF(.bss); 127ab8707e6SSoby Mathew#if USE_COHERENT_MEM 1287c88f3f6SAchin Gupta __COHERENT_RAM_UNALIGNED_SIZE__ = 1297c88f3f6SAchin Gupta __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__; 130ab8707e6SSoby Mathew#endif 1317c88f3f6SAchin Gupta 132d178637dSJuan Castillo ASSERT(. <= BL32_LIMIT, "BL32 image has exceeded its limit.") 1337c88f3f6SAchin Gupta} 134