17c88f3f6SAchin Gupta/* 2883d1b5dSAntonio Nino Diaz * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved. 37c88f3f6SAchin Gupta * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 57c88f3f6SAchin Gupta */ 67c88f3f6SAchin Gupta 7*09d40e0eSAntonio Nino Diaz#include <lib/xlat_tables/xlat_tables_defs.h> 85f0cdb05SDan Handley#include <platform_def.h> 97c88f3f6SAchin Gupta 107c88f3f6SAchin GuptaOUTPUT_FORMAT(PLATFORM_LINKER_FORMAT) 117c88f3f6SAchin GuptaOUTPUT_ARCH(PLATFORM_LINKER_ARCH) 129f98aa1aSJeenu ViswambharanENTRY(tsp_entrypoint) 139f98aa1aSJeenu Viswambharan 147c88f3f6SAchin Gupta 157c88f3f6SAchin GuptaMEMORY { 162467f70fSSandrine Bailleux RAM (rwx): ORIGIN = TSP_SEC_MEM_BASE, LENGTH = TSP_SEC_MEM_SIZE 177c88f3f6SAchin Gupta} 187c88f3f6SAchin Gupta 197c88f3f6SAchin Gupta 207c88f3f6SAchin GuptaSECTIONS 217c88f3f6SAchin Gupta{ 227c88f3f6SAchin Gupta . = BL32_BASE; 23a2aedac2SAntonio Nino Diaz ASSERT(. == ALIGN(PAGE_SIZE), 247c88f3f6SAchin Gupta "BL32_BASE address is not aligned on a page boundary.") 257c88f3f6SAchin Gupta 265d1c104fSSandrine Bailleux#if SEPARATE_CODE_AND_RODATA 275d1c104fSSandrine Bailleux .text . : { 285d1c104fSSandrine Bailleux __TEXT_START__ = .; 295d1c104fSSandrine Bailleux *tsp_entrypoint.o(.text*) 305d1c104fSSandrine Bailleux *(.text*) 315d1c104fSSandrine Bailleux *(.vectors) 325629b2b1SRoberto Vargas . = ALIGN(PAGE_SIZE); 335d1c104fSSandrine Bailleux __TEXT_END__ = .; 345d1c104fSSandrine Bailleux } >RAM 355d1c104fSSandrine Bailleux 365d1c104fSSandrine Bailleux .rodata . : { 375d1c104fSSandrine Bailleux __RODATA_START__ = .; 385d1c104fSSandrine Bailleux *(.rodata*) 395629b2b1SRoberto Vargas . = ALIGN(PAGE_SIZE); 405d1c104fSSandrine Bailleux __RODATA_END__ = .; 415d1c104fSSandrine Bailleux } >RAM 425d1c104fSSandrine Bailleux#else 437c88f3f6SAchin Gupta ro . : { 447c88f3f6SAchin Gupta __RO_START__ = .; 45dccc537aSAndrew Thoelke *tsp_entrypoint.o(.text*) 46dccc537aSAndrew Thoelke *(.text*) 477c88f3f6SAchin Gupta *(.rodata*) 487c88f3f6SAchin Gupta *(.vectors) 497c88f3f6SAchin Gupta __RO_END_UNALIGNED__ = .; 507c88f3f6SAchin Gupta /* 517c88f3f6SAchin Gupta * Memory page(s) mapped to this section will be marked as 527c88f3f6SAchin Gupta * read-only, executable. No RW data from the next section must 537c88f3f6SAchin Gupta * creep in. Ensure the rest of the current memory page is unused. 547c88f3f6SAchin Gupta */ 555629b2b1SRoberto Vargas . = ALIGN(PAGE_SIZE); 567c88f3f6SAchin Gupta __RO_END__ = .; 577c88f3f6SAchin Gupta } >RAM 585d1c104fSSandrine Bailleux#endif 597c88f3f6SAchin Gupta 6054dc71e7SAchin Gupta /* 6154dc71e7SAchin Gupta * Define a linker symbol to mark start of the RW memory area for this 6254dc71e7SAchin Gupta * image. 6354dc71e7SAchin Gupta */ 6454dc71e7SAchin Gupta __RW_START__ = . ; 6554dc71e7SAchin Gupta 667c88f3f6SAchin Gupta .data . : { 677c88f3f6SAchin Gupta __DATA_START__ = .; 68dccc537aSAndrew Thoelke *(.data*) 697c88f3f6SAchin Gupta __DATA_END__ = .; 707c88f3f6SAchin Gupta } >RAM 717c88f3f6SAchin Gupta 725a06bb7eSDan Handley#ifdef TSP_PROGBITS_LIMIT 735a06bb7eSDan Handley ASSERT(. <= TSP_PROGBITS_LIMIT, "TSP progbits has exceeded its limit.") 74a1b6db6cSSandrine Bailleux#endif 75a1b6db6cSSandrine Bailleux 767c88f3f6SAchin Gupta stacks (NOLOAD) : { 777c88f3f6SAchin Gupta __STACKS_START__ = .; 787c88f3f6SAchin Gupta *(tzfw_normal_stacks) 797c88f3f6SAchin Gupta __STACKS_END__ = .; 807c88f3f6SAchin Gupta } >RAM 817c88f3f6SAchin Gupta 827c88f3f6SAchin Gupta /* 837c88f3f6SAchin Gupta * The .bss section gets initialised to 0 at runtime. 84308d359bSDouglas Raillard * Its base address should be 16-byte aligned for better performance of the 85308d359bSDouglas Raillard * zero-initialization code. 867c88f3f6SAchin Gupta */ 877c88f3f6SAchin Gupta .bss : ALIGN(16) { 887c88f3f6SAchin Gupta __BSS_START__ = .; 89dccc537aSAndrew Thoelke *(SORT_BY_ALIGNMENT(.bss*)) 907c88f3f6SAchin Gupta *(COMMON) 917c88f3f6SAchin Gupta __BSS_END__ = .; 927c88f3f6SAchin Gupta } >RAM 937c88f3f6SAchin Gupta 947c88f3f6SAchin Gupta /* 957c88f3f6SAchin Gupta * The xlat_table section is for full, aligned page tables (4K). 967c88f3f6SAchin Gupta * Removing them from .bss avoids forcing 4K alignment on 97883d1b5dSAntonio Nino Diaz * the .bss section. The tables are initialized to zero by the translation 98883d1b5dSAntonio Nino Diaz * tables library. 997c88f3f6SAchin Gupta */ 1007c88f3f6SAchin Gupta xlat_table (NOLOAD) : { 1017c88f3f6SAchin Gupta *(xlat_table) 1027c88f3f6SAchin Gupta } >RAM 1037c88f3f6SAchin Gupta 104ab8707e6SSoby Mathew#if USE_COHERENT_MEM 1057c88f3f6SAchin Gupta /* 1067c88f3f6SAchin Gupta * The base address of the coherent memory section must be page-aligned (4K) 1077c88f3f6SAchin Gupta * to guarantee that the coherent data are stored on their own pages and 1087c88f3f6SAchin Gupta * are not mixed with normal data. This is required to set up the correct 1097c88f3f6SAchin Gupta * memory attributes for the coherent data page tables. 1107c88f3f6SAchin Gupta */ 111a2aedac2SAntonio Nino Diaz coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) { 1127c88f3f6SAchin Gupta __COHERENT_RAM_START__ = .; 1137c88f3f6SAchin Gupta *(tzfw_coherent_mem) 1147c88f3f6SAchin Gupta __COHERENT_RAM_END_UNALIGNED__ = .; 1157c88f3f6SAchin Gupta /* 1167c88f3f6SAchin Gupta * Memory page(s) mapped to this section will be marked 1177c88f3f6SAchin Gupta * as device memory. No other unexpected data must creep in. 1187c88f3f6SAchin Gupta * Ensure the rest of the current memory page is unused. 1197c88f3f6SAchin Gupta */ 1205629b2b1SRoberto Vargas . = ALIGN(PAGE_SIZE); 1217c88f3f6SAchin Gupta __COHERENT_RAM_END__ = .; 1227c88f3f6SAchin Gupta } >RAM 123ab8707e6SSoby Mathew#endif 1247c88f3f6SAchin Gupta 12554dc71e7SAchin Gupta /* 12654dc71e7SAchin Gupta * Define a linker symbol to mark the end of the RW memory area for this 12754dc71e7SAchin Gupta * image. 12854dc71e7SAchin Gupta */ 12954dc71e7SAchin Gupta __RW_END__ = .; 13053514b29SSandrine Bailleux __BL32_END__ = .; 1317c88f3f6SAchin Gupta 1327c88f3f6SAchin Gupta __BSS_SIZE__ = SIZEOF(.bss); 133ab8707e6SSoby Mathew#if USE_COHERENT_MEM 1347c88f3f6SAchin Gupta __COHERENT_RAM_UNALIGNED_SIZE__ = 1357c88f3f6SAchin Gupta __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__; 136ab8707e6SSoby Mathew#endif 1377c88f3f6SAchin Gupta 138d178637dSJuan Castillo ASSERT(. <= BL32_LIMIT, "BL32 image has exceeded its limit.") 1397c88f3f6SAchin Gupta} 140