xref: /rk3399_ARM-atf/bl32/tsp/aarch64/tsp_entrypoint.S (revision 5a06bb7e0b3ec6c98857423f52a1f98b54e46303)
17c88f3f6SAchin Gupta/*
27c88f3f6SAchin Gupta * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
37c88f3f6SAchin Gupta *
47c88f3f6SAchin Gupta * Redistribution and use in source and binary forms, with or without
57c88f3f6SAchin Gupta * modification, are permitted provided that the following conditions are met:
67c88f3f6SAchin Gupta *
77c88f3f6SAchin Gupta * Redistributions of source code must retain the above copyright notice, this
87c88f3f6SAchin Gupta * list of conditions and the following disclaimer.
97c88f3f6SAchin Gupta *
107c88f3f6SAchin Gupta * Redistributions in binary form must reproduce the above copyright notice,
117c88f3f6SAchin Gupta * this list of conditions and the following disclaimer in the documentation
127c88f3f6SAchin Gupta * and/or other materials provided with the distribution.
137c88f3f6SAchin Gupta *
147c88f3f6SAchin Gupta * Neither the name of ARM nor the names of its contributors may be used
157c88f3f6SAchin Gupta * to endorse or promote products derived from this software without specific
167c88f3f6SAchin Gupta * prior written permission.
177c88f3f6SAchin Gupta *
187c88f3f6SAchin Gupta * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
197c88f3f6SAchin Gupta * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
207c88f3f6SAchin Gupta * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
217c88f3f6SAchin Gupta * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
227c88f3f6SAchin Gupta * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
237c88f3f6SAchin Gupta * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
247c88f3f6SAchin Gupta * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
257c88f3f6SAchin Gupta * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
267c88f3f6SAchin Gupta * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
277c88f3f6SAchin Gupta * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
287c88f3f6SAchin Gupta * POSSIBILITY OF SUCH DAMAGE.
297c88f3f6SAchin Gupta */
307c88f3f6SAchin Gupta
317c88f3f6SAchin Gupta#include <arch.h>
320a30cf54SAndrew Thoelke#include <asm_macros.S>
3397043ac9SDan Handley#include <tsp.h>
34b51da821SAchin Gupta#include <xlat_tables.h>
35da0af78aSDan Handley#include "../tsp_private.h"
367c88f3f6SAchin Gupta
377c88f3f6SAchin Gupta
387c88f3f6SAchin Gupta	.globl	tsp_entrypoint
39399fb08fSAndrew Thoelke	.globl  tsp_vector_table
407c88f3f6SAchin Gupta
41239b04faSSoby Mathew
42239b04faSSoby Mathew
437c88f3f6SAchin Gupta	/* ---------------------------------------------
447c88f3f6SAchin Gupta	 * Populate the params in x0-x7 from the pointer
457c88f3f6SAchin Gupta	 * to the smc args structure in x0.
467c88f3f6SAchin Gupta	 * ---------------------------------------------
477c88f3f6SAchin Gupta	 */
487c88f3f6SAchin Gupta	.macro restore_args_call_smc
497c88f3f6SAchin Gupta	ldp	x6, x7, [x0, #TSP_ARG6]
507c88f3f6SAchin Gupta	ldp	x4, x5, [x0, #TSP_ARG4]
517c88f3f6SAchin Gupta	ldp	x2, x3, [x0, #TSP_ARG2]
527c88f3f6SAchin Gupta	ldp	x0, x1, [x0, #TSP_ARG0]
537c88f3f6SAchin Gupta	smc	#0
547c88f3f6SAchin Gupta	.endm
557c88f3f6SAchin Gupta
566cf89021SAchin Gupta	.macro	save_eret_context reg1 reg2
576cf89021SAchin Gupta	mrs	\reg1, elr_el1
586cf89021SAchin Gupta	mrs	\reg2, spsr_el1
596cf89021SAchin Gupta	stp	\reg1, \reg2, [sp, #-0x10]!
606cf89021SAchin Gupta	stp	x30, x18, [sp, #-0x10]!
616cf89021SAchin Gupta	.endm
626cf89021SAchin Gupta
636cf89021SAchin Gupta	.macro restore_eret_context reg1 reg2
646cf89021SAchin Gupta	ldp	x30, x18, [sp], #0x10
656cf89021SAchin Gupta	ldp	\reg1, \reg2, [sp], #0x10
666cf89021SAchin Gupta	msr	elr_el1, \reg1
676cf89021SAchin Gupta	msr	spsr_el1, \reg2
686cf89021SAchin Gupta	.endm
696cf89021SAchin Gupta
706cf89021SAchin Gupta	.section	.text, "ax"
716cf89021SAchin Gupta	.align 3
727c88f3f6SAchin Gupta
730a30cf54SAndrew Thoelkefunc tsp_entrypoint
747c88f3f6SAchin Gupta
757c88f3f6SAchin Gupta	/* ---------------------------------------------
767c88f3f6SAchin Gupta	 * Set the exception vector to something sane.
777c88f3f6SAchin Gupta	 * ---------------------------------------------
787c88f3f6SAchin Gupta	 */
7957356e90SAchin Gupta	adr	x0, tsp_exceptions
807c88f3f6SAchin Gupta	msr	vbar_el1, x0
817c88f3f6SAchin Gupta
827c88f3f6SAchin Gupta	/* ---------------------------------------------
83ec3c1003SAchin Gupta	 * Enable the instruction cache, stack pointer
84ec3c1003SAchin Gupta	 * and data access alignment checks
857c88f3f6SAchin Gupta	 * ---------------------------------------------
867c88f3f6SAchin Gupta	 */
87ec3c1003SAchin Gupta	mov	x1, #(SCTLR_I_BIT | SCTLR_A_BIT | SCTLR_SA_BIT)
887c88f3f6SAchin Gupta	mrs	x0, sctlr_el1
89ec3c1003SAchin Gupta	orr	x0, x0, x1
907c88f3f6SAchin Gupta	msr	sctlr_el1, x0
917c88f3f6SAchin Gupta	isb
927c88f3f6SAchin Gupta
937c88f3f6SAchin Gupta	/* ---------------------------------------------
947c88f3f6SAchin Gupta	 * Zero out NOBITS sections. There are 2 of them:
957c88f3f6SAchin Gupta	 *   - the .bss section;
967c88f3f6SAchin Gupta	 *   - the coherent memory section.
977c88f3f6SAchin Gupta	 * ---------------------------------------------
987c88f3f6SAchin Gupta	 */
997c88f3f6SAchin Gupta	ldr	x0, =__BSS_START__
1007c88f3f6SAchin Gupta	ldr	x1, =__BSS_SIZE__
1017c88f3f6SAchin Gupta	bl	zeromem16
1027c88f3f6SAchin Gupta
1037c88f3f6SAchin Gupta	ldr	x0, =__COHERENT_RAM_START__
1047c88f3f6SAchin Gupta	ldr	x1, =__COHERENT_RAM_UNALIGNED_SIZE__
1057c88f3f6SAchin Gupta	bl	zeromem16
1067c88f3f6SAchin Gupta
1077c88f3f6SAchin Gupta	/* --------------------------------------------
108754a2b7aSAchin Gupta	 * Allocate a stack whose memory will be marked
109754a2b7aSAchin Gupta	 * as Normal-IS-WBWA when the MMU is enabled.
110754a2b7aSAchin Gupta	 * There is no risk of reading stale stack
111754a2b7aSAchin Gupta	 * memory after enabling the MMU as only the
112754a2b7aSAchin Gupta	 * primary cpu is running at the moment.
1137c88f3f6SAchin Gupta	 * --------------------------------------------
1147c88f3f6SAchin Gupta	 */
1157c88f3f6SAchin Gupta	mrs	x0, mpidr_el1
116754a2b7aSAchin Gupta	bl	platform_set_stack
1177c88f3f6SAchin Gupta
1187c88f3f6SAchin Gupta	/* ---------------------------------------------
1197c88f3f6SAchin Gupta	 * Perform early platform setup & platform
1207c88f3f6SAchin Gupta	 * specific early arch. setup e.g. mmu setup
1217c88f3f6SAchin Gupta	 * ---------------------------------------------
1227c88f3f6SAchin Gupta	 */
123*5a06bb7eSDan Handley	bl	tsp_early_platform_setup
124*5a06bb7eSDan Handley	bl	tsp_plat_arch_setup
1257c88f3f6SAchin Gupta
1267c88f3f6SAchin Gupta	/* ---------------------------------------------
1277c88f3f6SAchin Gupta	 * Jump to main function.
1287c88f3f6SAchin Gupta	 * ---------------------------------------------
1297c88f3f6SAchin Gupta	 */
1307c88f3f6SAchin Gupta	bl	tsp_main
1317c88f3f6SAchin Gupta
1327c88f3f6SAchin Gupta	/* ---------------------------------------------
1337c88f3f6SAchin Gupta	 * Tell TSPD that we are done initialising
1347c88f3f6SAchin Gupta	 * ---------------------------------------------
1357c88f3f6SAchin Gupta	 */
1367c88f3f6SAchin Gupta	mov	x1, x0
1377c88f3f6SAchin Gupta	mov	x0, #TSP_ENTRY_DONE
1387c88f3f6SAchin Gupta	smc	#0
1397c88f3f6SAchin Gupta
1407c88f3f6SAchin Guptatsp_entrypoint_panic:
1417c88f3f6SAchin Gupta	b	tsp_entrypoint_panic
1427c88f3f6SAchin Gupta
143399fb08fSAndrew Thoelke
144399fb08fSAndrew Thoelke	/* -------------------------------------------
145399fb08fSAndrew Thoelke	 * Table of entrypoint vectors provided to the
146399fb08fSAndrew Thoelke	 * TSPD for the various entrypoints
147399fb08fSAndrew Thoelke	 * -------------------------------------------
148399fb08fSAndrew Thoelke	 */
149399fb08fSAndrew Thoelkefunc tsp_vector_table
150399fb08fSAndrew Thoelke	b	tsp_std_smc_entry
151399fb08fSAndrew Thoelke	b	tsp_fast_smc_entry
152399fb08fSAndrew Thoelke	b	tsp_cpu_on_entry
153399fb08fSAndrew Thoelke	b	tsp_cpu_off_entry
154399fb08fSAndrew Thoelke	b	tsp_cpu_resume_entry
155399fb08fSAndrew Thoelke	b	tsp_cpu_suspend_entry
156399fb08fSAndrew Thoelke	b	tsp_fiq_entry
157399fb08fSAndrew Thoelke
1587c88f3f6SAchin Gupta	/*---------------------------------------------
1597c88f3f6SAchin Gupta	 * This entrypoint is used by the TSPD when this
1607c88f3f6SAchin Gupta	 * cpu is to be turned off through a CPU_OFF
1617c88f3f6SAchin Gupta	 * psci call to ask the TSP to perform any
1627c88f3f6SAchin Gupta	 * bookeeping necessary. In the current
1637c88f3f6SAchin Gupta	 * implementation, the TSPD expects the TSP to
1647c88f3f6SAchin Gupta	 * re-initialise its state so nothing is done
1657c88f3f6SAchin Gupta	 * here except for acknowledging the request.
1667c88f3f6SAchin Gupta	 * ---------------------------------------------
1677c88f3f6SAchin Gupta	 */
1680a30cf54SAndrew Thoelkefunc tsp_cpu_off_entry
1697c88f3f6SAchin Gupta	bl	tsp_cpu_off_main
1707c88f3f6SAchin Gupta	restore_args_call_smc
1717c88f3f6SAchin Gupta
1727c88f3f6SAchin Gupta	/*---------------------------------------------
1737c88f3f6SAchin Gupta	 * This entrypoint is used by the TSPD when this
1747c88f3f6SAchin Gupta	 * cpu is turned on using a CPU_ON psci call to
1757c88f3f6SAchin Gupta	 * ask the TSP to initialise itself i.e. setup
1767c88f3f6SAchin Gupta	 * the mmu, stacks etc. Minimal architectural
1777c88f3f6SAchin Gupta	 * state will be initialised by the TSPD when
1787c88f3f6SAchin Gupta	 * this function is entered i.e. Caches and MMU
1797c88f3f6SAchin Gupta	 * will be turned off, the execution state
1807c88f3f6SAchin Gupta	 * will be aarch64 and exceptions masked.
1817c88f3f6SAchin Gupta	 * ---------------------------------------------
1827c88f3f6SAchin Gupta	 */
1830a30cf54SAndrew Thoelkefunc tsp_cpu_on_entry
1847c88f3f6SAchin Gupta	/* ---------------------------------------------
1857c88f3f6SAchin Gupta	 * Set the exception vector to something sane.
1867c88f3f6SAchin Gupta	 * ---------------------------------------------
1877c88f3f6SAchin Gupta	 */
18857356e90SAchin Gupta	adr	x0, tsp_exceptions
1897c88f3f6SAchin Gupta	msr	vbar_el1, x0
1907c88f3f6SAchin Gupta
1917c88f3f6SAchin Gupta	/* ---------------------------------------------
192ec3c1003SAchin Gupta	 * Enable the instruction cache, stack pointer
193ec3c1003SAchin Gupta	 * and data access alignment checks
1947c88f3f6SAchin Gupta	 * ---------------------------------------------
1957c88f3f6SAchin Gupta	 */
196ec3c1003SAchin Gupta	mov	x1, #(SCTLR_I_BIT | SCTLR_A_BIT | SCTLR_SA_BIT)
1977c88f3f6SAchin Gupta	mrs	x0, sctlr_el1
198ec3c1003SAchin Gupta	orr	x0, x0, x1
1997c88f3f6SAchin Gupta	msr	sctlr_el1, x0
2007c88f3f6SAchin Gupta	isb
2017c88f3f6SAchin Gupta
2027c88f3f6SAchin Gupta	/* --------------------------------------------
203b51da821SAchin Gupta	 * Give ourselves a stack whose memory will be
204b51da821SAchin Gupta	 * marked as Normal-IS-WBWA when the MMU is
205b51da821SAchin Gupta	 * enabled.
2067c88f3f6SAchin Gupta	 * --------------------------------------------
2077c88f3f6SAchin Gupta	 */
2087c88f3f6SAchin Gupta	mrs	x0, mpidr_el1
209b51da821SAchin Gupta	bl	platform_set_stack
2107c88f3f6SAchin Gupta
211b51da821SAchin Gupta	/* --------------------------------------------
212b51da821SAchin Gupta	 * Enable the MMU with the DCache disabled. It
213b51da821SAchin Gupta	 * is safe to use stacks allocated in normal
214b51da821SAchin Gupta	 * memory as a result. All memory accesses are
215b51da821SAchin Gupta	 * marked nGnRnE when the MMU is disabled. So
216b51da821SAchin Gupta	 * all the stack writes will make it to memory.
217b51da821SAchin Gupta	 * All memory accesses are marked Non-cacheable
218b51da821SAchin Gupta	 * when the MMU is enabled but D$ is disabled.
219b51da821SAchin Gupta	 * So used stack memory is guaranteed to be
220b51da821SAchin Gupta	 * visible immediately after the MMU is enabled
221b51da821SAchin Gupta	 * Enabling the DCache at the same time as the
222b51da821SAchin Gupta	 * MMU can lead to speculatively fetched and
223b51da821SAchin Gupta	 * possibly stale stack memory being read from
224b51da821SAchin Gupta	 * other caches. This can lead to coherency
225b51da821SAchin Gupta	 * issues.
226b51da821SAchin Gupta	 * --------------------------------------------
2277c88f3f6SAchin Gupta	 */
228b51da821SAchin Gupta	mov	x0, #DISABLE_DCACHE
229dff8e47aSDan Handley	bl	bl32_plat_enable_mmu
2307c88f3f6SAchin Gupta
2317c88f3f6SAchin Gupta	/* ---------------------------------------------
232b51da821SAchin Gupta	 * Enable the Data cache now that the MMU has
233b51da821SAchin Gupta	 * been enabled. The stack has been unwound. It
234b51da821SAchin Gupta	 * will be written first before being read. This
235b51da821SAchin Gupta	 * will invalidate any stale cache lines resi-
236b51da821SAchin Gupta	 * -dent in other caches. We assume that
237b51da821SAchin Gupta	 * interconnect coherency has been enabled for
238b51da821SAchin Gupta	 * this cluster by EL3 firmware.
2397c88f3f6SAchin Gupta	 * ---------------------------------------------
2407c88f3f6SAchin Gupta	 */
241b51da821SAchin Gupta	mrs	x0, sctlr_el1
242b51da821SAchin Gupta	orr	x0, x0, #SCTLR_C_BIT
243b51da821SAchin Gupta	msr	sctlr_el1, x0
244b51da821SAchin Gupta	isb
2457c88f3f6SAchin Gupta
2467c88f3f6SAchin Gupta	/* ---------------------------------------------
2477c88f3f6SAchin Gupta	 * Enter C runtime to perform any remaining
2487c88f3f6SAchin Gupta	 * book keeping
2497c88f3f6SAchin Gupta	 * ---------------------------------------------
2507c88f3f6SAchin Gupta	 */
2517c88f3f6SAchin Gupta	bl	tsp_cpu_on_main
2527c88f3f6SAchin Gupta	restore_args_call_smc
2537c88f3f6SAchin Gupta
2547c88f3f6SAchin Gupta	/* Should never reach here */
2557c88f3f6SAchin Guptatsp_cpu_on_entry_panic:
2567c88f3f6SAchin Gupta	b	tsp_cpu_on_entry_panic
2577c88f3f6SAchin Gupta
2587c88f3f6SAchin Gupta	/*---------------------------------------------
2597c88f3f6SAchin Gupta	 * This entrypoint is used by the TSPD when this
2607c88f3f6SAchin Gupta	 * cpu is to be suspended through a CPU_SUSPEND
2617c88f3f6SAchin Gupta	 * psci call to ask the TSP to perform any
2627c88f3f6SAchin Gupta	 * bookeeping necessary. In the current
2637c88f3f6SAchin Gupta	 * implementation, the TSPD saves and restores
2647c88f3f6SAchin Gupta	 * the EL1 state.
2657c88f3f6SAchin Gupta	 * ---------------------------------------------
2667c88f3f6SAchin Gupta	 */
2670a30cf54SAndrew Thoelkefunc tsp_cpu_suspend_entry
2687c88f3f6SAchin Gupta	bl	tsp_cpu_suspend_main
2697c88f3f6SAchin Gupta	restore_args_call_smc
2707c88f3f6SAchin Gupta
2717c88f3f6SAchin Gupta	/*---------------------------------------------
2726cf89021SAchin Gupta	 * This entrypoint is used by the TSPD to pass
2736cf89021SAchin Gupta	 * control for handling a pending S-EL1 FIQ.
2746cf89021SAchin Gupta	 * 'x0' contains a magic number which indicates
2756cf89021SAchin Gupta	 * this. TSPD expects control to be handed back
2766cf89021SAchin Gupta	 * at the end of FIQ processing. This is done
2776cf89021SAchin Gupta	 * through an SMC. The handover agreement is:
2786cf89021SAchin Gupta	 *
2796cf89021SAchin Gupta	 * 1. PSTATE.DAIF are set upon entry. 'x1' has
2806cf89021SAchin Gupta	 *    the ELR_EL3 from the non-secure state.
2816cf89021SAchin Gupta	 * 2. TSP has to preserve the callee saved
2826cf89021SAchin Gupta	 *    general purpose registers, SP_EL1/EL0 and
2836cf89021SAchin Gupta	 *    LR.
2846cf89021SAchin Gupta	 * 3. TSP has to preserve the system and vfp
2856cf89021SAchin Gupta	 *    registers (if applicable).
2866cf89021SAchin Gupta	 * 4. TSP can use 'x0-x18' to enable its C
2876cf89021SAchin Gupta	 *    runtime.
2886cf89021SAchin Gupta	 * 5. TSP returns to TSPD using an SMC with
2896cf89021SAchin Gupta	 *    'x0' = TSP_HANDLED_S_EL1_FIQ
2906cf89021SAchin Gupta	 * ---------------------------------------------
2916cf89021SAchin Gupta	 */
2926cf89021SAchin Guptafunc	tsp_fiq_entry
2936cf89021SAchin Gupta#if DEBUG
2946cf89021SAchin Gupta	mov	x2, #(TSP_HANDLE_FIQ_AND_RETURN & ~0xffff)
2956cf89021SAchin Gupta	movk	x2, #(TSP_HANDLE_FIQ_AND_RETURN &  0xffff)
2966cf89021SAchin Gupta	cmp	x0, x2
2976cf89021SAchin Gupta	b.ne	tsp_fiq_entry_panic
2986cf89021SAchin Gupta#endif
2996cf89021SAchin Gupta	/*---------------------------------------------
3006cf89021SAchin Gupta	 * Save any previous context needed to perform
3016cf89021SAchin Gupta	 * an exception return from S-EL1 e.g. context
3026cf89021SAchin Gupta	 * from a previous IRQ. Update statistics and
3036cf89021SAchin Gupta	 * handle the FIQ before returning to the TSPD.
3046cf89021SAchin Gupta	 * IRQ/FIQs are not enabled since that will
3056cf89021SAchin Gupta	 * complicate the implementation. Execution
3066cf89021SAchin Gupta	 * will be transferred back to the normal world
3076cf89021SAchin Gupta	 * in any case. A non-zero return value from the
3086cf89021SAchin Gupta	 * fiq handler is an error.
3096cf89021SAchin Gupta	 * ---------------------------------------------
3106cf89021SAchin Gupta	 */
3116cf89021SAchin Gupta	save_eret_context x2 x3
3126cf89021SAchin Gupta	bl	tsp_update_sync_fiq_stats
3136cf89021SAchin Gupta	bl	tsp_fiq_handler
3146cf89021SAchin Gupta	cbnz	x0, tsp_fiq_entry_panic
3156cf89021SAchin Gupta	restore_eret_context x2 x3
3166cf89021SAchin Gupta	mov	x0, #(TSP_HANDLED_S_EL1_FIQ & ~0xffff)
3176cf89021SAchin Gupta	movk	x0, #(TSP_HANDLED_S_EL1_FIQ &  0xffff)
3186cf89021SAchin Gupta	smc	#0
3196cf89021SAchin Gupta
3206cf89021SAchin Guptatsp_fiq_entry_panic:
3216cf89021SAchin Gupta	b	tsp_fiq_entry_panic
3226cf89021SAchin Gupta
3236cf89021SAchin Gupta	/*---------------------------------------------
3247c88f3f6SAchin Gupta	 * This entrypoint is used by the TSPD when this
3257c88f3f6SAchin Gupta	 * cpu resumes execution after an earlier
3267c88f3f6SAchin Gupta	 * CPU_SUSPEND psci call to ask the TSP to
3277c88f3f6SAchin Gupta	 * restore its saved context. In the current
3287c88f3f6SAchin Gupta	 * implementation, the TSPD saves and restores
3297c88f3f6SAchin Gupta	 * EL1 state so nothing is done here apart from
3307c88f3f6SAchin Gupta	 * acknowledging the request.
3317c88f3f6SAchin Gupta	 * ---------------------------------------------
3327c88f3f6SAchin Gupta	 */
3330a30cf54SAndrew Thoelkefunc tsp_cpu_resume_entry
3347c88f3f6SAchin Gupta	bl	tsp_cpu_resume_main
3357c88f3f6SAchin Gupta	restore_args_call_smc
3367c88f3f6SAchin Guptatsp_cpu_resume_panic:
3377c88f3f6SAchin Gupta	b	tsp_cpu_resume_panic
3387c88f3f6SAchin Gupta
3397c88f3f6SAchin Gupta	/*---------------------------------------------
3407c88f3f6SAchin Gupta	 * This entrypoint is used by the TSPD to ask
3417c88f3f6SAchin Gupta	 * the TSP to service a fast smc request.
3427c88f3f6SAchin Gupta	 * ---------------------------------------------
3437c88f3f6SAchin Gupta	 */
3440a30cf54SAndrew Thoelkefunc tsp_fast_smc_entry
345239b04faSSoby Mathew	bl	tsp_smc_handler
3467c88f3f6SAchin Gupta	restore_args_call_smc
3477c88f3f6SAchin Guptatsp_fast_smc_entry_panic:
3487c88f3f6SAchin Gupta	b	tsp_fast_smc_entry_panic
3497c88f3f6SAchin Gupta
350239b04faSSoby Mathew	/*---------------------------------------------
351239b04faSSoby Mathew	 * This entrypoint is used by the TSPD to ask
352239b04faSSoby Mathew	 * the TSP to service a std smc request.
353239b04faSSoby Mathew	 * We will enable preemption during execution
354239b04faSSoby Mathew	 * of tsp_smc_handler.
355239b04faSSoby Mathew	 * ---------------------------------------------
356239b04faSSoby Mathew	 */
357239b04faSSoby Mathewfunc tsp_std_smc_entry
358239b04faSSoby Mathew	msr	daifclr, #DAIF_FIQ_BIT | DAIF_IRQ_BIT
359239b04faSSoby Mathew	bl	tsp_smc_handler
360239b04faSSoby Mathew	msr	daifset, #DAIF_FIQ_BIT | DAIF_IRQ_BIT
361239b04faSSoby Mathew	restore_args_call_smc
362239b04faSSoby Mathewtsp_std_smc_entry_panic:
363239b04faSSoby Mathew	b	tsp_std_smc_entry_panic
364