xref: /rk3399_ARM-atf/bl32/tsp/aarch64/tsp_entrypoint.S (revision 596d20d9e4d50c02b5a0cce8cad2a1c205cd687a)
17c88f3f6SAchin Gupta/*
2fb4f511fSYann Gautier * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved.
37c88f3f6SAchin Gupta *
482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause
57c88f3f6SAchin Gupta */
67c88f3f6SAchin Gupta
7d974301dSMasahiro Yamada#include <platform_def.h>
8d974301dSMasahiro Yamada
97c88f3f6SAchin Gupta#include <arch.h>
100a30cf54SAndrew Thoelke#include <asm_macros.S>
1109d40e0eSAntonio Nino Diaz#include <bl32/tsp/tsp.h>
1209d40e0eSAntonio Nino Diaz#include <lib/xlat_tables/xlat_tables_defs.h>
1309d40e0eSAntonio Nino Diaz
14da0af78aSDan Handley#include "../tsp_private.h"
157c88f3f6SAchin Gupta
167c88f3f6SAchin Gupta
177c88f3f6SAchin Gupta	.globl	tsp_entrypoint
18399fb08fSAndrew Thoelke	.globl  tsp_vector_table
197c88f3f6SAchin Gupta
20239b04faSSoby Mathew
21239b04faSSoby Mathew
227c88f3f6SAchin Gupta	/* ---------------------------------------------
237c88f3f6SAchin Gupta	 * Populate the params in x0-x7 from the pointer
247c88f3f6SAchin Gupta	 * to the smc args structure in x0.
257c88f3f6SAchin Gupta	 * ---------------------------------------------
267c88f3f6SAchin Gupta	 */
277c88f3f6SAchin Gupta	.macro restore_args_call_smc
287c88f3f6SAchin Gupta	ldp	x6, x7, [x0, #TSP_ARG6]
297c88f3f6SAchin Gupta	ldp	x4, x5, [x0, #TSP_ARG4]
307c88f3f6SAchin Gupta	ldp	x2, x3, [x0, #TSP_ARG2]
317c88f3f6SAchin Gupta	ldp	x0, x1, [x0, #TSP_ARG0]
327c88f3f6SAchin Gupta	smc	#0
337c88f3f6SAchin Gupta	.endm
347c88f3f6SAchin Gupta
356cf89021SAchin Gupta	.macro	save_eret_context reg1 reg2
366cf89021SAchin Gupta	mrs	\reg1, elr_el1
376cf89021SAchin Gupta	mrs	\reg2, spsr_el1
386cf89021SAchin Gupta	stp	\reg1, \reg2, [sp, #-0x10]!
396cf89021SAchin Gupta	stp	x30, x18, [sp, #-0x10]!
406cf89021SAchin Gupta	.endm
416cf89021SAchin Gupta
426cf89021SAchin Gupta	.macro restore_eret_context reg1 reg2
436cf89021SAchin Gupta	ldp	x30, x18, [sp], #0x10
446cf89021SAchin Gupta	ldp	\reg1, \reg2, [sp], #0x10
456cf89021SAchin Gupta	msr	elr_el1, \reg1
466cf89021SAchin Gupta	msr	spsr_el1, \reg2
476cf89021SAchin Gupta	.endm
486cf89021SAchin Gupta
4964726e6dSJulius Wernerfunc tsp_entrypoint _align=3
507c88f3f6SAchin Gupta
51d974301dSMasahiro Yamada#if ENABLE_PIE
52d974301dSMasahiro Yamada		/*
53d974301dSMasahiro Yamada		 * ------------------------------------------------------------
54d974301dSMasahiro Yamada		 * If PIE is enabled fixup the Global descriptor Table only
55d974301dSMasahiro Yamada		 * once during primary core cold boot path.
56d974301dSMasahiro Yamada		 *
57d974301dSMasahiro Yamada		 * Compile time base address, required for fixup, is calculated
58d974301dSMasahiro Yamada		 * using "pie_fixup" label present within first page.
59d974301dSMasahiro Yamada		 * ------------------------------------------------------------
60d974301dSMasahiro Yamada		 */
61d974301dSMasahiro Yamada	pie_fixup:
62d974301dSMasahiro Yamada		ldr	x0, =pie_fixup
63d7b5f408SJimmy Brisson		and	x0, x0, #~(PAGE_SIZE_MASK)
64d974301dSMasahiro Yamada		mov_imm	x1, (BL32_LIMIT - BL32_BASE)
65d974301dSMasahiro Yamada		add	x1, x1, x0
66d974301dSMasahiro Yamada		bl	fixup_gdt_reloc
67d974301dSMasahiro Yamada#endif /* ENABLE_PIE */
68d974301dSMasahiro Yamada
697c88f3f6SAchin Gupta	/* ---------------------------------------------
707c88f3f6SAchin Gupta	 * Set the exception vector to something sane.
717c88f3f6SAchin Gupta	 * ---------------------------------------------
727c88f3f6SAchin Gupta	 */
7357356e90SAchin Gupta	adr	x0, tsp_exceptions
747c88f3f6SAchin Gupta	msr	vbar_el1, x0
750c8d4fefSAchin Gupta	isb
760c8d4fefSAchin Gupta
770c8d4fefSAchin Gupta	/* ---------------------------------------------
780c8d4fefSAchin Gupta	 * Enable the SError interrupt now that the
790c8d4fefSAchin Gupta	 * exception vectors have been setup.
800c8d4fefSAchin Gupta	 * ---------------------------------------------
810c8d4fefSAchin Gupta	 */
820c8d4fefSAchin Gupta	msr	daifclr, #DAIF_ABT_BIT
837c88f3f6SAchin Gupta
847c88f3f6SAchin Gupta	/* ---------------------------------------------
85ec3c1003SAchin Gupta	 * Enable the instruction cache, stack pointer
8602b57943SJohn Tsichritzis	 * and data access alignment checks and disable
8702b57943SJohn Tsichritzis	 * speculative loads.
887c88f3f6SAchin Gupta	 * ---------------------------------------------
897c88f3f6SAchin Gupta	 */
90ec3c1003SAchin Gupta	mov	x1, #(SCTLR_I_BIT | SCTLR_A_BIT | SCTLR_SA_BIT)
917c88f3f6SAchin Gupta	mrs	x0, sctlr_el1
92ec3c1003SAchin Gupta	orr	x0, x0, x1
9302b57943SJohn Tsichritzis	bic	x0, x0, #SCTLR_DSSBS_BIT
947c88f3f6SAchin Gupta	msr	sctlr_el1, x0
957c88f3f6SAchin Gupta	isb
967c88f3f6SAchin Gupta
977c88f3f6SAchin Gupta	/* ---------------------------------------------
9854dc71e7SAchin Gupta	 * Invalidate the RW memory used by the BL32
9954dc71e7SAchin Gupta	 * image. This includes the data and NOBITS
10054dc71e7SAchin Gupta	 * sections. This is done to safeguard against
10154dc71e7SAchin Gupta	 * possible corruption of this memory by dirty
10254dc71e7SAchin Gupta	 * cache lines in a system cache as a result of
103*596d20d9SZelalem Aweke	 * use by an earlier boot loader stage. If PIE
104*596d20d9SZelalem Aweke	 * is enabled however, RO sections including the
105*596d20d9SZelalem Aweke	 * GOT may be modified during pie fixup.
106*596d20d9SZelalem Aweke	 * Therefore, to be on the safe side, invalidate
107*596d20d9SZelalem Aweke	 * the entire image region if PIE is enabled.
10854dc71e7SAchin Gupta	 * ---------------------------------------------
10954dc71e7SAchin Gupta	 */
110*596d20d9SZelalem Aweke#if ENABLE_PIE
111*596d20d9SZelalem Aweke#if SEPARATE_CODE_AND_RODATA
112*596d20d9SZelalem Aweke	adrp	x0, __TEXT_START__
113*596d20d9SZelalem Aweke	add	x0, x0, :lo12:__TEXT_START__
114*596d20d9SZelalem Aweke#else
115*596d20d9SZelalem Aweke	adrp	x0, __RO_START__
116*596d20d9SZelalem Aweke	add	x0, x0, :lo12:__RO_START__
117*596d20d9SZelalem Aweke#endif /* SEPARATE_CODE_AND_RODATA */
118*596d20d9SZelalem Aweke#else
119*596d20d9SZelalem Aweke	adrp	x0, __RW_START__
120*596d20d9SZelalem Aweke	add	x0, x0, :lo12:__RW_START__
121*596d20d9SZelalem Aweke#endif /* ENABLE_PIE */
122*596d20d9SZelalem Aweke	adrp	x1, __RW_END__
123*596d20d9SZelalem Aweke	add     x1, x1, :lo12:__RW_END__
12454dc71e7SAchin Gupta	sub	x1, x1, x0
12554dc71e7SAchin Gupta	bl	inv_dcache_range
12654dc71e7SAchin Gupta
12754dc71e7SAchin Gupta	/* ---------------------------------------------
1287c88f3f6SAchin Gupta	 * Zero out NOBITS sections. There are 2 of them:
1297c88f3f6SAchin Gupta	 *   - the .bss section;
1307c88f3f6SAchin Gupta	 *   - the coherent memory section.
1317c88f3f6SAchin Gupta	 * ---------------------------------------------
1327c88f3f6SAchin Gupta	 */
133fb4f511fSYann Gautier	adrp	x0, __BSS_START__
134fb4f511fSYann Gautier	add	x0, x0, :lo12:__BSS_START__
135fb4f511fSYann Gautier	adrp	x1, __BSS_END__
136fb4f511fSYann Gautier	add	x1, x1, :lo12:__BSS_END__
137fb4f511fSYann Gautier	sub	x1, x1, x0
138308d359bSDouglas Raillard	bl	zeromem
1397c88f3f6SAchin Gupta
140ab8707e6SSoby Mathew#if USE_COHERENT_MEM
141fb4f511fSYann Gautier	adrp	x0, __COHERENT_RAM_START__
142fb4f511fSYann Gautier	add	x0, x0, :lo12:__COHERENT_RAM_START__
143fb4f511fSYann Gautier	adrp	x1, __COHERENT_RAM_END_UNALIGNED__
144fb4f511fSYann Gautier	add	x1, x1, :lo12:__COHERENT_RAM_END_UNALIGNED__
145fb4f511fSYann Gautier	sub	x1, x1, x0
146308d359bSDouglas Raillard	bl	zeromem
147ab8707e6SSoby Mathew#endif
1487c88f3f6SAchin Gupta
1497c88f3f6SAchin Gupta	/* --------------------------------------------
150754a2b7aSAchin Gupta	 * Allocate a stack whose memory will be marked
151754a2b7aSAchin Gupta	 * as Normal-IS-WBWA when the MMU is enabled.
152754a2b7aSAchin Gupta	 * There is no risk of reading stale stack
153754a2b7aSAchin Gupta	 * memory after enabling the MMU as only the
154754a2b7aSAchin Gupta	 * primary cpu is running at the moment.
1557c88f3f6SAchin Gupta	 * --------------------------------------------
1567c88f3f6SAchin Gupta	 */
157fd650ff6SSoby Mathew	bl	plat_set_my_stack
1587c88f3f6SAchin Gupta
1597c88f3f6SAchin Gupta	/* ---------------------------------------------
16051faada7SDouglas Raillard	 * Initialize the stack protector canary before
16151faada7SDouglas Raillard	 * any C code is called.
16251faada7SDouglas Raillard	 * ---------------------------------------------
16351faada7SDouglas Raillard	 */
16451faada7SDouglas Raillard#if STACK_PROTECTOR_ENABLED
16551faada7SDouglas Raillard	bl	update_stack_protector_canary
16651faada7SDouglas Raillard#endif
16751faada7SDouglas Raillard
16851faada7SDouglas Raillard	/* ---------------------------------------------
16967b6ff9fSAntonio Nino Diaz	 * Perform TSP setup
1707c88f3f6SAchin Gupta	 * ---------------------------------------------
1717c88f3f6SAchin Gupta	 */
17267b6ff9fSAntonio Nino Diaz	bl	tsp_setup
17367b6ff9fSAntonio Nino Diaz
17467b6ff9fSAntonio Nino Diaz#if ENABLE_PAUTH
1759fc59639SAlexei Fedorov	/* ---------------------------------------------
176ed108b56SAlexei Fedorov	 * Program APIAKey_EL1
177ed108b56SAlexei Fedorov	 * and enable pointer authentication
1789fc59639SAlexei Fedorov	 * ---------------------------------------------
1799fc59639SAlexei Fedorov	 */
180ed108b56SAlexei Fedorov	bl	pauth_init_enable_el1
18167b6ff9fSAntonio Nino Diaz#endif /* ENABLE_PAUTH */
1827c88f3f6SAchin Gupta
1837c88f3f6SAchin Gupta	/* ---------------------------------------------
1847c88f3f6SAchin Gupta	 * Jump to main function.
1857c88f3f6SAchin Gupta	 * ---------------------------------------------
1867c88f3f6SAchin Gupta	 */
1877c88f3f6SAchin Gupta	bl	tsp_main
1887c88f3f6SAchin Gupta
1897c88f3f6SAchin Gupta	/* ---------------------------------------------
1907c88f3f6SAchin Gupta	 * Tell TSPD that we are done initialising
1917c88f3f6SAchin Gupta	 * ---------------------------------------------
1927c88f3f6SAchin Gupta	 */
1937c88f3f6SAchin Gupta	mov	x1, x0
1947c88f3f6SAchin Gupta	mov	x0, #TSP_ENTRY_DONE
1957c88f3f6SAchin Gupta	smc	#0
1967c88f3f6SAchin Gupta
1977c88f3f6SAchin Guptatsp_entrypoint_panic:
1987c88f3f6SAchin Gupta	b	tsp_entrypoint_panic
1998b779620SKévin Petitendfunc tsp_entrypoint
2007c88f3f6SAchin Gupta
201399fb08fSAndrew Thoelke
202399fb08fSAndrew Thoelke	/* -------------------------------------------
203399fb08fSAndrew Thoelke	 * Table of entrypoint vectors provided to the
204399fb08fSAndrew Thoelke	 * TSPD for the various entrypoints
205399fb08fSAndrew Thoelke	 * -------------------------------------------
206399fb08fSAndrew Thoelke	 */
2079fc59639SAlexei Fedorovvector_base tsp_vector_table
20816292f54SDavid Cunado	b	tsp_yield_smc_entry
209399fb08fSAndrew Thoelke	b	tsp_fast_smc_entry
210399fb08fSAndrew Thoelke	b	tsp_cpu_on_entry
211399fb08fSAndrew Thoelke	b	tsp_cpu_off_entry
212399fb08fSAndrew Thoelke	b	tsp_cpu_resume_entry
213399fb08fSAndrew Thoelke	b	tsp_cpu_suspend_entry
21402446137SSoby Mathew	b	tsp_sel1_intr_entry
215d5f13093SJuan Castillo	b	tsp_system_off_entry
216d5f13093SJuan Castillo	b	tsp_system_reset_entry
21716292f54SDavid Cunado	b	tsp_abort_yield_smc_entry
218399fb08fSAndrew Thoelke
2197c88f3f6SAchin Gupta	/*---------------------------------------------
2207c88f3f6SAchin Gupta	 * This entrypoint is used by the TSPD when this
2217c88f3f6SAchin Gupta	 * cpu is to be turned off through a CPU_OFF
2227c88f3f6SAchin Gupta	 * psci call to ask the TSP to perform any
2237c88f3f6SAchin Gupta	 * bookeeping necessary. In the current
2247c88f3f6SAchin Gupta	 * implementation, the TSPD expects the TSP to
2257c88f3f6SAchin Gupta	 * re-initialise its state so nothing is done
2267c88f3f6SAchin Gupta	 * here except for acknowledging the request.
2277c88f3f6SAchin Gupta	 * ---------------------------------------------
2287c88f3f6SAchin Gupta	 */
2290a30cf54SAndrew Thoelkefunc tsp_cpu_off_entry
2307c88f3f6SAchin Gupta	bl	tsp_cpu_off_main
2317c88f3f6SAchin Gupta	restore_args_call_smc
2328b779620SKévin Petitendfunc tsp_cpu_off_entry
2337c88f3f6SAchin Gupta
2347c88f3f6SAchin Gupta	/*---------------------------------------------
235d5f13093SJuan Castillo	 * This entrypoint is used by the TSPD when the
236d5f13093SJuan Castillo	 * system is about to be switched off (through
237d5f13093SJuan Castillo	 * a SYSTEM_OFF psci call) to ask the TSP to
238d5f13093SJuan Castillo	 * perform any necessary bookkeeping.
239d5f13093SJuan Castillo	 * ---------------------------------------------
240d5f13093SJuan Castillo	 */
241d5f13093SJuan Castillofunc tsp_system_off_entry
242d5f13093SJuan Castillo	bl	tsp_system_off_main
243d5f13093SJuan Castillo	restore_args_call_smc
2448b779620SKévin Petitendfunc tsp_system_off_entry
245d5f13093SJuan Castillo
246d5f13093SJuan Castillo	/*---------------------------------------------
247d5f13093SJuan Castillo	 * This entrypoint is used by the TSPD when the
248d5f13093SJuan Castillo	 * system is about to be reset (through a
249d5f13093SJuan Castillo	 * SYSTEM_RESET psci call) to ask the TSP to
250d5f13093SJuan Castillo	 * perform any necessary bookkeeping.
251d5f13093SJuan Castillo	 * ---------------------------------------------
252d5f13093SJuan Castillo	 */
253d5f13093SJuan Castillofunc tsp_system_reset_entry
254d5f13093SJuan Castillo	bl	tsp_system_reset_main
255d5f13093SJuan Castillo	restore_args_call_smc
2568b779620SKévin Petitendfunc tsp_system_reset_entry
257d5f13093SJuan Castillo
258d5f13093SJuan Castillo	/*---------------------------------------------
2597c88f3f6SAchin Gupta	 * This entrypoint is used by the TSPD when this
2607c88f3f6SAchin Gupta	 * cpu is turned on using a CPU_ON psci call to
2617c88f3f6SAchin Gupta	 * ask the TSP to initialise itself i.e. setup
2627c88f3f6SAchin Gupta	 * the mmu, stacks etc. Minimal architectural
2637c88f3f6SAchin Gupta	 * state will be initialised by the TSPD when
2647c88f3f6SAchin Gupta	 * this function is entered i.e. Caches and MMU
2657c88f3f6SAchin Gupta	 * will be turned off, the execution state
2667c88f3f6SAchin Gupta	 * will be aarch64 and exceptions masked.
2677c88f3f6SAchin Gupta	 * ---------------------------------------------
2687c88f3f6SAchin Gupta	 */
2690a30cf54SAndrew Thoelkefunc tsp_cpu_on_entry
2707c88f3f6SAchin Gupta	/* ---------------------------------------------
2717c88f3f6SAchin Gupta	 * Set the exception vector to something sane.
2727c88f3f6SAchin Gupta	 * ---------------------------------------------
2737c88f3f6SAchin Gupta	 */
27457356e90SAchin Gupta	adr	x0, tsp_exceptions
2757c88f3f6SAchin Gupta	msr	vbar_el1, x0
2760c8d4fefSAchin Gupta	isb
2770c8d4fefSAchin Gupta
2780c8d4fefSAchin Gupta	/* Enable the SError interrupt */
2790c8d4fefSAchin Gupta	msr	daifclr, #DAIF_ABT_BIT
2807c88f3f6SAchin Gupta
2817c88f3f6SAchin Gupta	/* ---------------------------------------------
282ec3c1003SAchin Gupta	 * Enable the instruction cache, stack pointer
283ec3c1003SAchin Gupta	 * and data access alignment checks
2847c88f3f6SAchin Gupta	 * ---------------------------------------------
2857c88f3f6SAchin Gupta	 */
286ec3c1003SAchin Gupta	mov	x1, #(SCTLR_I_BIT | SCTLR_A_BIT | SCTLR_SA_BIT)
2877c88f3f6SAchin Gupta	mrs	x0, sctlr_el1
288ec3c1003SAchin Gupta	orr	x0, x0, x1
2897c88f3f6SAchin Gupta	msr	sctlr_el1, x0
2907c88f3f6SAchin Gupta	isb
2917c88f3f6SAchin Gupta
2927c88f3f6SAchin Gupta	/* --------------------------------------------
293b51da821SAchin Gupta	 * Give ourselves a stack whose memory will be
294b51da821SAchin Gupta	 * marked as Normal-IS-WBWA when the MMU is
295b51da821SAchin Gupta	 * enabled.
2967c88f3f6SAchin Gupta	 * --------------------------------------------
2977c88f3f6SAchin Gupta	 */
298fd650ff6SSoby Mathew	bl	plat_set_my_stack
2997c88f3f6SAchin Gupta
300b51da821SAchin Gupta	/* --------------------------------------------
301bb00ea5bSJeenu Viswambharan	 * Enable MMU and D-caches together.
302b51da821SAchin Gupta	 * --------------------------------------------
3037c88f3f6SAchin Gupta	 */
304bb00ea5bSJeenu Viswambharan	mov	x0, #0
305dff8e47aSDan Handley	bl	bl32_plat_enable_mmu
3067c88f3f6SAchin Gupta
307ed108b56SAlexei Fedorov#if ENABLE_PAUTH
308ed108b56SAlexei Fedorov	/* ---------------------------------------------
309ed108b56SAlexei Fedorov	 * Program APIAKey_EL1
310ed108b56SAlexei Fedorov	 * and enable pointer authentication
311ed108b56SAlexei Fedorov	 * ---------------------------------------------
312ed108b56SAlexei Fedorov	 */
313ed108b56SAlexei Fedorov	bl	pauth_init_enable_el1
314ed108b56SAlexei Fedorov#endif /* ENABLE_PAUTH */
315ed108b56SAlexei Fedorov
3167c88f3f6SAchin Gupta	/* ---------------------------------------------
3177c88f3f6SAchin Gupta	 * Enter C runtime to perform any remaining
3187c88f3f6SAchin Gupta	 * book keeping
3197c88f3f6SAchin Gupta	 * ---------------------------------------------
3207c88f3f6SAchin Gupta	 */
3217c88f3f6SAchin Gupta	bl	tsp_cpu_on_main
3227c88f3f6SAchin Gupta	restore_args_call_smc
3237c88f3f6SAchin Gupta
3247c88f3f6SAchin Gupta	/* Should never reach here */
3257c88f3f6SAchin Guptatsp_cpu_on_entry_panic:
3267c88f3f6SAchin Gupta	b	tsp_cpu_on_entry_panic
3278b779620SKévin Petitendfunc tsp_cpu_on_entry
3287c88f3f6SAchin Gupta
3297c88f3f6SAchin Gupta	/*---------------------------------------------
3307c88f3f6SAchin Gupta	 * This entrypoint is used by the TSPD when this
3317c88f3f6SAchin Gupta	 * cpu is to be suspended through a CPU_SUSPEND
3327c88f3f6SAchin Gupta	 * psci call to ask the TSP to perform any
3337c88f3f6SAchin Gupta	 * bookeeping necessary. In the current
3347c88f3f6SAchin Gupta	 * implementation, the TSPD saves and restores
3357c88f3f6SAchin Gupta	 * the EL1 state.
3367c88f3f6SAchin Gupta	 * ---------------------------------------------
3377c88f3f6SAchin Gupta	 */
3380a30cf54SAndrew Thoelkefunc tsp_cpu_suspend_entry
3397c88f3f6SAchin Gupta	bl	tsp_cpu_suspend_main
3407c88f3f6SAchin Gupta	restore_args_call_smc
3418b779620SKévin Petitendfunc tsp_cpu_suspend_entry
3427c88f3f6SAchin Gupta
34302446137SSoby Mathew	/*-------------------------------------------------
3446cf89021SAchin Gupta	 * This entrypoint is used by the TSPD to pass
34563b8440fSSoby Mathew	 * control for `synchronously` handling a S-EL1
34663b8440fSSoby Mathew	 * Interrupt which was triggered while executing
34763b8440fSSoby Mathew	 * in normal world. 'x0' contains a magic number
34863b8440fSSoby Mathew	 * which indicates this. TSPD expects control to
34963b8440fSSoby Mathew	 * be handed back at the end of interrupt
35063b8440fSSoby Mathew	 * processing. This is done through an SMC.
35163b8440fSSoby Mathew	 * The handover agreement is:
3526cf89021SAchin Gupta	 *
3536cf89021SAchin Gupta	 * 1. PSTATE.DAIF are set upon entry. 'x1' has
3546cf89021SAchin Gupta	 *    the ELR_EL3 from the non-secure state.
3556cf89021SAchin Gupta	 * 2. TSP has to preserve the callee saved
3566cf89021SAchin Gupta	 *    general purpose registers, SP_EL1/EL0 and
3576cf89021SAchin Gupta	 *    LR.
3586cf89021SAchin Gupta	 * 3. TSP has to preserve the system and vfp
3596cf89021SAchin Gupta	 *    registers (if applicable).
3606cf89021SAchin Gupta	 * 4. TSP can use 'x0-x18' to enable its C
3616cf89021SAchin Gupta	 *    runtime.
3626cf89021SAchin Gupta	 * 5. TSP returns to TSPD using an SMC with
36302446137SSoby Mathew	 *    'x0' = TSP_HANDLED_S_EL1_INTR
36402446137SSoby Mathew	 * ------------------------------------------------
3656cf89021SAchin Gupta	 */
36602446137SSoby Mathewfunc	tsp_sel1_intr_entry
3676cf89021SAchin Gupta#if DEBUG
36863b8440fSSoby Mathew	mov_imm	x2, TSP_HANDLE_SEL1_INTR_AND_RETURN
3696cf89021SAchin Gupta	cmp	x0, x2
37002446137SSoby Mathew	b.ne	tsp_sel1_int_entry_panic
3716cf89021SAchin Gupta#endif
37202446137SSoby Mathew	/*-------------------------------------------------
3736cf89021SAchin Gupta	 * Save any previous context needed to perform
3746cf89021SAchin Gupta	 * an exception return from S-EL1 e.g. context
37502446137SSoby Mathew	 * from a previous Non secure Interrupt.
37602446137SSoby Mathew	 * Update statistics and handle the S-EL1
37702446137SSoby Mathew	 * interrupt before returning to the TSPD.
3786cf89021SAchin Gupta	 * IRQ/FIQs are not enabled since that will
3796cf89021SAchin Gupta	 * complicate the implementation. Execution
3806cf89021SAchin Gupta	 * will be transferred back to the normal world
38163b8440fSSoby Mathew	 * in any case. The handler can return 0
38263b8440fSSoby Mathew	 * if the interrupt was handled or TSP_PREEMPTED
38363b8440fSSoby Mathew	 * if the expected interrupt was preempted
38463b8440fSSoby Mathew	 * by an interrupt that should be handled in EL3
38563b8440fSSoby Mathew	 * e.g. Group 0 interrupt in GICv3. In both
38663b8440fSSoby Mathew	 * the cases switch to EL3 using SMC with id
38763b8440fSSoby Mathew	 * TSP_HANDLED_S_EL1_INTR. Any other return value
38863b8440fSSoby Mathew	 * from the handler will result in panic.
38902446137SSoby Mathew	 * ------------------------------------------------
3906cf89021SAchin Gupta	 */
3916cf89021SAchin Gupta	save_eret_context x2 x3
39202446137SSoby Mathew	bl	tsp_update_sync_sel1_intr_stats
39302446137SSoby Mathew	bl	tsp_common_int_handler
39463b8440fSSoby Mathew	/* Check if the S-EL1 interrupt has been handled */
39563b8440fSSoby Mathew	cbnz	x0, tsp_sel1_intr_check_preemption
39663b8440fSSoby Mathew	b	tsp_sel1_intr_return
39763b8440fSSoby Mathewtsp_sel1_intr_check_preemption:
39863b8440fSSoby Mathew	/* Check if the S-EL1 interrupt has been preempted */
39963b8440fSSoby Mathew	mov_imm	x1, TSP_PREEMPTED
40063b8440fSSoby Mathew	cmp	x0, x1
40163b8440fSSoby Mathew	b.ne	tsp_sel1_int_entry_panic
40263b8440fSSoby Mathewtsp_sel1_intr_return:
40363b8440fSSoby Mathew	mov_imm	x0, TSP_HANDLED_S_EL1_INTR
4046cf89021SAchin Gupta	restore_eret_context x2 x3
4056cf89021SAchin Gupta	smc	#0
4066cf89021SAchin Gupta
40763b8440fSSoby Mathew	/* Should never reach here */
40802446137SSoby Mathewtsp_sel1_int_entry_panic:
409a806dad5SJeenu Viswambharan	no_ret	plat_panic_handler
41002446137SSoby Mathewendfunc tsp_sel1_intr_entry
4116cf89021SAchin Gupta
4126cf89021SAchin Gupta	/*---------------------------------------------
4137c88f3f6SAchin Gupta	 * This entrypoint is used by the TSPD when this
4147c88f3f6SAchin Gupta	 * cpu resumes execution after an earlier
4157c88f3f6SAchin Gupta	 * CPU_SUSPEND psci call to ask the TSP to
4167c88f3f6SAchin Gupta	 * restore its saved context. In the current
4177c88f3f6SAchin Gupta	 * implementation, the TSPD saves and restores
4187c88f3f6SAchin Gupta	 * EL1 state so nothing is done here apart from
4197c88f3f6SAchin Gupta	 * acknowledging the request.
4207c88f3f6SAchin Gupta	 * ---------------------------------------------
4217c88f3f6SAchin Gupta	 */
4220a30cf54SAndrew Thoelkefunc tsp_cpu_resume_entry
4237c88f3f6SAchin Gupta	bl	tsp_cpu_resume_main
4247c88f3f6SAchin Gupta	restore_args_call_smc
4251c3ea103SAntonio Nino Diaz
4261c3ea103SAntonio Nino Diaz	/* Should never reach here */
427a806dad5SJeenu Viswambharan	no_ret	plat_panic_handler
4288b779620SKévin Petitendfunc tsp_cpu_resume_entry
4297c88f3f6SAchin Gupta
4307c88f3f6SAchin Gupta	/*---------------------------------------------
4317c88f3f6SAchin Gupta	 * This entrypoint is used by the TSPD to ask
4327c88f3f6SAchin Gupta	 * the TSP to service a fast smc request.
4337c88f3f6SAchin Gupta	 * ---------------------------------------------
4347c88f3f6SAchin Gupta	 */
4350a30cf54SAndrew Thoelkefunc tsp_fast_smc_entry
436239b04faSSoby Mathew	bl	tsp_smc_handler
4377c88f3f6SAchin Gupta	restore_args_call_smc
4381c3ea103SAntonio Nino Diaz
4391c3ea103SAntonio Nino Diaz	/* Should never reach here */
440a806dad5SJeenu Viswambharan	no_ret	plat_panic_handler
4418b779620SKévin Petitendfunc tsp_fast_smc_entry
4427c88f3f6SAchin Gupta
443239b04faSSoby Mathew	/*---------------------------------------------
444239b04faSSoby Mathew	 * This entrypoint is used by the TSPD to ask
44516292f54SDavid Cunado	 * the TSP to service a Yielding SMC request.
446239b04faSSoby Mathew	 * We will enable preemption during execution
447239b04faSSoby Mathew	 * of tsp_smc_handler.
448239b04faSSoby Mathew	 * ---------------------------------------------
449239b04faSSoby Mathew	 */
45016292f54SDavid Cunadofunc tsp_yield_smc_entry
451239b04faSSoby Mathew	msr	daifclr, #DAIF_FIQ_BIT | DAIF_IRQ_BIT
452239b04faSSoby Mathew	bl	tsp_smc_handler
453239b04faSSoby Mathew	msr	daifset, #DAIF_FIQ_BIT | DAIF_IRQ_BIT
454239b04faSSoby Mathew	restore_args_call_smc
4551c3ea103SAntonio Nino Diaz
4561c3ea103SAntonio Nino Diaz	/* Should never reach here */
457a806dad5SJeenu Viswambharan	no_ret	plat_panic_handler
45816292f54SDavid Cunadoendfunc tsp_yield_smc_entry
4593df6012aSDouglas Raillard
4603df6012aSDouglas Raillard	/*---------------------------------------------------------------------
46116292f54SDavid Cunado	 * This entrypoint is used by the TSPD to abort a pre-empted Yielding
4623df6012aSDouglas Raillard	 * SMC. It could be on behalf of non-secure world or because a CPU
4633df6012aSDouglas Raillard	 * suspend/CPU off request needs to abort the preempted SMC.
4643df6012aSDouglas Raillard	 * --------------------------------------------------------------------
4653df6012aSDouglas Raillard	 */
46616292f54SDavid Cunadofunc tsp_abort_yield_smc_entry
4673df6012aSDouglas Raillard
4683df6012aSDouglas Raillard	/*
4693df6012aSDouglas Raillard	 * Exceptions masking is already done by the TSPD when entering this
4703df6012aSDouglas Raillard	 * hook so there is no need to do it here.
4713df6012aSDouglas Raillard	 */
4723df6012aSDouglas Raillard
4733df6012aSDouglas Raillard	/* Reset the stack used by the pre-empted SMC */
4743df6012aSDouglas Raillard	bl	plat_set_my_stack
4753df6012aSDouglas Raillard
4763df6012aSDouglas Raillard	/*
4773df6012aSDouglas Raillard	 * Allow some cleanup such as releasing locks.
4783df6012aSDouglas Raillard	 */
4793df6012aSDouglas Raillard	bl	tsp_abort_smc_handler
4803df6012aSDouglas Raillard
4813df6012aSDouglas Raillard	restore_args_call_smc
4823df6012aSDouglas Raillard
4833df6012aSDouglas Raillard	/* Should never reach here */
4843df6012aSDouglas Raillard	bl	plat_panic_handler
48516292f54SDavid Cunadoendfunc tsp_abort_yield_smc_entry
486