17c88f3f6SAchin Gupta/* 2*4a8bfdb9SAchin Gupta * Copyright (c) 2013-2022, ARM Limited and Contributors. All rights reserved. 37c88f3f6SAchin Gupta * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 57c88f3f6SAchin Gupta */ 67c88f3f6SAchin Gupta 7d974301dSMasahiro Yamada#include <platform_def.h> 8d974301dSMasahiro Yamada 97c88f3f6SAchin Gupta#include <arch.h> 100a30cf54SAndrew Thoelke#include <asm_macros.S> 1109d40e0eSAntonio Nino Diaz#include <bl32/tsp/tsp.h> 1209d40e0eSAntonio Nino Diaz#include <lib/xlat_tables/xlat_tables_defs.h> 13*4a8bfdb9SAchin Gupta#include <smccc_helpers.h> 1409d40e0eSAntonio Nino Diaz 15da0af78aSDan Handley#include "../tsp_private.h" 167c88f3f6SAchin Gupta 177c88f3f6SAchin Gupta 187c88f3f6SAchin Gupta .globl tsp_entrypoint 19399fb08fSAndrew Thoelke .globl tsp_vector_table 20*4a8bfdb9SAchin Gupta#if SPMC_AT_EL3 21*4a8bfdb9SAchin Gupta .globl tsp_cpu_on_entry 22*4a8bfdb9SAchin Gupta#endif 237c88f3f6SAchin Gupta 24239b04faSSoby Mathew 25239b04faSSoby Mathew 267c88f3f6SAchin Gupta /* --------------------------------------------- 277c88f3f6SAchin Gupta * Populate the params in x0-x7 from the pointer 287c88f3f6SAchin Gupta * to the smc args structure in x0. 297c88f3f6SAchin Gupta * --------------------------------------------- 307c88f3f6SAchin Gupta */ 317c88f3f6SAchin Gupta .macro restore_args_call_smc 32*4a8bfdb9SAchin Gupta ldp x6, x7, [x0, #SMC_ARG6] 33*4a8bfdb9SAchin Gupta ldp x4, x5, [x0, #SMC_ARG4] 34*4a8bfdb9SAchin Gupta ldp x2, x3, [x0, #SMC_ARG2] 35*4a8bfdb9SAchin Gupta ldp x0, x1, [x0, #SMC_ARG0] 367c88f3f6SAchin Gupta smc #0 377c88f3f6SAchin Gupta .endm 387c88f3f6SAchin Gupta 396cf89021SAchin Gupta .macro save_eret_context reg1 reg2 406cf89021SAchin Gupta mrs \reg1, elr_el1 416cf89021SAchin Gupta mrs \reg2, spsr_el1 426cf89021SAchin Gupta stp \reg1, \reg2, [sp, #-0x10]! 436cf89021SAchin Gupta stp x30, x18, [sp, #-0x10]! 446cf89021SAchin Gupta .endm 456cf89021SAchin Gupta 466cf89021SAchin Gupta .macro restore_eret_context reg1 reg2 476cf89021SAchin Gupta ldp x30, x18, [sp], #0x10 486cf89021SAchin Gupta ldp \reg1, \reg2, [sp], #0x10 496cf89021SAchin Gupta msr elr_el1, \reg1 506cf89021SAchin Gupta msr spsr_el1, \reg2 516cf89021SAchin Gupta .endm 526cf89021SAchin Gupta 5364726e6dSJulius Wernerfunc tsp_entrypoint _align=3 547c88f3f6SAchin Gupta 55d974301dSMasahiro Yamada#if ENABLE_PIE 56d974301dSMasahiro Yamada /* 57d974301dSMasahiro Yamada * ------------------------------------------------------------ 58d974301dSMasahiro Yamada * If PIE is enabled fixup the Global descriptor Table only 59d974301dSMasahiro Yamada * once during primary core cold boot path. 60d974301dSMasahiro Yamada * 61d974301dSMasahiro Yamada * Compile time base address, required for fixup, is calculated 62d974301dSMasahiro Yamada * using "pie_fixup" label present within first page. 63d974301dSMasahiro Yamada * ------------------------------------------------------------ 64d974301dSMasahiro Yamada */ 65d974301dSMasahiro Yamada pie_fixup: 66d974301dSMasahiro Yamada ldr x0, =pie_fixup 67d7b5f408SJimmy Brisson and x0, x0, #~(PAGE_SIZE_MASK) 68d974301dSMasahiro Yamada mov_imm x1, (BL32_LIMIT - BL32_BASE) 69d974301dSMasahiro Yamada add x1, x1, x0 70d974301dSMasahiro Yamada bl fixup_gdt_reloc 71d974301dSMasahiro Yamada#endif /* ENABLE_PIE */ 72d974301dSMasahiro Yamada 737c88f3f6SAchin Gupta /* --------------------------------------------- 747c88f3f6SAchin Gupta * Set the exception vector to something sane. 757c88f3f6SAchin Gupta * --------------------------------------------- 767c88f3f6SAchin Gupta */ 7757356e90SAchin Gupta adr x0, tsp_exceptions 787c88f3f6SAchin Gupta msr vbar_el1, x0 790c8d4fefSAchin Gupta isb 800c8d4fefSAchin Gupta 810c8d4fefSAchin Gupta /* --------------------------------------------- 820c8d4fefSAchin Gupta * Enable the SError interrupt now that the 830c8d4fefSAchin Gupta * exception vectors have been setup. 840c8d4fefSAchin Gupta * --------------------------------------------- 850c8d4fefSAchin Gupta */ 860c8d4fefSAchin Gupta msr daifclr, #DAIF_ABT_BIT 877c88f3f6SAchin Gupta 887c88f3f6SAchin Gupta /* --------------------------------------------- 89ec3c1003SAchin Gupta * Enable the instruction cache, stack pointer 9002b57943SJohn Tsichritzis * and data access alignment checks and disable 9102b57943SJohn Tsichritzis * speculative loads. 927c88f3f6SAchin Gupta * --------------------------------------------- 937c88f3f6SAchin Gupta */ 94ec3c1003SAchin Gupta mov x1, #(SCTLR_I_BIT | SCTLR_A_BIT | SCTLR_SA_BIT) 957c88f3f6SAchin Gupta mrs x0, sctlr_el1 96ec3c1003SAchin Gupta orr x0, x0, x1 9702b57943SJohn Tsichritzis bic x0, x0, #SCTLR_DSSBS_BIT 987c88f3f6SAchin Gupta msr sctlr_el1, x0 997c88f3f6SAchin Gupta isb 1007c88f3f6SAchin Gupta 1017c88f3f6SAchin Gupta /* --------------------------------------------- 10254dc71e7SAchin Gupta * Invalidate the RW memory used by the BL32 10354dc71e7SAchin Gupta * image. This includes the data and NOBITS 10454dc71e7SAchin Gupta * sections. This is done to safeguard against 10554dc71e7SAchin Gupta * possible corruption of this memory by dirty 10654dc71e7SAchin Gupta * cache lines in a system cache as a result of 107596d20d9SZelalem Aweke * use by an earlier boot loader stage. If PIE 108596d20d9SZelalem Aweke * is enabled however, RO sections including the 109596d20d9SZelalem Aweke * GOT may be modified during pie fixup. 110596d20d9SZelalem Aweke * Therefore, to be on the safe side, invalidate 111596d20d9SZelalem Aweke * the entire image region if PIE is enabled. 11254dc71e7SAchin Gupta * --------------------------------------------- 11354dc71e7SAchin Gupta */ 114596d20d9SZelalem Aweke#if ENABLE_PIE 115596d20d9SZelalem Aweke#if SEPARATE_CODE_AND_RODATA 116596d20d9SZelalem Aweke adrp x0, __TEXT_START__ 117596d20d9SZelalem Aweke add x0, x0, :lo12:__TEXT_START__ 118596d20d9SZelalem Aweke#else 119596d20d9SZelalem Aweke adrp x0, __RO_START__ 120596d20d9SZelalem Aweke add x0, x0, :lo12:__RO_START__ 121596d20d9SZelalem Aweke#endif /* SEPARATE_CODE_AND_RODATA */ 122596d20d9SZelalem Aweke#else 123596d20d9SZelalem Aweke adrp x0, __RW_START__ 124596d20d9SZelalem Aweke add x0, x0, :lo12:__RW_START__ 125596d20d9SZelalem Aweke#endif /* ENABLE_PIE */ 126596d20d9SZelalem Aweke adrp x1, __RW_END__ 127596d20d9SZelalem Aweke add x1, x1, :lo12:__RW_END__ 12854dc71e7SAchin Gupta sub x1, x1, x0 12954dc71e7SAchin Gupta bl inv_dcache_range 13054dc71e7SAchin Gupta 13154dc71e7SAchin Gupta /* --------------------------------------------- 1327c88f3f6SAchin Gupta * Zero out NOBITS sections. There are 2 of them: 1337c88f3f6SAchin Gupta * - the .bss section; 1347c88f3f6SAchin Gupta * - the coherent memory section. 1357c88f3f6SAchin Gupta * --------------------------------------------- 1367c88f3f6SAchin Gupta */ 137fb4f511fSYann Gautier adrp x0, __BSS_START__ 138fb4f511fSYann Gautier add x0, x0, :lo12:__BSS_START__ 139fb4f511fSYann Gautier adrp x1, __BSS_END__ 140fb4f511fSYann Gautier add x1, x1, :lo12:__BSS_END__ 141fb4f511fSYann Gautier sub x1, x1, x0 142308d359bSDouglas Raillard bl zeromem 1437c88f3f6SAchin Gupta 144ab8707e6SSoby Mathew#if USE_COHERENT_MEM 145fb4f511fSYann Gautier adrp x0, __COHERENT_RAM_START__ 146fb4f511fSYann Gautier add x0, x0, :lo12:__COHERENT_RAM_START__ 147fb4f511fSYann Gautier adrp x1, __COHERENT_RAM_END_UNALIGNED__ 148fb4f511fSYann Gautier add x1, x1, :lo12:__COHERENT_RAM_END_UNALIGNED__ 149fb4f511fSYann Gautier sub x1, x1, x0 150308d359bSDouglas Raillard bl zeromem 151ab8707e6SSoby Mathew#endif 1527c88f3f6SAchin Gupta 1537c88f3f6SAchin Gupta /* -------------------------------------------- 154754a2b7aSAchin Gupta * Allocate a stack whose memory will be marked 155754a2b7aSAchin Gupta * as Normal-IS-WBWA when the MMU is enabled. 156754a2b7aSAchin Gupta * There is no risk of reading stale stack 157754a2b7aSAchin Gupta * memory after enabling the MMU as only the 158754a2b7aSAchin Gupta * primary cpu is running at the moment. 1597c88f3f6SAchin Gupta * -------------------------------------------- 1607c88f3f6SAchin Gupta */ 161fd650ff6SSoby Mathew bl plat_set_my_stack 1627c88f3f6SAchin Gupta 1637c88f3f6SAchin Gupta /* --------------------------------------------- 16451faada7SDouglas Raillard * Initialize the stack protector canary before 16551faada7SDouglas Raillard * any C code is called. 16651faada7SDouglas Raillard * --------------------------------------------- 16751faada7SDouglas Raillard */ 16851faada7SDouglas Raillard#if STACK_PROTECTOR_ENABLED 16951faada7SDouglas Raillard bl update_stack_protector_canary 17051faada7SDouglas Raillard#endif 17151faada7SDouglas Raillard 17251faada7SDouglas Raillard /* --------------------------------------------- 17367b6ff9fSAntonio Nino Diaz * Perform TSP setup 1747c88f3f6SAchin Gupta * --------------------------------------------- 1757c88f3f6SAchin Gupta */ 17667b6ff9fSAntonio Nino Diaz bl tsp_setup 17767b6ff9fSAntonio Nino Diaz 17867b6ff9fSAntonio Nino Diaz#if ENABLE_PAUTH 1799fc59639SAlexei Fedorov /* --------------------------------------------- 180ed108b56SAlexei Fedorov * Program APIAKey_EL1 181ed108b56SAlexei Fedorov * and enable pointer authentication 1829fc59639SAlexei Fedorov * --------------------------------------------- 1839fc59639SAlexei Fedorov */ 184ed108b56SAlexei Fedorov bl pauth_init_enable_el1 18567b6ff9fSAntonio Nino Diaz#endif /* ENABLE_PAUTH */ 1867c88f3f6SAchin Gupta 1877c88f3f6SAchin Gupta /* --------------------------------------------- 1887c88f3f6SAchin Gupta * Jump to main function. 1897c88f3f6SAchin Gupta * --------------------------------------------- 1907c88f3f6SAchin Gupta */ 1917c88f3f6SAchin Gupta bl tsp_main 1927c88f3f6SAchin Gupta 1937c88f3f6SAchin Gupta /* --------------------------------------------- 1947c88f3f6SAchin Gupta * Tell TSPD that we are done initialising 1957c88f3f6SAchin Gupta * --------------------------------------------- 1967c88f3f6SAchin Gupta */ 1977c88f3f6SAchin Gupta mov x1, x0 1987c88f3f6SAchin Gupta mov x0, #TSP_ENTRY_DONE 1997c88f3f6SAchin Gupta smc #0 2007c88f3f6SAchin Gupta 2017c88f3f6SAchin Guptatsp_entrypoint_panic: 2027c88f3f6SAchin Gupta b tsp_entrypoint_panic 2038b779620SKévin Petitendfunc tsp_entrypoint 2047c88f3f6SAchin Gupta 205399fb08fSAndrew Thoelke 206399fb08fSAndrew Thoelke /* ------------------------------------------- 207399fb08fSAndrew Thoelke * Table of entrypoint vectors provided to the 208399fb08fSAndrew Thoelke * TSPD for the various entrypoints 209399fb08fSAndrew Thoelke * ------------------------------------------- 210399fb08fSAndrew Thoelke */ 2119fc59639SAlexei Fedorovvector_base tsp_vector_table 21216292f54SDavid Cunado b tsp_yield_smc_entry 213399fb08fSAndrew Thoelke b tsp_fast_smc_entry 214399fb08fSAndrew Thoelke b tsp_cpu_on_entry 215399fb08fSAndrew Thoelke b tsp_cpu_off_entry 216399fb08fSAndrew Thoelke b tsp_cpu_resume_entry 217399fb08fSAndrew Thoelke b tsp_cpu_suspend_entry 21802446137SSoby Mathew b tsp_sel1_intr_entry 219d5f13093SJuan Castillo b tsp_system_off_entry 220d5f13093SJuan Castillo b tsp_system_reset_entry 22116292f54SDavid Cunado b tsp_abort_yield_smc_entry 222399fb08fSAndrew Thoelke 2237c88f3f6SAchin Gupta /*--------------------------------------------- 2247c88f3f6SAchin Gupta * This entrypoint is used by the TSPD when this 2257c88f3f6SAchin Gupta * cpu is to be turned off through a CPU_OFF 2267c88f3f6SAchin Gupta * psci call to ask the TSP to perform any 2277c88f3f6SAchin Gupta * bookeeping necessary. In the current 2287c88f3f6SAchin Gupta * implementation, the TSPD expects the TSP to 2297c88f3f6SAchin Gupta * re-initialise its state so nothing is done 2307c88f3f6SAchin Gupta * here except for acknowledging the request. 2317c88f3f6SAchin Gupta * --------------------------------------------- 2327c88f3f6SAchin Gupta */ 2330a30cf54SAndrew Thoelkefunc tsp_cpu_off_entry 2347c88f3f6SAchin Gupta bl tsp_cpu_off_main 2357c88f3f6SAchin Gupta restore_args_call_smc 2368b779620SKévin Petitendfunc tsp_cpu_off_entry 2377c88f3f6SAchin Gupta 2387c88f3f6SAchin Gupta /*--------------------------------------------- 239d5f13093SJuan Castillo * This entrypoint is used by the TSPD when the 240d5f13093SJuan Castillo * system is about to be switched off (through 241d5f13093SJuan Castillo * a SYSTEM_OFF psci call) to ask the TSP to 242d5f13093SJuan Castillo * perform any necessary bookkeeping. 243d5f13093SJuan Castillo * --------------------------------------------- 244d5f13093SJuan Castillo */ 245d5f13093SJuan Castillofunc tsp_system_off_entry 246d5f13093SJuan Castillo bl tsp_system_off_main 247d5f13093SJuan Castillo restore_args_call_smc 2488b779620SKévin Petitendfunc tsp_system_off_entry 249d5f13093SJuan Castillo 250d5f13093SJuan Castillo /*--------------------------------------------- 251d5f13093SJuan Castillo * This entrypoint is used by the TSPD when the 252d5f13093SJuan Castillo * system is about to be reset (through a 253d5f13093SJuan Castillo * SYSTEM_RESET psci call) to ask the TSP to 254d5f13093SJuan Castillo * perform any necessary bookkeeping. 255d5f13093SJuan Castillo * --------------------------------------------- 256d5f13093SJuan Castillo */ 257d5f13093SJuan Castillofunc tsp_system_reset_entry 258d5f13093SJuan Castillo bl tsp_system_reset_main 259d5f13093SJuan Castillo restore_args_call_smc 2608b779620SKévin Petitendfunc tsp_system_reset_entry 261d5f13093SJuan Castillo 262d5f13093SJuan Castillo /*--------------------------------------------- 2637c88f3f6SAchin Gupta * This entrypoint is used by the TSPD when this 2647c88f3f6SAchin Gupta * cpu is turned on using a CPU_ON psci call to 2657c88f3f6SAchin Gupta * ask the TSP to initialise itself i.e. setup 2667c88f3f6SAchin Gupta * the mmu, stacks etc. Minimal architectural 2677c88f3f6SAchin Gupta * state will be initialised by the TSPD when 2687c88f3f6SAchin Gupta * this function is entered i.e. Caches and MMU 2697c88f3f6SAchin Gupta * will be turned off, the execution state 2707c88f3f6SAchin Gupta * will be aarch64 and exceptions masked. 2717c88f3f6SAchin Gupta * --------------------------------------------- 2727c88f3f6SAchin Gupta */ 2730a30cf54SAndrew Thoelkefunc tsp_cpu_on_entry 2747c88f3f6SAchin Gupta /* --------------------------------------------- 2757c88f3f6SAchin Gupta * Set the exception vector to something sane. 2767c88f3f6SAchin Gupta * --------------------------------------------- 2777c88f3f6SAchin Gupta */ 27857356e90SAchin Gupta adr x0, tsp_exceptions 2797c88f3f6SAchin Gupta msr vbar_el1, x0 2800c8d4fefSAchin Gupta isb 2810c8d4fefSAchin Gupta 2820c8d4fefSAchin Gupta /* Enable the SError interrupt */ 2830c8d4fefSAchin Gupta msr daifclr, #DAIF_ABT_BIT 2847c88f3f6SAchin Gupta 2857c88f3f6SAchin Gupta /* --------------------------------------------- 286ec3c1003SAchin Gupta * Enable the instruction cache, stack pointer 287ec3c1003SAchin Gupta * and data access alignment checks 2887c88f3f6SAchin Gupta * --------------------------------------------- 2897c88f3f6SAchin Gupta */ 290ec3c1003SAchin Gupta mov x1, #(SCTLR_I_BIT | SCTLR_A_BIT | SCTLR_SA_BIT) 2917c88f3f6SAchin Gupta mrs x0, sctlr_el1 292ec3c1003SAchin Gupta orr x0, x0, x1 2937c88f3f6SAchin Gupta msr sctlr_el1, x0 2947c88f3f6SAchin Gupta isb 2957c88f3f6SAchin Gupta 2967c88f3f6SAchin Gupta /* -------------------------------------------- 297b51da821SAchin Gupta * Give ourselves a stack whose memory will be 298b51da821SAchin Gupta * marked as Normal-IS-WBWA when the MMU is 299b51da821SAchin Gupta * enabled. 3007c88f3f6SAchin Gupta * -------------------------------------------- 3017c88f3f6SAchin Gupta */ 302fd650ff6SSoby Mathew bl plat_set_my_stack 3037c88f3f6SAchin Gupta 304b51da821SAchin Gupta /* -------------------------------------------- 305bb00ea5bSJeenu Viswambharan * Enable MMU and D-caches together. 306b51da821SAchin Gupta * -------------------------------------------- 3077c88f3f6SAchin Gupta */ 308bb00ea5bSJeenu Viswambharan mov x0, #0 309dff8e47aSDan Handley bl bl32_plat_enable_mmu 3107c88f3f6SAchin Gupta 311ed108b56SAlexei Fedorov#if ENABLE_PAUTH 312ed108b56SAlexei Fedorov /* --------------------------------------------- 313ed108b56SAlexei Fedorov * Program APIAKey_EL1 314ed108b56SAlexei Fedorov * and enable pointer authentication 315ed108b56SAlexei Fedorov * --------------------------------------------- 316ed108b56SAlexei Fedorov */ 317ed108b56SAlexei Fedorov bl pauth_init_enable_el1 318ed108b56SAlexei Fedorov#endif /* ENABLE_PAUTH */ 319ed108b56SAlexei Fedorov 3207c88f3f6SAchin Gupta /* --------------------------------------------- 3217c88f3f6SAchin Gupta * Enter C runtime to perform any remaining 3227c88f3f6SAchin Gupta * book keeping 3237c88f3f6SAchin Gupta * --------------------------------------------- 3247c88f3f6SAchin Gupta */ 3257c88f3f6SAchin Gupta bl tsp_cpu_on_main 3267c88f3f6SAchin Gupta restore_args_call_smc 3277c88f3f6SAchin Gupta 3287c88f3f6SAchin Gupta /* Should never reach here */ 3297c88f3f6SAchin Guptatsp_cpu_on_entry_panic: 3307c88f3f6SAchin Gupta b tsp_cpu_on_entry_panic 3318b779620SKévin Petitendfunc tsp_cpu_on_entry 3327c88f3f6SAchin Gupta 3337c88f3f6SAchin Gupta /*--------------------------------------------- 3347c88f3f6SAchin Gupta * This entrypoint is used by the TSPD when this 3357c88f3f6SAchin Gupta * cpu is to be suspended through a CPU_SUSPEND 3367c88f3f6SAchin Gupta * psci call to ask the TSP to perform any 3377c88f3f6SAchin Gupta * bookeeping necessary. In the current 3387c88f3f6SAchin Gupta * implementation, the TSPD saves and restores 3397c88f3f6SAchin Gupta * the EL1 state. 3407c88f3f6SAchin Gupta * --------------------------------------------- 3417c88f3f6SAchin Gupta */ 3420a30cf54SAndrew Thoelkefunc tsp_cpu_suspend_entry 3437c88f3f6SAchin Gupta bl tsp_cpu_suspend_main 3447c88f3f6SAchin Gupta restore_args_call_smc 3458b779620SKévin Petitendfunc tsp_cpu_suspend_entry 3467c88f3f6SAchin Gupta 34702446137SSoby Mathew /*------------------------------------------------- 3486cf89021SAchin Gupta * This entrypoint is used by the TSPD to pass 34963b8440fSSoby Mathew * control for `synchronously` handling a S-EL1 35063b8440fSSoby Mathew * Interrupt which was triggered while executing 35163b8440fSSoby Mathew * in normal world. 'x0' contains a magic number 35263b8440fSSoby Mathew * which indicates this. TSPD expects control to 35363b8440fSSoby Mathew * be handed back at the end of interrupt 35463b8440fSSoby Mathew * processing. This is done through an SMC. 35563b8440fSSoby Mathew * The handover agreement is: 3566cf89021SAchin Gupta * 3576cf89021SAchin Gupta * 1. PSTATE.DAIF are set upon entry. 'x1' has 3586cf89021SAchin Gupta * the ELR_EL3 from the non-secure state. 3596cf89021SAchin Gupta * 2. TSP has to preserve the callee saved 3606cf89021SAchin Gupta * general purpose registers, SP_EL1/EL0 and 3616cf89021SAchin Gupta * LR. 3626cf89021SAchin Gupta * 3. TSP has to preserve the system and vfp 3636cf89021SAchin Gupta * registers (if applicable). 3646cf89021SAchin Gupta * 4. TSP can use 'x0-x18' to enable its C 3656cf89021SAchin Gupta * runtime. 3666cf89021SAchin Gupta * 5. TSP returns to TSPD using an SMC with 36702446137SSoby Mathew * 'x0' = TSP_HANDLED_S_EL1_INTR 36802446137SSoby Mathew * ------------------------------------------------ 3696cf89021SAchin Gupta */ 37002446137SSoby Mathewfunc tsp_sel1_intr_entry 3716cf89021SAchin Gupta#if DEBUG 37263b8440fSSoby Mathew mov_imm x2, TSP_HANDLE_SEL1_INTR_AND_RETURN 3736cf89021SAchin Gupta cmp x0, x2 37402446137SSoby Mathew b.ne tsp_sel1_int_entry_panic 3756cf89021SAchin Gupta#endif 37602446137SSoby Mathew /*------------------------------------------------- 3776cf89021SAchin Gupta * Save any previous context needed to perform 3786cf89021SAchin Gupta * an exception return from S-EL1 e.g. context 37902446137SSoby Mathew * from a previous Non secure Interrupt. 38002446137SSoby Mathew * Update statistics and handle the S-EL1 38102446137SSoby Mathew * interrupt before returning to the TSPD. 3826cf89021SAchin Gupta * IRQ/FIQs are not enabled since that will 3836cf89021SAchin Gupta * complicate the implementation. Execution 3846cf89021SAchin Gupta * will be transferred back to the normal world 38563b8440fSSoby Mathew * in any case. The handler can return 0 38663b8440fSSoby Mathew * if the interrupt was handled or TSP_PREEMPTED 38763b8440fSSoby Mathew * if the expected interrupt was preempted 38863b8440fSSoby Mathew * by an interrupt that should be handled in EL3 38963b8440fSSoby Mathew * e.g. Group 0 interrupt in GICv3. In both 39063b8440fSSoby Mathew * the cases switch to EL3 using SMC with id 39163b8440fSSoby Mathew * TSP_HANDLED_S_EL1_INTR. Any other return value 39263b8440fSSoby Mathew * from the handler will result in panic. 39302446137SSoby Mathew * ------------------------------------------------ 3946cf89021SAchin Gupta */ 3956cf89021SAchin Gupta save_eret_context x2 x3 39602446137SSoby Mathew bl tsp_update_sync_sel1_intr_stats 39702446137SSoby Mathew bl tsp_common_int_handler 39863b8440fSSoby Mathew /* Check if the S-EL1 interrupt has been handled */ 39963b8440fSSoby Mathew cbnz x0, tsp_sel1_intr_check_preemption 40063b8440fSSoby Mathew b tsp_sel1_intr_return 40163b8440fSSoby Mathewtsp_sel1_intr_check_preemption: 40263b8440fSSoby Mathew /* Check if the S-EL1 interrupt has been preempted */ 40363b8440fSSoby Mathew mov_imm x1, TSP_PREEMPTED 40463b8440fSSoby Mathew cmp x0, x1 40563b8440fSSoby Mathew b.ne tsp_sel1_int_entry_panic 40663b8440fSSoby Mathewtsp_sel1_intr_return: 40763b8440fSSoby Mathew mov_imm x0, TSP_HANDLED_S_EL1_INTR 4086cf89021SAchin Gupta restore_eret_context x2 x3 4096cf89021SAchin Gupta smc #0 4106cf89021SAchin Gupta 41163b8440fSSoby Mathew /* Should never reach here */ 41202446137SSoby Mathewtsp_sel1_int_entry_panic: 413a806dad5SJeenu Viswambharan no_ret plat_panic_handler 41402446137SSoby Mathewendfunc tsp_sel1_intr_entry 4156cf89021SAchin Gupta 4166cf89021SAchin Gupta /*--------------------------------------------- 4177c88f3f6SAchin Gupta * This entrypoint is used by the TSPD when this 4187c88f3f6SAchin Gupta * cpu resumes execution after an earlier 4197c88f3f6SAchin Gupta * CPU_SUSPEND psci call to ask the TSP to 4207c88f3f6SAchin Gupta * restore its saved context. In the current 4217c88f3f6SAchin Gupta * implementation, the TSPD saves and restores 4227c88f3f6SAchin Gupta * EL1 state so nothing is done here apart from 4237c88f3f6SAchin Gupta * acknowledging the request. 4247c88f3f6SAchin Gupta * --------------------------------------------- 4257c88f3f6SAchin Gupta */ 4260a30cf54SAndrew Thoelkefunc tsp_cpu_resume_entry 4277c88f3f6SAchin Gupta bl tsp_cpu_resume_main 4287c88f3f6SAchin Gupta restore_args_call_smc 4291c3ea103SAntonio Nino Diaz 4301c3ea103SAntonio Nino Diaz /* Should never reach here */ 431a806dad5SJeenu Viswambharan no_ret plat_panic_handler 4328b779620SKévin Petitendfunc tsp_cpu_resume_entry 4337c88f3f6SAchin Gupta 4347c88f3f6SAchin Gupta /*--------------------------------------------- 4357c88f3f6SAchin Gupta * This entrypoint is used by the TSPD to ask 4367c88f3f6SAchin Gupta * the TSP to service a fast smc request. 4377c88f3f6SAchin Gupta * --------------------------------------------- 4387c88f3f6SAchin Gupta */ 4390a30cf54SAndrew Thoelkefunc tsp_fast_smc_entry 440239b04faSSoby Mathew bl tsp_smc_handler 4417c88f3f6SAchin Gupta restore_args_call_smc 4421c3ea103SAntonio Nino Diaz 4431c3ea103SAntonio Nino Diaz /* Should never reach here */ 444a806dad5SJeenu Viswambharan no_ret plat_panic_handler 4458b779620SKévin Petitendfunc tsp_fast_smc_entry 4467c88f3f6SAchin Gupta 447239b04faSSoby Mathew /*--------------------------------------------- 448239b04faSSoby Mathew * This entrypoint is used by the TSPD to ask 44916292f54SDavid Cunado * the TSP to service a Yielding SMC request. 450239b04faSSoby Mathew * We will enable preemption during execution 451239b04faSSoby Mathew * of tsp_smc_handler. 452239b04faSSoby Mathew * --------------------------------------------- 453239b04faSSoby Mathew */ 45416292f54SDavid Cunadofunc tsp_yield_smc_entry 455239b04faSSoby Mathew msr daifclr, #DAIF_FIQ_BIT | DAIF_IRQ_BIT 456239b04faSSoby Mathew bl tsp_smc_handler 457239b04faSSoby Mathew msr daifset, #DAIF_FIQ_BIT | DAIF_IRQ_BIT 458239b04faSSoby Mathew restore_args_call_smc 4591c3ea103SAntonio Nino Diaz 4601c3ea103SAntonio Nino Diaz /* Should never reach here */ 461a806dad5SJeenu Viswambharan no_ret plat_panic_handler 46216292f54SDavid Cunadoendfunc tsp_yield_smc_entry 4633df6012aSDouglas Raillard 4643df6012aSDouglas Raillard /*--------------------------------------------------------------------- 46516292f54SDavid Cunado * This entrypoint is used by the TSPD to abort a pre-empted Yielding 4663df6012aSDouglas Raillard * SMC. It could be on behalf of non-secure world or because a CPU 4673df6012aSDouglas Raillard * suspend/CPU off request needs to abort the preempted SMC. 4683df6012aSDouglas Raillard * -------------------------------------------------------------------- 4693df6012aSDouglas Raillard */ 47016292f54SDavid Cunadofunc tsp_abort_yield_smc_entry 4713df6012aSDouglas Raillard 4723df6012aSDouglas Raillard /* 4733df6012aSDouglas Raillard * Exceptions masking is already done by the TSPD when entering this 4743df6012aSDouglas Raillard * hook so there is no need to do it here. 4753df6012aSDouglas Raillard */ 4763df6012aSDouglas Raillard 4773df6012aSDouglas Raillard /* Reset the stack used by the pre-empted SMC */ 4783df6012aSDouglas Raillard bl plat_set_my_stack 4793df6012aSDouglas Raillard 4803df6012aSDouglas Raillard /* 4813df6012aSDouglas Raillard * Allow some cleanup such as releasing locks. 4823df6012aSDouglas Raillard */ 4833df6012aSDouglas Raillard bl tsp_abort_smc_handler 4843df6012aSDouglas Raillard 4853df6012aSDouglas Raillard restore_args_call_smc 4863df6012aSDouglas Raillard 4873df6012aSDouglas Raillard /* Should never reach here */ 4883df6012aSDouglas Raillard bl plat_panic_handler 48916292f54SDavid Cunadoendfunc tsp_abort_yield_smc_entry 490