17c88f3f6SAchin Gupta/* 24a8bfdb9SAchin Gupta * Copyright (c) 2013-2022, ARM Limited and Contributors. All rights reserved. 37c88f3f6SAchin Gupta * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 57c88f3f6SAchin Gupta */ 67c88f3f6SAchin Gupta 7d974301dSMasahiro Yamada#include <platform_def.h> 8d974301dSMasahiro Yamada 97c88f3f6SAchin Gupta#include <arch.h> 100a30cf54SAndrew Thoelke#include <asm_macros.S> 1109d40e0eSAntonio Nino Diaz#include <bl32/tsp/tsp.h> 1209d40e0eSAntonio Nino Diaz#include <lib/xlat_tables/xlat_tables_defs.h> 134a8bfdb9SAchin Gupta#include <smccc_helpers.h> 1409d40e0eSAntonio Nino Diaz 15da0af78aSDan Handley#include "../tsp_private.h" 167c88f3f6SAchin Gupta 177c88f3f6SAchin Gupta 187c88f3f6SAchin Gupta .globl tsp_entrypoint 19399fb08fSAndrew Thoelke .globl tsp_vector_table 204a8bfdb9SAchin Gupta#if SPMC_AT_EL3 214a8bfdb9SAchin Gupta .globl tsp_cpu_on_entry 224a8bfdb9SAchin Gupta#endif 237c88f3f6SAchin Gupta 24239b04faSSoby Mathew 25239b04faSSoby Mathew 267c88f3f6SAchin Gupta /* --------------------------------------------- 277c88f3f6SAchin Gupta * Populate the params in x0-x7 from the pointer 287c88f3f6SAchin Gupta * to the smc args structure in x0. 297c88f3f6SAchin Gupta * --------------------------------------------- 307c88f3f6SAchin Gupta */ 317c88f3f6SAchin Gupta .macro restore_args_call_smc 324a8bfdb9SAchin Gupta ldp x6, x7, [x0, #SMC_ARG6] 334a8bfdb9SAchin Gupta ldp x4, x5, [x0, #SMC_ARG4] 344a8bfdb9SAchin Gupta ldp x2, x3, [x0, #SMC_ARG2] 354a8bfdb9SAchin Gupta ldp x0, x1, [x0, #SMC_ARG0] 367c88f3f6SAchin Gupta smc #0 377c88f3f6SAchin Gupta .endm 387c88f3f6SAchin Gupta 396cf89021SAchin Gupta .macro save_eret_context reg1 reg2 406cf89021SAchin Gupta mrs \reg1, elr_el1 416cf89021SAchin Gupta mrs \reg2, spsr_el1 426cf89021SAchin Gupta stp \reg1, \reg2, [sp, #-0x10]! 436cf89021SAchin Gupta stp x30, x18, [sp, #-0x10]! 446cf89021SAchin Gupta .endm 456cf89021SAchin Gupta 466cf89021SAchin Gupta .macro restore_eret_context reg1 reg2 476cf89021SAchin Gupta ldp x30, x18, [sp], #0x10 486cf89021SAchin Gupta ldp \reg1, \reg2, [sp], #0x10 496cf89021SAchin Gupta msr elr_el1, \reg1 506cf89021SAchin Gupta msr spsr_el1, \reg2 516cf89021SAchin Gupta .endm 526cf89021SAchin Gupta 5364726e6dSJulius Wernerfunc tsp_entrypoint _align=3 547c88f3f6SAchin Gupta 55d974301dSMasahiro Yamada#if ENABLE_PIE 56d974301dSMasahiro Yamada /* 57d974301dSMasahiro Yamada * ------------------------------------------------------------ 58d974301dSMasahiro Yamada * If PIE is enabled fixup the Global descriptor Table only 59d974301dSMasahiro Yamada * once during primary core cold boot path. 60d974301dSMasahiro Yamada * 61d974301dSMasahiro Yamada * Compile time base address, required for fixup, is calculated 62d974301dSMasahiro Yamada * using "pie_fixup" label present within first page. 63d974301dSMasahiro Yamada * ------------------------------------------------------------ 64d974301dSMasahiro Yamada */ 65d974301dSMasahiro Yamada pie_fixup: 66d974301dSMasahiro Yamada ldr x0, =pie_fixup 67d7b5f408SJimmy Brisson and x0, x0, #~(PAGE_SIZE_MASK) 68d974301dSMasahiro Yamada mov_imm x1, (BL32_LIMIT - BL32_BASE) 69d974301dSMasahiro Yamada add x1, x1, x0 70d974301dSMasahiro Yamada bl fixup_gdt_reloc 71d974301dSMasahiro Yamada#endif /* ENABLE_PIE */ 72d974301dSMasahiro Yamada 737c88f3f6SAchin Gupta /* --------------------------------------------- 747c88f3f6SAchin Gupta * Set the exception vector to something sane. 757c88f3f6SAchin Gupta * --------------------------------------------- 767c88f3f6SAchin Gupta */ 7757356e90SAchin Gupta adr x0, tsp_exceptions 787c88f3f6SAchin Gupta msr vbar_el1, x0 790c8d4fefSAchin Gupta isb 800c8d4fefSAchin Gupta 810c8d4fefSAchin Gupta /* --------------------------------------------- 820c8d4fefSAchin Gupta * Enable the SError interrupt now that the 830c8d4fefSAchin Gupta * exception vectors have been setup. 840c8d4fefSAchin Gupta * --------------------------------------------- 850c8d4fefSAchin Gupta */ 860c8d4fefSAchin Gupta msr daifclr, #DAIF_ABT_BIT 877c88f3f6SAchin Gupta 887c88f3f6SAchin Gupta /* --------------------------------------------- 89ec3c1003SAchin Gupta * Enable the instruction cache, stack pointer 9002b57943SJohn Tsichritzis * and data access alignment checks and disable 9102b57943SJohn Tsichritzis * speculative loads. 927c88f3f6SAchin Gupta * --------------------------------------------- 937c88f3f6SAchin Gupta */ 94ec3c1003SAchin Gupta mov x1, #(SCTLR_I_BIT | SCTLR_A_BIT | SCTLR_SA_BIT) 957c88f3f6SAchin Gupta mrs x0, sctlr_el1 96ec3c1003SAchin Gupta orr x0, x0, x1 97*10ecd580SBoyan Karatotev#if ENABLE_BTI 98*10ecd580SBoyan Karatotev /* Enable PAC branch type compatibility */ 99*10ecd580SBoyan Karatotev bic x0, x0, #(SCTLR_BT0_BIT | SCTLR_BT1_BIT) 100*10ecd580SBoyan Karatotev#endif 10102b57943SJohn Tsichritzis bic x0, x0, #SCTLR_DSSBS_BIT 1027c88f3f6SAchin Gupta msr sctlr_el1, x0 1037c88f3f6SAchin Gupta isb 1047c88f3f6SAchin Gupta 1057c88f3f6SAchin Gupta /* --------------------------------------------- 10654dc71e7SAchin Gupta * Invalidate the RW memory used by the BL32 10754dc71e7SAchin Gupta * image. This includes the data and NOBITS 10854dc71e7SAchin Gupta * sections. This is done to safeguard against 10954dc71e7SAchin Gupta * possible corruption of this memory by dirty 11054dc71e7SAchin Gupta * cache lines in a system cache as a result of 111596d20d9SZelalem Aweke * use by an earlier boot loader stage. If PIE 112596d20d9SZelalem Aweke * is enabled however, RO sections including the 113596d20d9SZelalem Aweke * GOT may be modified during pie fixup. 114596d20d9SZelalem Aweke * Therefore, to be on the safe side, invalidate 115596d20d9SZelalem Aweke * the entire image region if PIE is enabled. 11654dc71e7SAchin Gupta * --------------------------------------------- 11754dc71e7SAchin Gupta */ 118596d20d9SZelalem Aweke#if ENABLE_PIE 119596d20d9SZelalem Aweke#if SEPARATE_CODE_AND_RODATA 120596d20d9SZelalem Aweke adrp x0, __TEXT_START__ 121596d20d9SZelalem Aweke add x0, x0, :lo12:__TEXT_START__ 122596d20d9SZelalem Aweke#else 123596d20d9SZelalem Aweke adrp x0, __RO_START__ 124596d20d9SZelalem Aweke add x0, x0, :lo12:__RO_START__ 125596d20d9SZelalem Aweke#endif /* SEPARATE_CODE_AND_RODATA */ 126596d20d9SZelalem Aweke#else 127596d20d9SZelalem Aweke adrp x0, __RW_START__ 128596d20d9SZelalem Aweke add x0, x0, :lo12:__RW_START__ 129596d20d9SZelalem Aweke#endif /* ENABLE_PIE */ 130596d20d9SZelalem Aweke adrp x1, __RW_END__ 131596d20d9SZelalem Aweke add x1, x1, :lo12:__RW_END__ 13254dc71e7SAchin Gupta sub x1, x1, x0 13354dc71e7SAchin Gupta bl inv_dcache_range 13454dc71e7SAchin Gupta 13554dc71e7SAchin Gupta /* --------------------------------------------- 1367c88f3f6SAchin Gupta * Zero out NOBITS sections. There are 2 of them: 1377c88f3f6SAchin Gupta * - the .bss section; 1387c88f3f6SAchin Gupta * - the coherent memory section. 1397c88f3f6SAchin Gupta * --------------------------------------------- 1407c88f3f6SAchin Gupta */ 141fb4f511fSYann Gautier adrp x0, __BSS_START__ 142fb4f511fSYann Gautier add x0, x0, :lo12:__BSS_START__ 143fb4f511fSYann Gautier adrp x1, __BSS_END__ 144fb4f511fSYann Gautier add x1, x1, :lo12:__BSS_END__ 145fb4f511fSYann Gautier sub x1, x1, x0 146308d359bSDouglas Raillard bl zeromem 1477c88f3f6SAchin Gupta 148ab8707e6SSoby Mathew#if USE_COHERENT_MEM 149fb4f511fSYann Gautier adrp x0, __COHERENT_RAM_START__ 150fb4f511fSYann Gautier add x0, x0, :lo12:__COHERENT_RAM_START__ 151fb4f511fSYann Gautier adrp x1, __COHERENT_RAM_END_UNALIGNED__ 152fb4f511fSYann Gautier add x1, x1, :lo12:__COHERENT_RAM_END_UNALIGNED__ 153fb4f511fSYann Gautier sub x1, x1, x0 154308d359bSDouglas Raillard bl zeromem 155ab8707e6SSoby Mathew#endif 1567c88f3f6SAchin Gupta 1577c88f3f6SAchin Gupta /* -------------------------------------------- 158754a2b7aSAchin Gupta * Allocate a stack whose memory will be marked 159754a2b7aSAchin Gupta * as Normal-IS-WBWA when the MMU is enabled. 160754a2b7aSAchin Gupta * There is no risk of reading stale stack 161754a2b7aSAchin Gupta * memory after enabling the MMU as only the 162754a2b7aSAchin Gupta * primary cpu is running at the moment. 1637c88f3f6SAchin Gupta * -------------------------------------------- 1647c88f3f6SAchin Gupta */ 165fd650ff6SSoby Mathew bl plat_set_my_stack 1667c88f3f6SAchin Gupta 1677c88f3f6SAchin Gupta /* --------------------------------------------- 16851faada7SDouglas Raillard * Initialize the stack protector canary before 16951faada7SDouglas Raillard * any C code is called. 17051faada7SDouglas Raillard * --------------------------------------------- 17151faada7SDouglas Raillard */ 17251faada7SDouglas Raillard#if STACK_PROTECTOR_ENABLED 17351faada7SDouglas Raillard bl update_stack_protector_canary 17451faada7SDouglas Raillard#endif 17551faada7SDouglas Raillard 17651faada7SDouglas Raillard /* --------------------------------------------- 17767b6ff9fSAntonio Nino Diaz * Perform TSP setup 1787c88f3f6SAchin Gupta * --------------------------------------------- 1797c88f3f6SAchin Gupta */ 18067b6ff9fSAntonio Nino Diaz bl tsp_setup 18167b6ff9fSAntonio Nino Diaz 18267b6ff9fSAntonio Nino Diaz#if ENABLE_PAUTH 1839fc59639SAlexei Fedorov /* --------------------------------------------- 184ed108b56SAlexei Fedorov * Program APIAKey_EL1 185ed108b56SAlexei Fedorov * and enable pointer authentication 1869fc59639SAlexei Fedorov * --------------------------------------------- 1879fc59639SAlexei Fedorov */ 188ed108b56SAlexei Fedorov bl pauth_init_enable_el1 18967b6ff9fSAntonio Nino Diaz#endif /* ENABLE_PAUTH */ 1907c88f3f6SAchin Gupta 1917c88f3f6SAchin Gupta /* --------------------------------------------- 1927c88f3f6SAchin Gupta * Jump to main function. 1937c88f3f6SAchin Gupta * --------------------------------------------- 1947c88f3f6SAchin Gupta */ 1957c88f3f6SAchin Gupta bl tsp_main 1967c88f3f6SAchin Gupta 1977c88f3f6SAchin Gupta /* --------------------------------------------- 1987c88f3f6SAchin Gupta * Tell TSPD that we are done initialising 1997c88f3f6SAchin Gupta * --------------------------------------------- 2007c88f3f6SAchin Gupta */ 2017c88f3f6SAchin Gupta mov x1, x0 2027c88f3f6SAchin Gupta mov x0, #TSP_ENTRY_DONE 2037c88f3f6SAchin Gupta smc #0 2047c88f3f6SAchin Gupta 2057c88f3f6SAchin Guptatsp_entrypoint_panic: 2067c88f3f6SAchin Gupta b tsp_entrypoint_panic 2078b779620SKévin Petitendfunc tsp_entrypoint 2087c88f3f6SAchin Gupta 209399fb08fSAndrew Thoelke 210399fb08fSAndrew Thoelke /* ------------------------------------------- 211399fb08fSAndrew Thoelke * Table of entrypoint vectors provided to the 212399fb08fSAndrew Thoelke * TSPD for the various entrypoints 213399fb08fSAndrew Thoelke * ------------------------------------------- 214399fb08fSAndrew Thoelke */ 2159fc59639SAlexei Fedorovvector_base tsp_vector_table 21616292f54SDavid Cunado b tsp_yield_smc_entry 217399fb08fSAndrew Thoelke b tsp_fast_smc_entry 218399fb08fSAndrew Thoelke b tsp_cpu_on_entry 219399fb08fSAndrew Thoelke b tsp_cpu_off_entry 220399fb08fSAndrew Thoelke b tsp_cpu_resume_entry 221399fb08fSAndrew Thoelke b tsp_cpu_suspend_entry 22202446137SSoby Mathew b tsp_sel1_intr_entry 223d5f13093SJuan Castillo b tsp_system_off_entry 224d5f13093SJuan Castillo b tsp_system_reset_entry 22516292f54SDavid Cunado b tsp_abort_yield_smc_entry 226399fb08fSAndrew Thoelke 2277c88f3f6SAchin Gupta /*--------------------------------------------- 2287c88f3f6SAchin Gupta * This entrypoint is used by the TSPD when this 2297c88f3f6SAchin Gupta * cpu is to be turned off through a CPU_OFF 2307c88f3f6SAchin Gupta * psci call to ask the TSP to perform any 2317c88f3f6SAchin Gupta * bookeeping necessary. In the current 2327c88f3f6SAchin Gupta * implementation, the TSPD expects the TSP to 2337c88f3f6SAchin Gupta * re-initialise its state so nothing is done 2347c88f3f6SAchin Gupta * here except for acknowledging the request. 2357c88f3f6SAchin Gupta * --------------------------------------------- 2367c88f3f6SAchin Gupta */ 2370a30cf54SAndrew Thoelkefunc tsp_cpu_off_entry 2387c88f3f6SAchin Gupta bl tsp_cpu_off_main 2397c88f3f6SAchin Gupta restore_args_call_smc 2408b779620SKévin Petitendfunc tsp_cpu_off_entry 2417c88f3f6SAchin Gupta 2427c88f3f6SAchin Gupta /*--------------------------------------------- 243d5f13093SJuan Castillo * This entrypoint is used by the TSPD when the 244d5f13093SJuan Castillo * system is about to be switched off (through 245d5f13093SJuan Castillo * a SYSTEM_OFF psci call) to ask the TSP to 246d5f13093SJuan Castillo * perform any necessary bookkeeping. 247d5f13093SJuan Castillo * --------------------------------------------- 248d5f13093SJuan Castillo */ 249d5f13093SJuan Castillofunc tsp_system_off_entry 250d5f13093SJuan Castillo bl tsp_system_off_main 251d5f13093SJuan Castillo restore_args_call_smc 2528b779620SKévin Petitendfunc tsp_system_off_entry 253d5f13093SJuan Castillo 254d5f13093SJuan Castillo /*--------------------------------------------- 255d5f13093SJuan Castillo * This entrypoint is used by the TSPD when the 256d5f13093SJuan Castillo * system is about to be reset (through a 257d5f13093SJuan Castillo * SYSTEM_RESET psci call) to ask the TSP to 258d5f13093SJuan Castillo * perform any necessary bookkeeping. 259d5f13093SJuan Castillo * --------------------------------------------- 260d5f13093SJuan Castillo */ 261d5f13093SJuan Castillofunc tsp_system_reset_entry 262d5f13093SJuan Castillo bl tsp_system_reset_main 263d5f13093SJuan Castillo restore_args_call_smc 2648b779620SKévin Petitendfunc tsp_system_reset_entry 265d5f13093SJuan Castillo 266d5f13093SJuan Castillo /*--------------------------------------------- 2677c88f3f6SAchin Gupta * This entrypoint is used by the TSPD when this 2687c88f3f6SAchin Gupta * cpu is turned on using a CPU_ON psci call to 2697c88f3f6SAchin Gupta * ask the TSP to initialise itself i.e. setup 2707c88f3f6SAchin Gupta * the mmu, stacks etc. Minimal architectural 2717c88f3f6SAchin Gupta * state will be initialised by the TSPD when 2727c88f3f6SAchin Gupta * this function is entered i.e. Caches and MMU 2737c88f3f6SAchin Gupta * will be turned off, the execution state 2747c88f3f6SAchin Gupta * will be aarch64 and exceptions masked. 2757c88f3f6SAchin Gupta * --------------------------------------------- 2767c88f3f6SAchin Gupta */ 2770a30cf54SAndrew Thoelkefunc tsp_cpu_on_entry 2787c88f3f6SAchin Gupta /* --------------------------------------------- 2797c88f3f6SAchin Gupta * Set the exception vector to something sane. 2807c88f3f6SAchin Gupta * --------------------------------------------- 2817c88f3f6SAchin Gupta */ 28257356e90SAchin Gupta adr x0, tsp_exceptions 2837c88f3f6SAchin Gupta msr vbar_el1, x0 2840c8d4fefSAchin Gupta isb 2850c8d4fefSAchin Gupta 2860c8d4fefSAchin Gupta /* Enable the SError interrupt */ 2870c8d4fefSAchin Gupta msr daifclr, #DAIF_ABT_BIT 2887c88f3f6SAchin Gupta 2897c88f3f6SAchin Gupta /* --------------------------------------------- 290ec3c1003SAchin Gupta * Enable the instruction cache, stack pointer 291ec3c1003SAchin Gupta * and data access alignment checks 2927c88f3f6SAchin Gupta * --------------------------------------------- 2937c88f3f6SAchin Gupta */ 294ec3c1003SAchin Gupta mov x1, #(SCTLR_I_BIT | SCTLR_A_BIT | SCTLR_SA_BIT) 2957c88f3f6SAchin Gupta mrs x0, sctlr_el1 296ec3c1003SAchin Gupta orr x0, x0, x1 2977c88f3f6SAchin Gupta msr sctlr_el1, x0 2987c88f3f6SAchin Gupta isb 2997c88f3f6SAchin Gupta 3007c88f3f6SAchin Gupta /* -------------------------------------------- 301b51da821SAchin Gupta * Give ourselves a stack whose memory will be 302b51da821SAchin Gupta * marked as Normal-IS-WBWA when the MMU is 303b51da821SAchin Gupta * enabled. 3047c88f3f6SAchin Gupta * -------------------------------------------- 3057c88f3f6SAchin Gupta */ 306fd650ff6SSoby Mathew bl plat_set_my_stack 3077c88f3f6SAchin Gupta 308b51da821SAchin Gupta /* -------------------------------------------- 309bb00ea5bSJeenu Viswambharan * Enable MMU and D-caches together. 310b51da821SAchin Gupta * -------------------------------------------- 3117c88f3f6SAchin Gupta */ 312bb00ea5bSJeenu Viswambharan mov x0, #0 313dff8e47aSDan Handley bl bl32_plat_enable_mmu 3147c88f3f6SAchin Gupta 315ed108b56SAlexei Fedorov#if ENABLE_PAUTH 316ed108b56SAlexei Fedorov /* --------------------------------------------- 317ed108b56SAlexei Fedorov * Program APIAKey_EL1 318ed108b56SAlexei Fedorov * and enable pointer authentication 319ed108b56SAlexei Fedorov * --------------------------------------------- 320ed108b56SAlexei Fedorov */ 321ed108b56SAlexei Fedorov bl pauth_init_enable_el1 322ed108b56SAlexei Fedorov#endif /* ENABLE_PAUTH */ 323ed108b56SAlexei Fedorov 3247c88f3f6SAchin Gupta /* --------------------------------------------- 3257c88f3f6SAchin Gupta * Enter C runtime to perform any remaining 3267c88f3f6SAchin Gupta * book keeping 3277c88f3f6SAchin Gupta * --------------------------------------------- 3287c88f3f6SAchin Gupta */ 3297c88f3f6SAchin Gupta bl tsp_cpu_on_main 3307c88f3f6SAchin Gupta restore_args_call_smc 3317c88f3f6SAchin Gupta 3327c88f3f6SAchin Gupta /* Should never reach here */ 3337c88f3f6SAchin Guptatsp_cpu_on_entry_panic: 3347c88f3f6SAchin Gupta b tsp_cpu_on_entry_panic 3358b779620SKévin Petitendfunc tsp_cpu_on_entry 3367c88f3f6SAchin Gupta 3377c88f3f6SAchin Gupta /*--------------------------------------------- 3387c88f3f6SAchin Gupta * This entrypoint is used by the TSPD when this 3397c88f3f6SAchin Gupta * cpu is to be suspended through a CPU_SUSPEND 3407c88f3f6SAchin Gupta * psci call to ask the TSP to perform any 3417c88f3f6SAchin Gupta * bookeeping necessary. In the current 3427c88f3f6SAchin Gupta * implementation, the TSPD saves and restores 3437c88f3f6SAchin Gupta * the EL1 state. 3447c88f3f6SAchin Gupta * --------------------------------------------- 3457c88f3f6SAchin Gupta */ 3460a30cf54SAndrew Thoelkefunc tsp_cpu_suspend_entry 3477c88f3f6SAchin Gupta bl tsp_cpu_suspend_main 3487c88f3f6SAchin Gupta restore_args_call_smc 3498b779620SKévin Petitendfunc tsp_cpu_suspend_entry 3507c88f3f6SAchin Gupta 35102446137SSoby Mathew /*------------------------------------------------- 3526cf89021SAchin Gupta * This entrypoint is used by the TSPD to pass 35363b8440fSSoby Mathew * control for `synchronously` handling a S-EL1 35463b8440fSSoby Mathew * Interrupt which was triggered while executing 35563b8440fSSoby Mathew * in normal world. 'x0' contains a magic number 35663b8440fSSoby Mathew * which indicates this. TSPD expects control to 35763b8440fSSoby Mathew * be handed back at the end of interrupt 35863b8440fSSoby Mathew * processing. This is done through an SMC. 35963b8440fSSoby Mathew * The handover agreement is: 3606cf89021SAchin Gupta * 3616cf89021SAchin Gupta * 1. PSTATE.DAIF are set upon entry. 'x1' has 3626cf89021SAchin Gupta * the ELR_EL3 from the non-secure state. 3636cf89021SAchin Gupta * 2. TSP has to preserve the callee saved 3646cf89021SAchin Gupta * general purpose registers, SP_EL1/EL0 and 3656cf89021SAchin Gupta * LR. 3666cf89021SAchin Gupta * 3. TSP has to preserve the system and vfp 3676cf89021SAchin Gupta * registers (if applicable). 3686cf89021SAchin Gupta * 4. TSP can use 'x0-x18' to enable its C 3696cf89021SAchin Gupta * runtime. 3706cf89021SAchin Gupta * 5. TSP returns to TSPD using an SMC with 37102446137SSoby Mathew * 'x0' = TSP_HANDLED_S_EL1_INTR 37202446137SSoby Mathew * ------------------------------------------------ 3736cf89021SAchin Gupta */ 37402446137SSoby Mathewfunc tsp_sel1_intr_entry 3756cf89021SAchin Gupta#if DEBUG 37663b8440fSSoby Mathew mov_imm x2, TSP_HANDLE_SEL1_INTR_AND_RETURN 3776cf89021SAchin Gupta cmp x0, x2 37802446137SSoby Mathew b.ne tsp_sel1_int_entry_panic 3796cf89021SAchin Gupta#endif 38002446137SSoby Mathew /*------------------------------------------------- 3816cf89021SAchin Gupta * Save any previous context needed to perform 3826cf89021SAchin Gupta * an exception return from S-EL1 e.g. context 38302446137SSoby Mathew * from a previous Non secure Interrupt. 38402446137SSoby Mathew * Update statistics and handle the S-EL1 38502446137SSoby Mathew * interrupt before returning to the TSPD. 3866cf89021SAchin Gupta * IRQ/FIQs are not enabled since that will 3876cf89021SAchin Gupta * complicate the implementation. Execution 3886cf89021SAchin Gupta * will be transferred back to the normal world 38963b8440fSSoby Mathew * in any case. The handler can return 0 39063b8440fSSoby Mathew * if the interrupt was handled or TSP_PREEMPTED 39163b8440fSSoby Mathew * if the expected interrupt was preempted 39263b8440fSSoby Mathew * by an interrupt that should be handled in EL3 39363b8440fSSoby Mathew * e.g. Group 0 interrupt in GICv3. In both 39463b8440fSSoby Mathew * the cases switch to EL3 using SMC with id 39563b8440fSSoby Mathew * TSP_HANDLED_S_EL1_INTR. Any other return value 39663b8440fSSoby Mathew * from the handler will result in panic. 39702446137SSoby Mathew * ------------------------------------------------ 3986cf89021SAchin Gupta */ 3996cf89021SAchin Gupta save_eret_context x2 x3 40002446137SSoby Mathew bl tsp_update_sync_sel1_intr_stats 40102446137SSoby Mathew bl tsp_common_int_handler 40263b8440fSSoby Mathew /* Check if the S-EL1 interrupt has been handled */ 40363b8440fSSoby Mathew cbnz x0, tsp_sel1_intr_check_preemption 40463b8440fSSoby Mathew b tsp_sel1_intr_return 40563b8440fSSoby Mathewtsp_sel1_intr_check_preemption: 40663b8440fSSoby Mathew /* Check if the S-EL1 interrupt has been preempted */ 40763b8440fSSoby Mathew mov_imm x1, TSP_PREEMPTED 40863b8440fSSoby Mathew cmp x0, x1 40963b8440fSSoby Mathew b.ne tsp_sel1_int_entry_panic 41063b8440fSSoby Mathewtsp_sel1_intr_return: 41163b8440fSSoby Mathew mov_imm x0, TSP_HANDLED_S_EL1_INTR 4126cf89021SAchin Gupta restore_eret_context x2 x3 4136cf89021SAchin Gupta smc #0 4146cf89021SAchin Gupta 41563b8440fSSoby Mathew /* Should never reach here */ 41602446137SSoby Mathewtsp_sel1_int_entry_panic: 417a806dad5SJeenu Viswambharan no_ret plat_panic_handler 41802446137SSoby Mathewendfunc tsp_sel1_intr_entry 4196cf89021SAchin Gupta 4206cf89021SAchin Gupta /*--------------------------------------------- 4217c88f3f6SAchin Gupta * This entrypoint is used by the TSPD when this 4227c88f3f6SAchin Gupta * cpu resumes execution after an earlier 4237c88f3f6SAchin Gupta * CPU_SUSPEND psci call to ask the TSP to 4247c88f3f6SAchin Gupta * restore its saved context. In the current 4257c88f3f6SAchin Gupta * implementation, the TSPD saves and restores 4267c88f3f6SAchin Gupta * EL1 state so nothing is done here apart from 4277c88f3f6SAchin Gupta * acknowledging the request. 4287c88f3f6SAchin Gupta * --------------------------------------------- 4297c88f3f6SAchin Gupta */ 4300a30cf54SAndrew Thoelkefunc tsp_cpu_resume_entry 4317c88f3f6SAchin Gupta bl tsp_cpu_resume_main 4327c88f3f6SAchin Gupta restore_args_call_smc 4331c3ea103SAntonio Nino Diaz 4341c3ea103SAntonio Nino Diaz /* Should never reach here */ 435a806dad5SJeenu Viswambharan no_ret plat_panic_handler 4368b779620SKévin Petitendfunc tsp_cpu_resume_entry 4377c88f3f6SAchin Gupta 4387c88f3f6SAchin Gupta /*--------------------------------------------- 4397c88f3f6SAchin Gupta * This entrypoint is used by the TSPD to ask 4407c88f3f6SAchin Gupta * the TSP to service a fast smc request. 4417c88f3f6SAchin Gupta * --------------------------------------------- 4427c88f3f6SAchin Gupta */ 4430a30cf54SAndrew Thoelkefunc tsp_fast_smc_entry 444239b04faSSoby Mathew bl tsp_smc_handler 4457c88f3f6SAchin Gupta restore_args_call_smc 4461c3ea103SAntonio Nino Diaz 4471c3ea103SAntonio Nino Diaz /* Should never reach here */ 448a806dad5SJeenu Viswambharan no_ret plat_panic_handler 4498b779620SKévin Petitendfunc tsp_fast_smc_entry 4507c88f3f6SAchin Gupta 451239b04faSSoby Mathew /*--------------------------------------------- 452239b04faSSoby Mathew * This entrypoint is used by the TSPD to ask 45316292f54SDavid Cunado * the TSP to service a Yielding SMC request. 454239b04faSSoby Mathew * We will enable preemption during execution 455239b04faSSoby Mathew * of tsp_smc_handler. 456239b04faSSoby Mathew * --------------------------------------------- 457239b04faSSoby Mathew */ 45816292f54SDavid Cunadofunc tsp_yield_smc_entry 459239b04faSSoby Mathew msr daifclr, #DAIF_FIQ_BIT | DAIF_IRQ_BIT 460239b04faSSoby Mathew bl tsp_smc_handler 461239b04faSSoby Mathew msr daifset, #DAIF_FIQ_BIT | DAIF_IRQ_BIT 462239b04faSSoby Mathew restore_args_call_smc 4631c3ea103SAntonio Nino Diaz 4641c3ea103SAntonio Nino Diaz /* Should never reach here */ 465a806dad5SJeenu Viswambharan no_ret plat_panic_handler 46616292f54SDavid Cunadoendfunc tsp_yield_smc_entry 4673df6012aSDouglas Raillard 4683df6012aSDouglas Raillard /*--------------------------------------------------------------------- 46916292f54SDavid Cunado * This entrypoint is used by the TSPD to abort a pre-empted Yielding 4703df6012aSDouglas Raillard * SMC. It could be on behalf of non-secure world or because a CPU 4713df6012aSDouglas Raillard * suspend/CPU off request needs to abort the preempted SMC. 4723df6012aSDouglas Raillard * -------------------------------------------------------------------- 4733df6012aSDouglas Raillard */ 47416292f54SDavid Cunadofunc tsp_abort_yield_smc_entry 4753df6012aSDouglas Raillard 4763df6012aSDouglas Raillard /* 4773df6012aSDouglas Raillard * Exceptions masking is already done by the TSPD when entering this 4783df6012aSDouglas Raillard * hook so there is no need to do it here. 4793df6012aSDouglas Raillard */ 4803df6012aSDouglas Raillard 4813df6012aSDouglas Raillard /* Reset the stack used by the pre-empted SMC */ 4823df6012aSDouglas Raillard bl plat_set_my_stack 4833df6012aSDouglas Raillard 4843df6012aSDouglas Raillard /* 4853df6012aSDouglas Raillard * Allow some cleanup such as releasing locks. 4863df6012aSDouglas Raillard */ 4873df6012aSDouglas Raillard bl tsp_abort_smc_handler 4883df6012aSDouglas Raillard 4893df6012aSDouglas Raillard restore_args_call_smc 4903df6012aSDouglas Raillard 4913df6012aSDouglas Raillard /* Should never reach here */ 4923df6012aSDouglas Raillard bl plat_panic_handler 49316292f54SDavid Cunadoendfunc tsp_abort_yield_smc_entry 494