xref: /rk3399_ARM-atf/bl32/tsp/aarch64/tsp_entrypoint.S (revision 09d40e0e08283a249e7dce0e106c07c5141f9b7e)
17c88f3f6SAchin Gupta/*
2bb00ea5bSJeenu Viswambharan * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
37c88f3f6SAchin Gupta *
482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause
57c88f3f6SAchin Gupta */
67c88f3f6SAchin Gupta
77c88f3f6SAchin Gupta#include <arch.h>
80a30cf54SAndrew Thoelke#include <asm_macros.S>
9*09d40e0eSAntonio Nino Diaz#include <bl32/tsp/tsp.h>
10*09d40e0eSAntonio Nino Diaz#include <lib/xlat_tables/xlat_tables_defs.h>
11*09d40e0eSAntonio Nino Diaz
12da0af78aSDan Handley#include "../tsp_private.h"
137c88f3f6SAchin Gupta
147c88f3f6SAchin Gupta
157c88f3f6SAchin Gupta	.globl	tsp_entrypoint
16399fb08fSAndrew Thoelke	.globl  tsp_vector_table
177c88f3f6SAchin Gupta
18239b04faSSoby Mathew
19239b04faSSoby Mathew
207c88f3f6SAchin Gupta	/* ---------------------------------------------
217c88f3f6SAchin Gupta	 * Populate the params in x0-x7 from the pointer
227c88f3f6SAchin Gupta	 * to the smc args structure in x0.
237c88f3f6SAchin Gupta	 * ---------------------------------------------
247c88f3f6SAchin Gupta	 */
257c88f3f6SAchin Gupta	.macro restore_args_call_smc
267c88f3f6SAchin Gupta	ldp	x6, x7, [x0, #TSP_ARG6]
277c88f3f6SAchin Gupta	ldp	x4, x5, [x0, #TSP_ARG4]
287c88f3f6SAchin Gupta	ldp	x2, x3, [x0, #TSP_ARG2]
297c88f3f6SAchin Gupta	ldp	x0, x1, [x0, #TSP_ARG0]
307c88f3f6SAchin Gupta	smc	#0
317c88f3f6SAchin Gupta	.endm
327c88f3f6SAchin Gupta
336cf89021SAchin Gupta	.macro	save_eret_context reg1 reg2
346cf89021SAchin Gupta	mrs	\reg1, elr_el1
356cf89021SAchin Gupta	mrs	\reg2, spsr_el1
366cf89021SAchin Gupta	stp	\reg1, \reg2, [sp, #-0x10]!
376cf89021SAchin Gupta	stp	x30, x18, [sp, #-0x10]!
386cf89021SAchin Gupta	.endm
396cf89021SAchin Gupta
406cf89021SAchin Gupta	.macro restore_eret_context reg1 reg2
416cf89021SAchin Gupta	ldp	x30, x18, [sp], #0x10
426cf89021SAchin Gupta	ldp	\reg1, \reg2, [sp], #0x10
436cf89021SAchin Gupta	msr	elr_el1, \reg1
446cf89021SAchin Gupta	msr	spsr_el1, \reg2
456cf89021SAchin Gupta	.endm
466cf89021SAchin Gupta
4764726e6dSJulius Wernerfunc tsp_entrypoint _align=3
487c88f3f6SAchin Gupta
497c88f3f6SAchin Gupta	/* ---------------------------------------------
507c88f3f6SAchin Gupta	 * Set the exception vector to something sane.
517c88f3f6SAchin Gupta	 * ---------------------------------------------
527c88f3f6SAchin Gupta	 */
5357356e90SAchin Gupta	adr	x0, tsp_exceptions
547c88f3f6SAchin Gupta	msr	vbar_el1, x0
550c8d4fefSAchin Gupta	isb
560c8d4fefSAchin Gupta
570c8d4fefSAchin Gupta	/* ---------------------------------------------
580c8d4fefSAchin Gupta	 * Enable the SError interrupt now that the
590c8d4fefSAchin Gupta	 * exception vectors have been setup.
600c8d4fefSAchin Gupta	 * ---------------------------------------------
610c8d4fefSAchin Gupta	 */
620c8d4fefSAchin Gupta	msr	daifclr, #DAIF_ABT_BIT
637c88f3f6SAchin Gupta
647c88f3f6SAchin Gupta	/* ---------------------------------------------
65ec3c1003SAchin Gupta	 * Enable the instruction cache, stack pointer
66ec3c1003SAchin Gupta	 * and data access alignment checks
677c88f3f6SAchin Gupta	 * ---------------------------------------------
687c88f3f6SAchin Gupta	 */
69ec3c1003SAchin Gupta	mov	x1, #(SCTLR_I_BIT | SCTLR_A_BIT | SCTLR_SA_BIT)
707c88f3f6SAchin Gupta	mrs	x0, sctlr_el1
71ec3c1003SAchin Gupta	orr	x0, x0, x1
727c88f3f6SAchin Gupta	msr	sctlr_el1, x0
737c88f3f6SAchin Gupta	isb
747c88f3f6SAchin Gupta
757c88f3f6SAchin Gupta	/* ---------------------------------------------
7654dc71e7SAchin Gupta	 * Invalidate the RW memory used by the BL32
7754dc71e7SAchin Gupta	 * image. This includes the data and NOBITS
7854dc71e7SAchin Gupta	 * sections. This is done to safeguard against
7954dc71e7SAchin Gupta	 * possible corruption of this memory by dirty
8054dc71e7SAchin Gupta	 * cache lines in a system cache as a result of
8154dc71e7SAchin Gupta	 * use by an earlier boot loader stage.
8254dc71e7SAchin Gupta	 * ---------------------------------------------
8354dc71e7SAchin Gupta	 */
8454dc71e7SAchin Gupta	adr	x0, __RW_START__
8554dc71e7SAchin Gupta	adr	x1, __RW_END__
8654dc71e7SAchin Gupta	sub	x1, x1, x0
8754dc71e7SAchin Gupta	bl	inv_dcache_range
8854dc71e7SAchin Gupta
8954dc71e7SAchin Gupta	/* ---------------------------------------------
907c88f3f6SAchin Gupta	 * Zero out NOBITS sections. There are 2 of them:
917c88f3f6SAchin Gupta	 *   - the .bss section;
927c88f3f6SAchin Gupta	 *   - the coherent memory section.
937c88f3f6SAchin Gupta	 * ---------------------------------------------
947c88f3f6SAchin Gupta	 */
957c88f3f6SAchin Gupta	ldr	x0, =__BSS_START__
967c88f3f6SAchin Gupta	ldr	x1, =__BSS_SIZE__
97308d359bSDouglas Raillard	bl	zeromem
987c88f3f6SAchin Gupta
99ab8707e6SSoby Mathew#if USE_COHERENT_MEM
1007c88f3f6SAchin Gupta	ldr	x0, =__COHERENT_RAM_START__
1017c88f3f6SAchin Gupta	ldr	x1, =__COHERENT_RAM_UNALIGNED_SIZE__
102308d359bSDouglas Raillard	bl	zeromem
103ab8707e6SSoby Mathew#endif
1047c88f3f6SAchin Gupta
1057c88f3f6SAchin Gupta	/* --------------------------------------------
106754a2b7aSAchin Gupta	 * Allocate a stack whose memory will be marked
107754a2b7aSAchin Gupta	 * as Normal-IS-WBWA when the MMU is enabled.
108754a2b7aSAchin Gupta	 * There is no risk of reading stale stack
109754a2b7aSAchin Gupta	 * memory after enabling the MMU as only the
110754a2b7aSAchin Gupta	 * primary cpu is running at the moment.
1117c88f3f6SAchin Gupta	 * --------------------------------------------
1127c88f3f6SAchin Gupta	 */
113fd650ff6SSoby Mathew	bl	plat_set_my_stack
1147c88f3f6SAchin Gupta
1157c88f3f6SAchin Gupta	/* ---------------------------------------------
11651faada7SDouglas Raillard	 * Initialize the stack protector canary before
11751faada7SDouglas Raillard	 * any C code is called.
11851faada7SDouglas Raillard	 * ---------------------------------------------
11951faada7SDouglas Raillard	 */
12051faada7SDouglas Raillard#if STACK_PROTECTOR_ENABLED
12151faada7SDouglas Raillard	bl	update_stack_protector_canary
12251faada7SDouglas Raillard#endif
12351faada7SDouglas Raillard
12451faada7SDouglas Raillard	/* ---------------------------------------------
1257c88f3f6SAchin Gupta	 * Perform early platform setup & platform
1267c88f3f6SAchin Gupta	 * specific early arch. setup e.g. mmu setup
1277c88f3f6SAchin Gupta	 * ---------------------------------------------
1287c88f3f6SAchin Gupta	 */
1295a06bb7eSDan Handley	bl	tsp_early_platform_setup
1305a06bb7eSDan Handley	bl	tsp_plat_arch_setup
1317c88f3f6SAchin Gupta
1327c88f3f6SAchin Gupta	/* ---------------------------------------------
1337c88f3f6SAchin Gupta	 * Jump to main function.
1347c88f3f6SAchin Gupta	 * ---------------------------------------------
1357c88f3f6SAchin Gupta	 */
1367c88f3f6SAchin Gupta	bl	tsp_main
1377c88f3f6SAchin Gupta
1387c88f3f6SAchin Gupta	/* ---------------------------------------------
1397c88f3f6SAchin Gupta	 * Tell TSPD that we are done initialising
1407c88f3f6SAchin Gupta	 * ---------------------------------------------
1417c88f3f6SAchin Gupta	 */
1427c88f3f6SAchin Gupta	mov	x1, x0
1437c88f3f6SAchin Gupta	mov	x0, #TSP_ENTRY_DONE
1447c88f3f6SAchin Gupta	smc	#0
1457c88f3f6SAchin Gupta
1467c88f3f6SAchin Guptatsp_entrypoint_panic:
1477c88f3f6SAchin Gupta	b	tsp_entrypoint_panic
1488b779620SKévin Petitendfunc tsp_entrypoint
1497c88f3f6SAchin Gupta
150399fb08fSAndrew Thoelke
151399fb08fSAndrew Thoelke	/* -------------------------------------------
152399fb08fSAndrew Thoelke	 * Table of entrypoint vectors provided to the
153399fb08fSAndrew Thoelke	 * TSPD for the various entrypoints
154399fb08fSAndrew Thoelke	 * -------------------------------------------
155399fb08fSAndrew Thoelke	 */
156399fb08fSAndrew Thoelkefunc tsp_vector_table
15716292f54SDavid Cunado	b	tsp_yield_smc_entry
158399fb08fSAndrew Thoelke	b	tsp_fast_smc_entry
159399fb08fSAndrew Thoelke	b	tsp_cpu_on_entry
160399fb08fSAndrew Thoelke	b	tsp_cpu_off_entry
161399fb08fSAndrew Thoelke	b	tsp_cpu_resume_entry
162399fb08fSAndrew Thoelke	b	tsp_cpu_suspend_entry
16302446137SSoby Mathew	b	tsp_sel1_intr_entry
164d5f13093SJuan Castillo	b	tsp_system_off_entry
165d5f13093SJuan Castillo	b	tsp_system_reset_entry
16616292f54SDavid Cunado	b	tsp_abort_yield_smc_entry
1678b779620SKévin Petitendfunc tsp_vector_table
168399fb08fSAndrew Thoelke
1697c88f3f6SAchin Gupta	/*---------------------------------------------
1707c88f3f6SAchin Gupta	 * This entrypoint is used by the TSPD when this
1717c88f3f6SAchin Gupta	 * cpu is to be turned off through a CPU_OFF
1727c88f3f6SAchin Gupta	 * psci call to ask the TSP to perform any
1737c88f3f6SAchin Gupta	 * bookeeping necessary. In the current
1747c88f3f6SAchin Gupta	 * implementation, the TSPD expects the TSP to
1757c88f3f6SAchin Gupta	 * re-initialise its state so nothing is done
1767c88f3f6SAchin Gupta	 * here except for acknowledging the request.
1777c88f3f6SAchin Gupta	 * ---------------------------------------------
1787c88f3f6SAchin Gupta	 */
1790a30cf54SAndrew Thoelkefunc tsp_cpu_off_entry
1807c88f3f6SAchin Gupta	bl	tsp_cpu_off_main
1817c88f3f6SAchin Gupta	restore_args_call_smc
1828b779620SKévin Petitendfunc tsp_cpu_off_entry
1837c88f3f6SAchin Gupta
1847c88f3f6SAchin Gupta	/*---------------------------------------------
185d5f13093SJuan Castillo	 * This entrypoint is used by the TSPD when the
186d5f13093SJuan Castillo	 * system is about to be switched off (through
187d5f13093SJuan Castillo	 * a SYSTEM_OFF psci call) to ask the TSP to
188d5f13093SJuan Castillo	 * perform any necessary bookkeeping.
189d5f13093SJuan Castillo	 * ---------------------------------------------
190d5f13093SJuan Castillo	 */
191d5f13093SJuan Castillofunc tsp_system_off_entry
192d5f13093SJuan Castillo	bl	tsp_system_off_main
193d5f13093SJuan Castillo	restore_args_call_smc
1948b779620SKévin Petitendfunc tsp_system_off_entry
195d5f13093SJuan Castillo
196d5f13093SJuan Castillo	/*---------------------------------------------
197d5f13093SJuan Castillo	 * This entrypoint is used by the TSPD when the
198d5f13093SJuan Castillo	 * system is about to be reset (through a
199d5f13093SJuan Castillo	 * SYSTEM_RESET psci call) to ask the TSP to
200d5f13093SJuan Castillo	 * perform any necessary bookkeeping.
201d5f13093SJuan Castillo	 * ---------------------------------------------
202d5f13093SJuan Castillo	 */
203d5f13093SJuan Castillofunc tsp_system_reset_entry
204d5f13093SJuan Castillo	bl	tsp_system_reset_main
205d5f13093SJuan Castillo	restore_args_call_smc
2068b779620SKévin Petitendfunc tsp_system_reset_entry
207d5f13093SJuan Castillo
208d5f13093SJuan Castillo	/*---------------------------------------------
2097c88f3f6SAchin Gupta	 * This entrypoint is used by the TSPD when this
2107c88f3f6SAchin Gupta	 * cpu is turned on using a CPU_ON psci call to
2117c88f3f6SAchin Gupta	 * ask the TSP to initialise itself i.e. setup
2127c88f3f6SAchin Gupta	 * the mmu, stacks etc. Minimal architectural
2137c88f3f6SAchin Gupta	 * state will be initialised by the TSPD when
2147c88f3f6SAchin Gupta	 * this function is entered i.e. Caches and MMU
2157c88f3f6SAchin Gupta	 * will be turned off, the execution state
2167c88f3f6SAchin Gupta	 * will be aarch64 and exceptions masked.
2177c88f3f6SAchin Gupta	 * ---------------------------------------------
2187c88f3f6SAchin Gupta	 */
2190a30cf54SAndrew Thoelkefunc tsp_cpu_on_entry
2207c88f3f6SAchin Gupta	/* ---------------------------------------------
2217c88f3f6SAchin Gupta	 * Set the exception vector to something sane.
2227c88f3f6SAchin Gupta	 * ---------------------------------------------
2237c88f3f6SAchin Gupta	 */
22457356e90SAchin Gupta	adr	x0, tsp_exceptions
2257c88f3f6SAchin Gupta	msr	vbar_el1, x0
2260c8d4fefSAchin Gupta	isb
2270c8d4fefSAchin Gupta
2280c8d4fefSAchin Gupta	/* Enable the SError interrupt */
2290c8d4fefSAchin Gupta	msr	daifclr, #DAIF_ABT_BIT
2307c88f3f6SAchin Gupta
2317c88f3f6SAchin Gupta	/* ---------------------------------------------
232ec3c1003SAchin Gupta	 * Enable the instruction cache, stack pointer
233ec3c1003SAchin Gupta	 * and data access alignment checks
2347c88f3f6SAchin Gupta	 * ---------------------------------------------
2357c88f3f6SAchin Gupta	 */
236ec3c1003SAchin Gupta	mov	x1, #(SCTLR_I_BIT | SCTLR_A_BIT | SCTLR_SA_BIT)
2377c88f3f6SAchin Gupta	mrs	x0, sctlr_el1
238ec3c1003SAchin Gupta	orr	x0, x0, x1
2397c88f3f6SAchin Gupta	msr	sctlr_el1, x0
2407c88f3f6SAchin Gupta	isb
2417c88f3f6SAchin Gupta
2427c88f3f6SAchin Gupta	/* --------------------------------------------
243b51da821SAchin Gupta	 * Give ourselves a stack whose memory will be
244b51da821SAchin Gupta	 * marked as Normal-IS-WBWA when the MMU is
245b51da821SAchin Gupta	 * enabled.
2467c88f3f6SAchin Gupta	 * --------------------------------------------
2477c88f3f6SAchin Gupta	 */
248fd650ff6SSoby Mathew	bl	plat_set_my_stack
2497c88f3f6SAchin Gupta
250b51da821SAchin Gupta	/* --------------------------------------------
251bb00ea5bSJeenu Viswambharan	 * Enable MMU and D-caches together.
252b51da821SAchin Gupta	 * --------------------------------------------
2537c88f3f6SAchin Gupta	 */
254bb00ea5bSJeenu Viswambharan	mov	x0, #0
255dff8e47aSDan Handley	bl	bl32_plat_enable_mmu
2567c88f3f6SAchin Gupta
2577c88f3f6SAchin Gupta	/* ---------------------------------------------
2587c88f3f6SAchin Gupta	 * Enter C runtime to perform any remaining
2597c88f3f6SAchin Gupta	 * book keeping
2607c88f3f6SAchin Gupta	 * ---------------------------------------------
2617c88f3f6SAchin Gupta	 */
2627c88f3f6SAchin Gupta	bl	tsp_cpu_on_main
2637c88f3f6SAchin Gupta	restore_args_call_smc
2647c88f3f6SAchin Gupta
2657c88f3f6SAchin Gupta	/* Should never reach here */
2667c88f3f6SAchin Guptatsp_cpu_on_entry_panic:
2677c88f3f6SAchin Gupta	b	tsp_cpu_on_entry_panic
2688b779620SKévin Petitendfunc tsp_cpu_on_entry
2697c88f3f6SAchin Gupta
2707c88f3f6SAchin Gupta	/*---------------------------------------------
2717c88f3f6SAchin Gupta	 * This entrypoint is used by the TSPD when this
2727c88f3f6SAchin Gupta	 * cpu is to be suspended through a CPU_SUSPEND
2737c88f3f6SAchin Gupta	 * psci call to ask the TSP to perform any
2747c88f3f6SAchin Gupta	 * bookeeping necessary. In the current
2757c88f3f6SAchin Gupta	 * implementation, the TSPD saves and restores
2767c88f3f6SAchin Gupta	 * the EL1 state.
2777c88f3f6SAchin Gupta	 * ---------------------------------------------
2787c88f3f6SAchin Gupta	 */
2790a30cf54SAndrew Thoelkefunc tsp_cpu_suspend_entry
2807c88f3f6SAchin Gupta	bl	tsp_cpu_suspend_main
2817c88f3f6SAchin Gupta	restore_args_call_smc
2828b779620SKévin Petitendfunc tsp_cpu_suspend_entry
2837c88f3f6SAchin Gupta
28402446137SSoby Mathew	/*-------------------------------------------------
2856cf89021SAchin Gupta	 * This entrypoint is used by the TSPD to pass
28663b8440fSSoby Mathew	 * control for `synchronously` handling a S-EL1
28763b8440fSSoby Mathew	 * Interrupt which was triggered while executing
28863b8440fSSoby Mathew	 * in normal world. 'x0' contains a magic number
28963b8440fSSoby Mathew	 * which indicates this. TSPD expects control to
29063b8440fSSoby Mathew	 * be handed back at the end of interrupt
29163b8440fSSoby Mathew	 * processing. This is done through an SMC.
29263b8440fSSoby Mathew	 * The handover agreement is:
2936cf89021SAchin Gupta	 *
2946cf89021SAchin Gupta	 * 1. PSTATE.DAIF are set upon entry. 'x1' has
2956cf89021SAchin Gupta	 *    the ELR_EL3 from the non-secure state.
2966cf89021SAchin Gupta	 * 2. TSP has to preserve the callee saved
2976cf89021SAchin Gupta	 *    general purpose registers, SP_EL1/EL0 and
2986cf89021SAchin Gupta	 *    LR.
2996cf89021SAchin Gupta	 * 3. TSP has to preserve the system and vfp
3006cf89021SAchin Gupta	 *    registers (if applicable).
3016cf89021SAchin Gupta	 * 4. TSP can use 'x0-x18' to enable its C
3026cf89021SAchin Gupta	 *    runtime.
3036cf89021SAchin Gupta	 * 5. TSP returns to TSPD using an SMC with
30402446137SSoby Mathew	 *    'x0' = TSP_HANDLED_S_EL1_INTR
30502446137SSoby Mathew	 * ------------------------------------------------
3066cf89021SAchin Gupta	 */
30702446137SSoby Mathewfunc	tsp_sel1_intr_entry
3086cf89021SAchin Gupta#if DEBUG
30963b8440fSSoby Mathew	mov_imm	x2, TSP_HANDLE_SEL1_INTR_AND_RETURN
3106cf89021SAchin Gupta	cmp	x0, x2
31102446137SSoby Mathew	b.ne	tsp_sel1_int_entry_panic
3126cf89021SAchin Gupta#endif
31302446137SSoby Mathew	/*-------------------------------------------------
3146cf89021SAchin Gupta	 * Save any previous context needed to perform
3156cf89021SAchin Gupta	 * an exception return from S-EL1 e.g. context
31602446137SSoby Mathew	 * from a previous Non secure Interrupt.
31702446137SSoby Mathew	 * Update statistics and handle the S-EL1
31802446137SSoby Mathew	 * interrupt before returning to the TSPD.
3196cf89021SAchin Gupta	 * IRQ/FIQs are not enabled since that will
3206cf89021SAchin Gupta	 * complicate the implementation. Execution
3216cf89021SAchin Gupta	 * will be transferred back to the normal world
32263b8440fSSoby Mathew	 * in any case. The handler can return 0
32363b8440fSSoby Mathew	 * if the interrupt was handled or TSP_PREEMPTED
32463b8440fSSoby Mathew	 * if the expected interrupt was preempted
32563b8440fSSoby Mathew	 * by an interrupt that should be handled in EL3
32663b8440fSSoby Mathew	 * e.g. Group 0 interrupt in GICv3. In both
32763b8440fSSoby Mathew	 * the cases switch to EL3 using SMC with id
32863b8440fSSoby Mathew	 * TSP_HANDLED_S_EL1_INTR. Any other return value
32963b8440fSSoby Mathew	 * from the handler will result in panic.
33002446137SSoby Mathew	 * ------------------------------------------------
3316cf89021SAchin Gupta	 */
3326cf89021SAchin Gupta	save_eret_context x2 x3
33302446137SSoby Mathew	bl	tsp_update_sync_sel1_intr_stats
33402446137SSoby Mathew	bl	tsp_common_int_handler
33563b8440fSSoby Mathew	/* Check if the S-EL1 interrupt has been handled */
33663b8440fSSoby Mathew	cbnz	x0, tsp_sel1_intr_check_preemption
33763b8440fSSoby Mathew	b	tsp_sel1_intr_return
33863b8440fSSoby Mathewtsp_sel1_intr_check_preemption:
33963b8440fSSoby Mathew	/* Check if the S-EL1 interrupt has been preempted */
34063b8440fSSoby Mathew	mov_imm	x1, TSP_PREEMPTED
34163b8440fSSoby Mathew	cmp	x0, x1
34263b8440fSSoby Mathew	b.ne	tsp_sel1_int_entry_panic
34363b8440fSSoby Mathewtsp_sel1_intr_return:
34463b8440fSSoby Mathew	mov_imm	x0, TSP_HANDLED_S_EL1_INTR
3456cf89021SAchin Gupta	restore_eret_context x2 x3
3466cf89021SAchin Gupta	smc	#0
3476cf89021SAchin Gupta
34863b8440fSSoby Mathew	/* Should never reach here */
34902446137SSoby Mathewtsp_sel1_int_entry_panic:
350a806dad5SJeenu Viswambharan	no_ret	plat_panic_handler
35102446137SSoby Mathewendfunc tsp_sel1_intr_entry
3526cf89021SAchin Gupta
3536cf89021SAchin Gupta	/*---------------------------------------------
3547c88f3f6SAchin Gupta	 * This entrypoint is used by the TSPD when this
3557c88f3f6SAchin Gupta	 * cpu resumes execution after an earlier
3567c88f3f6SAchin Gupta	 * CPU_SUSPEND psci call to ask the TSP to
3577c88f3f6SAchin Gupta	 * restore its saved context. In the current
3587c88f3f6SAchin Gupta	 * implementation, the TSPD saves and restores
3597c88f3f6SAchin Gupta	 * EL1 state so nothing is done here apart from
3607c88f3f6SAchin Gupta	 * acknowledging the request.
3617c88f3f6SAchin Gupta	 * ---------------------------------------------
3627c88f3f6SAchin Gupta	 */
3630a30cf54SAndrew Thoelkefunc tsp_cpu_resume_entry
3647c88f3f6SAchin Gupta	bl	tsp_cpu_resume_main
3657c88f3f6SAchin Gupta	restore_args_call_smc
3661c3ea103SAntonio Nino Diaz
3671c3ea103SAntonio Nino Diaz	/* Should never reach here */
368a806dad5SJeenu Viswambharan	no_ret	plat_panic_handler
3698b779620SKévin Petitendfunc tsp_cpu_resume_entry
3707c88f3f6SAchin Gupta
3717c88f3f6SAchin Gupta	/*---------------------------------------------
3727c88f3f6SAchin Gupta	 * This entrypoint is used by the TSPD to ask
3737c88f3f6SAchin Gupta	 * the TSP to service a fast smc request.
3747c88f3f6SAchin Gupta	 * ---------------------------------------------
3757c88f3f6SAchin Gupta	 */
3760a30cf54SAndrew Thoelkefunc tsp_fast_smc_entry
377239b04faSSoby Mathew	bl	tsp_smc_handler
3787c88f3f6SAchin Gupta	restore_args_call_smc
3791c3ea103SAntonio Nino Diaz
3801c3ea103SAntonio Nino Diaz	/* Should never reach here */
381a806dad5SJeenu Viswambharan	no_ret	plat_panic_handler
3828b779620SKévin Petitendfunc tsp_fast_smc_entry
3837c88f3f6SAchin Gupta
384239b04faSSoby Mathew	/*---------------------------------------------
385239b04faSSoby Mathew	 * This entrypoint is used by the TSPD to ask
38616292f54SDavid Cunado	 * the TSP to service a Yielding SMC request.
387239b04faSSoby Mathew	 * We will enable preemption during execution
388239b04faSSoby Mathew	 * of tsp_smc_handler.
389239b04faSSoby Mathew	 * ---------------------------------------------
390239b04faSSoby Mathew	 */
39116292f54SDavid Cunadofunc tsp_yield_smc_entry
392239b04faSSoby Mathew	msr	daifclr, #DAIF_FIQ_BIT | DAIF_IRQ_BIT
393239b04faSSoby Mathew	bl	tsp_smc_handler
394239b04faSSoby Mathew	msr	daifset, #DAIF_FIQ_BIT | DAIF_IRQ_BIT
395239b04faSSoby Mathew	restore_args_call_smc
3961c3ea103SAntonio Nino Diaz
3971c3ea103SAntonio Nino Diaz	/* Should never reach here */
398a806dad5SJeenu Viswambharan	no_ret	plat_panic_handler
39916292f54SDavid Cunadoendfunc tsp_yield_smc_entry
4003df6012aSDouglas Raillard
4013df6012aSDouglas Raillard	/*---------------------------------------------------------------------
40216292f54SDavid Cunado	 * This entrypoint is used by the TSPD to abort a pre-empted Yielding
4033df6012aSDouglas Raillard	 * SMC. It could be on behalf of non-secure world or because a CPU
4043df6012aSDouglas Raillard	 * suspend/CPU off request needs to abort the preempted SMC.
4053df6012aSDouglas Raillard	 * --------------------------------------------------------------------
4063df6012aSDouglas Raillard	 */
40716292f54SDavid Cunadofunc tsp_abort_yield_smc_entry
4083df6012aSDouglas Raillard
4093df6012aSDouglas Raillard	/*
4103df6012aSDouglas Raillard	 * Exceptions masking is already done by the TSPD when entering this
4113df6012aSDouglas Raillard	 * hook so there is no need to do it here.
4123df6012aSDouglas Raillard	 */
4133df6012aSDouglas Raillard
4143df6012aSDouglas Raillard	/* Reset the stack used by the pre-empted SMC */
4153df6012aSDouglas Raillard	bl	plat_set_my_stack
4163df6012aSDouglas Raillard
4173df6012aSDouglas Raillard	/*
4183df6012aSDouglas Raillard	 * Allow some cleanup such as releasing locks.
4193df6012aSDouglas Raillard	 */
4203df6012aSDouglas Raillard	bl	tsp_abort_smc_handler
4213df6012aSDouglas Raillard
4223df6012aSDouglas Raillard	restore_args_call_smc
4233df6012aSDouglas Raillard
4243df6012aSDouglas Raillard	/* Should never reach here */
4253df6012aSDouglas Raillard	bl	plat_panic_handler
42616292f54SDavid Cunadoendfunc tsp_abort_yield_smc_entry
427