1c11ba852SSoby Mathew /* 2*758ccb80SChris Kay * Copyright (c) 2016-2024, Arm Limited and Contributors. All rights reserved. 3c11ba852SSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5c11ba852SSoby Mathew */ 6c11ba852SSoby Mathew 7c11ba852SSoby Mathew #include <assert.h> 8c11ba852SSoby Mathew #include <stddef.h> 9c11ba852SSoby Mathew #include <stdint.h> 10c11ba852SSoby Mathew #include <string.h> 1109d40e0eSAntonio Nino Diaz 1209d40e0eSAntonio Nino Diaz #include <platform_def.h> 1309d40e0eSAntonio Nino Diaz 1409d40e0eSAntonio Nino Diaz #include <arch.h> 1509d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 1609d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 17*758ccb80SChris Kay #include <common/build_message.h> 1809d40e0eSAntonio Nino Diaz #include <common/debug.h> 1909d40e0eSAntonio Nino Diaz #include <common/runtime_svc.h> 2009d40e0eSAntonio Nino Diaz #include <context.h> 2109d40e0eSAntonio Nino Diaz #include <drivers/console.h> 2209d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h> 230531ada5SBence Szépkúti #include <lib/pmf/pmf.h> 2409d40e0eSAntonio Nino Diaz #include <lib/psci/psci.h> 250531ada5SBence Szépkúti #include <lib/runtime_instr.h> 2609d40e0eSAntonio Nino Diaz #include <lib/utils.h> 2709d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 2809d40e0eSAntonio Nino Diaz #include <platform_sp_min.h> 2909d40e0eSAntonio Nino Diaz #include <services/std_svc.h> 3009d40e0eSAntonio Nino Diaz #include <smccc_helpers.h> 3109d40e0eSAntonio Nino Diaz 32c11ba852SSoby Mathew #include "sp_min_private.h" 33c11ba852SSoby Mathew 340531ada5SBence Szépkúti #if ENABLE_RUNTIME_INSTRUMENTATION 350531ada5SBence Szépkúti PMF_REGISTER_SERVICE_SMC(rt_instr_svc, PMF_RT_INSTR_SVC_ID, 360531ada5SBence Szépkúti RT_INSTR_TOTAL_IDS, PMF_STORE_ENABLE) 370531ada5SBence Szépkúti #endif 380531ada5SBence Szépkúti 39c11ba852SSoby Mathew /* Pointers to per-core cpu contexts */ 40c11ba852SSoby Mathew static void *sp_min_cpu_ctx_ptr[PLATFORM_CORE_COUNT]; 41c11ba852SSoby Mathew 42c11ba852SSoby Mathew /* SP_MIN only stores the non secure smc context */ 43c11ba852SSoby Mathew static smc_ctx_t sp_min_smc_context[PLATFORM_CORE_COUNT]; 44c11ba852SSoby Mathew 45c11ba852SSoby Mathew /****************************************************************************** 468aabea33SPaul Beesley * Define the smccc helper library APIs 47c11ba852SSoby Mathew *****************************************************************************/ 4855074083SEtienne Carriere void *smc_get_ctx(unsigned int security_state) 49c11ba852SSoby Mathew { 50c11ba852SSoby Mathew assert(security_state == NON_SECURE); 51c11ba852SSoby Mathew return &sp_min_smc_context[plat_my_core_pos()]; 52c11ba852SSoby Mathew } 53c11ba852SSoby Mathew 5455074083SEtienne Carriere void smc_set_next_ctx(unsigned int security_state) 55c11ba852SSoby Mathew { 56c11ba852SSoby Mathew assert(security_state == NON_SECURE); 57c11ba852SSoby Mathew /* SP_MIN stores only non secure smc context. Nothing to do here */ 58c11ba852SSoby Mathew } 59c11ba852SSoby Mathew 60c11ba852SSoby Mathew void *smc_get_next_ctx(void) 61c11ba852SSoby Mathew { 62c11ba852SSoby Mathew return &sp_min_smc_context[plat_my_core_pos()]; 63c11ba852SSoby Mathew } 64c11ba852SSoby Mathew 65c11ba852SSoby Mathew /******************************************************************************* 66c11ba852SSoby Mathew * This function returns a pointer to the most recent 'cpu_context' structure 67c11ba852SSoby Mathew * for the calling CPU that was set as the context for the specified security 68c11ba852SSoby Mathew * state. NULL is returned if no such structure has been specified. 69c11ba852SSoby Mathew ******************************************************************************/ 70c11ba852SSoby Mathew void *cm_get_context(uint32_t security_state) 71c11ba852SSoby Mathew { 72c11ba852SSoby Mathew assert(security_state == NON_SECURE); 73c11ba852SSoby Mathew return sp_min_cpu_ctx_ptr[plat_my_core_pos()]; 74c11ba852SSoby Mathew } 75c11ba852SSoby Mathew 76c11ba852SSoby Mathew /******************************************************************************* 77c11ba852SSoby Mathew * This function sets the pointer to the current 'cpu_context' structure for the 78c11ba852SSoby Mathew * specified security state for the calling CPU 79c11ba852SSoby Mathew ******************************************************************************/ 80c11ba852SSoby Mathew void cm_set_context(void *context, uint32_t security_state) 81c11ba852SSoby Mathew { 82c11ba852SSoby Mathew assert(security_state == NON_SECURE); 83c11ba852SSoby Mathew sp_min_cpu_ctx_ptr[plat_my_core_pos()] = context; 84c11ba852SSoby Mathew } 85c11ba852SSoby Mathew 86c11ba852SSoby Mathew /******************************************************************************* 87c11ba852SSoby Mathew * This function returns a pointer to the most recent 'cpu_context' structure 88c11ba852SSoby Mathew * for the CPU identified by `cpu_idx` that was set as the context for the 89c11ba852SSoby Mathew * specified security state. NULL is returned if no such structure has been 90c11ba852SSoby Mathew * specified. 91c11ba852SSoby Mathew ******************************************************************************/ 92c11ba852SSoby Mathew void *cm_get_context_by_index(unsigned int cpu_idx, 93c11ba852SSoby Mathew unsigned int security_state) 94c11ba852SSoby Mathew { 95c11ba852SSoby Mathew assert(security_state == NON_SECURE); 96c11ba852SSoby Mathew return sp_min_cpu_ctx_ptr[cpu_idx]; 97c11ba852SSoby Mathew } 98c11ba852SSoby Mathew 99c11ba852SSoby Mathew /******************************************************************************* 100c11ba852SSoby Mathew * This function sets the pointer to the current 'cpu_context' structure for the 101c11ba852SSoby Mathew * specified security state for the CPU identified by CPU index. 102c11ba852SSoby Mathew ******************************************************************************/ 103c11ba852SSoby Mathew void cm_set_context_by_index(unsigned int cpu_idx, void *context, 104c11ba852SSoby Mathew unsigned int security_state) 105c11ba852SSoby Mathew { 106c11ba852SSoby Mathew assert(security_state == NON_SECURE); 107c11ba852SSoby Mathew sp_min_cpu_ctx_ptr[cpu_idx] = context; 108c11ba852SSoby Mathew } 109c11ba852SSoby Mathew 110c11ba852SSoby Mathew static void copy_cpu_ctx_to_smc_stx(const regs_t *cpu_reg_ctx, 111c11ba852SSoby Mathew smc_ctx_t *next_smc_ctx) 112c11ba852SSoby Mathew { 113c11ba852SSoby Mathew next_smc_ctx->r0 = read_ctx_reg(cpu_reg_ctx, CTX_GPREG_R0); 114ed2c4f4aSManish Pandey next_smc_ctx->r1 = read_ctx_reg(cpu_reg_ctx, CTX_GPREG_R1); 115ed2c4f4aSManish Pandey next_smc_ctx->r2 = read_ctx_reg(cpu_reg_ctx, CTX_GPREG_R2); 116c11ba852SSoby Mathew next_smc_ctx->lr_mon = read_ctx_reg(cpu_reg_ctx, CTX_LR); 117c11ba852SSoby Mathew next_smc_ctx->spsr_mon = read_ctx_reg(cpu_reg_ctx, CTX_SPSR); 118b6285d64SSoby Mathew next_smc_ctx->scr = read_ctx_reg(cpu_reg_ctx, CTX_SCR); 119c11ba852SSoby Mathew } 120c11ba852SSoby Mathew 121c11ba852SSoby Mathew /******************************************************************************* 122c11ba852SSoby Mathew * This function invokes the PSCI library interface to initialize the 123c11ba852SSoby Mathew * non secure cpu context and copies the relevant cpu context register values 124c11ba852SSoby Mathew * to smc context. These registers will get programmed during `smc_exit`. 125c11ba852SSoby Mathew ******************************************************************************/ 126c11ba852SSoby Mathew static void sp_min_prepare_next_image_entry(void) 127c11ba852SSoby Mathew { 128c11ba852SSoby Mathew entry_point_info_t *next_image_info; 129b6285d64SSoby Mathew cpu_context_t *ctx = cm_get_context(NON_SECURE); 130b6285d64SSoby Mathew u_register_t ns_sctlr; 131c11ba852SSoby Mathew 132c11ba852SSoby Mathew /* Program system registers to proceed to non-secure */ 133c11ba852SSoby Mathew next_image_info = sp_min_plat_get_bl33_ep_info(); 134c11ba852SSoby Mathew assert(next_image_info); 135c11ba852SSoby Mathew assert(NON_SECURE == GET_SECURITY_STATE(next_image_info->h.attr)); 136c11ba852SSoby Mathew 137c11ba852SSoby Mathew INFO("SP_MIN: Preparing exit to normal world\n"); 13894e1be2bSStephan Gerhold print_entry_point_info(next_image_info); 139c11ba852SSoby Mathew 140c11ba852SSoby Mathew psci_prepare_next_non_secure_ctx(next_image_info); 141c11ba852SSoby Mathew smc_set_next_ctx(NON_SECURE); 142c11ba852SSoby Mathew 143c11ba852SSoby Mathew /* Copy r0, lr and spsr from cpu context to SMC context */ 144c11ba852SSoby Mathew copy_cpu_ctx_to_smc_stx(get_regs_ctx(cm_get_context(NON_SECURE)), 145c11ba852SSoby Mathew smc_get_next_ctx()); 146b6285d64SSoby Mathew 147b6285d64SSoby Mathew /* Temporarily set the NS bit to access NS SCTLR */ 148b6285d64SSoby Mathew write_scr(read_scr() | SCR_NS_BIT); 149b6285d64SSoby Mathew isb(); 150b6285d64SSoby Mathew ns_sctlr = read_ctx_reg(get_regs_ctx(ctx), CTX_NS_SCTLR); 151b6285d64SSoby Mathew write_sctlr(ns_sctlr); 152b6285d64SSoby Mathew isb(); 153b6285d64SSoby Mathew 154b6285d64SSoby Mathew write_scr(read_scr() & ~SCR_NS_BIT); 155b6285d64SSoby Mathew isb(); 156c11ba852SSoby Mathew } 157c11ba852SSoby Mathew 158c11ba852SSoby Mathew /****************************************************************************** 15958e946aeSSoby Mathew * Implement the ARM Standard Service function to get arguments for a 16058e946aeSSoby Mathew * particular service. 16158e946aeSSoby Mathew *****************************************************************************/ 16258e946aeSSoby Mathew uintptr_t get_arm_std_svc_args(unsigned int svc_mask) 16358e946aeSSoby Mathew { 16458e946aeSSoby Mathew /* Setup the arguments for PSCI Library */ 16558e946aeSSoby Mathew DEFINE_STATIC_PSCI_LIB_ARGS_V1(psci_args, sp_min_warm_entrypoint); 16658e946aeSSoby Mathew 16758e946aeSSoby Mathew /* PSCI is the only ARM Standard Service implemented */ 16858e946aeSSoby Mathew assert(svc_mask == PSCI_FID_MASK); 16958e946aeSSoby Mathew 17058e946aeSSoby Mathew return (uintptr_t)&psci_args; 17158e946aeSSoby Mathew } 17258e946aeSSoby Mathew 17358e946aeSSoby Mathew /****************************************************************************** 174c11ba852SSoby Mathew * The SP_MIN main function. Do the platform and PSCI Library setup. Also 175c11ba852SSoby Mathew * initialize the runtime service framework. 176c11ba852SSoby Mathew *****************************************************************************/ 177c11ba852SSoby Mathew void sp_min_main(void) 178c11ba852SSoby Mathew { 179*758ccb80SChris Kay NOTICE("SP_MIN: %s\n", build_version_string); 180f426fc05SSoby Mathew NOTICE("SP_MIN: %s\n", build_message); 181f426fc05SSoby Mathew 182f426fc05SSoby Mathew /* Perform the SP_MIN platform setup */ 183c11ba852SSoby Mathew sp_min_platform_setup(); 184c11ba852SSoby Mathew 18558e946aeSSoby Mathew /* Initialize the runtime services e.g. psci */ 186c11ba852SSoby Mathew INFO("SP_MIN: Initializing runtime services\n"); 187c11ba852SSoby Mathew runtime_svc_init(); 188c11ba852SSoby Mathew 189c11ba852SSoby Mathew /* 190c11ba852SSoby Mathew * We are ready to enter the next EL. Prepare entry into the image 191c11ba852SSoby Mathew * corresponding to the desired security state after the next ERET. 192c11ba852SSoby Mathew */ 193c11ba852SSoby Mathew sp_min_prepare_next_image_entry(); 19421568304SDimitris Papastamos 19521568304SDimitris Papastamos /* 19621568304SDimitris Papastamos * Perform any platform specific runtime setup prior to cold boot exit 19721568304SDimitris Papastamos * from SP_MIN. 19821568304SDimitris Papastamos */ 19921568304SDimitris Papastamos sp_min_plat_runtime_setup(); 20010d664ceSDimitris Papastamos 20110d664ceSDimitris Papastamos console_flush(); 202c11ba852SSoby Mathew } 203c11ba852SSoby Mathew 204c11ba852SSoby Mathew /****************************************************************************** 205c11ba852SSoby Mathew * This function is invoked during warm boot. Invoke the PSCI library 206c11ba852SSoby Mathew * warm boot entry point which takes care of Architectural and platform setup/ 207c11ba852SSoby Mathew * restore. Copy the relevant cpu_context register values to smc context which 208c11ba852SSoby Mathew * will get programmed during `smc_exit`. 209c11ba852SSoby Mathew *****************************************************************************/ 210c11ba852SSoby Mathew void sp_min_warm_boot(void) 211c11ba852SSoby Mathew { 212c11ba852SSoby Mathew smc_ctx_t *next_smc_ctx; 21388ad1461SDavid Cunado cpu_context_t *ctx = cm_get_context(NON_SECURE); 21488ad1461SDavid Cunado u_register_t ns_sctlr; 215c11ba852SSoby Mathew 216c11ba852SSoby Mathew psci_warmboot_entrypoint(); 217c11ba852SSoby Mathew 218c11ba852SSoby Mathew smc_set_next_ctx(NON_SECURE); 219c11ba852SSoby Mathew 220c11ba852SSoby Mathew next_smc_ctx = smc_get_next_ctx(); 22132f0d3c6SDouglas Raillard zeromem(next_smc_ctx, sizeof(smc_ctx_t)); 222c11ba852SSoby Mathew 223c11ba852SSoby Mathew copy_cpu_ctx_to_smc_stx(get_regs_ctx(cm_get_context(NON_SECURE)), 224c11ba852SSoby Mathew next_smc_ctx); 22588ad1461SDavid Cunado 22688ad1461SDavid Cunado /* Temporarily set the NS bit to access NS SCTLR */ 22788ad1461SDavid Cunado write_scr(read_scr() | SCR_NS_BIT); 22888ad1461SDavid Cunado isb(); 22988ad1461SDavid Cunado ns_sctlr = read_ctx_reg(get_regs_ctx(ctx), CTX_NS_SCTLR); 23088ad1461SDavid Cunado write_sctlr(ns_sctlr); 23188ad1461SDavid Cunado isb(); 23288ad1461SDavid Cunado 23388ad1461SDavid Cunado write_scr(read_scr() & ~SCR_NS_BIT); 23488ad1461SDavid Cunado isb(); 235c11ba852SSoby Mathew } 23671816096SEtienne Carriere 23771816096SEtienne Carriere #if SP_MIN_WITH_SECURE_FIQ 23871816096SEtienne Carriere /****************************************************************************** 23971816096SEtienne Carriere * This function is invoked on secure interrupts. By construction of the 24071816096SEtienne Carriere * SP_MIN, secure interrupts can only be handled when core executes in non 24171816096SEtienne Carriere * secure state. 24271816096SEtienne Carriere *****************************************************************************/ 24371816096SEtienne Carriere void sp_min_fiq(void) 24471816096SEtienne Carriere { 24571816096SEtienne Carriere uint32_t id; 24671816096SEtienne Carriere 24771816096SEtienne Carriere id = plat_ic_acknowledge_interrupt(); 24871816096SEtienne Carriere sp_min_plat_fiq_handler(id); 24971816096SEtienne Carriere plat_ic_end_of_interrupt(id); 25071816096SEtienne Carriere } 25171816096SEtienne Carriere #endif /* SP_MIN_WITH_SECURE_FIQ */ 252