1c11ba852SSoby Mathew /* 232f0d3c6SDouglas Raillard * Copyright (c) 2016-2017, ARM Limited and Contributors. All rights reserved. 3c11ba852SSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5c11ba852SSoby Mathew */ 6c11ba852SSoby Mathew 7c11ba852SSoby Mathew #include <arch.h> 8c11ba852SSoby Mathew #include <arch_helpers.h> 9c11ba852SSoby Mathew #include <assert.h> 10c11ba852SSoby Mathew #include <bl_common.h> 11*10d664ceSDimitris Papastamos #include <console.h> 12c11ba852SSoby Mathew #include <context.h> 13c11ba852SSoby Mathew #include <context_mgmt.h> 14c11ba852SSoby Mathew #include <debug.h> 15c11ba852SSoby Mathew #include <platform.h> 16c11ba852SSoby Mathew #include <platform_def.h> 17c11ba852SSoby Mathew #include <platform_sp_min.h> 18c11ba852SSoby Mathew #include <psci.h> 19c11ba852SSoby Mathew #include <runtime_svc.h> 20c11ba852SSoby Mathew #include <smcc_helpers.h> 21c11ba852SSoby Mathew #include <stddef.h> 22c11ba852SSoby Mathew #include <stdint.h> 23c11ba852SSoby Mathew #include <string.h> 24c11ba852SSoby Mathew #include <types.h> 2532f0d3c6SDouglas Raillard #include <utils.h> 26c11ba852SSoby Mathew #include "sp_min_private.h" 27c11ba852SSoby Mathew 28c11ba852SSoby Mathew /* Pointers to per-core cpu contexts */ 29c11ba852SSoby Mathew static void *sp_min_cpu_ctx_ptr[PLATFORM_CORE_COUNT]; 30c11ba852SSoby Mathew 31c11ba852SSoby Mathew /* SP_MIN only stores the non secure smc context */ 32c11ba852SSoby Mathew static smc_ctx_t sp_min_smc_context[PLATFORM_CORE_COUNT]; 33c11ba852SSoby Mathew 34c11ba852SSoby Mathew /****************************************************************************** 35c11ba852SSoby Mathew * Define the smcc helper library API's 36c11ba852SSoby Mathew *****************************************************************************/ 37c11ba852SSoby Mathew void *smc_get_ctx(int security_state) 38c11ba852SSoby Mathew { 39c11ba852SSoby Mathew assert(security_state == NON_SECURE); 40c11ba852SSoby Mathew return &sp_min_smc_context[plat_my_core_pos()]; 41c11ba852SSoby Mathew } 42c11ba852SSoby Mathew 43c11ba852SSoby Mathew void smc_set_next_ctx(int security_state) 44c11ba852SSoby Mathew { 45c11ba852SSoby Mathew assert(security_state == NON_SECURE); 46c11ba852SSoby Mathew /* SP_MIN stores only non secure smc context. Nothing to do here */ 47c11ba852SSoby Mathew } 48c11ba852SSoby Mathew 49c11ba852SSoby Mathew void *smc_get_next_ctx(void) 50c11ba852SSoby Mathew { 51c11ba852SSoby Mathew return &sp_min_smc_context[plat_my_core_pos()]; 52c11ba852SSoby Mathew } 53c11ba852SSoby Mathew 54c11ba852SSoby Mathew /******************************************************************************* 55c11ba852SSoby Mathew * This function returns a pointer to the most recent 'cpu_context' structure 56c11ba852SSoby Mathew * for the calling CPU that was set as the context for the specified security 57c11ba852SSoby Mathew * state. NULL is returned if no such structure has been specified. 58c11ba852SSoby Mathew ******************************************************************************/ 59c11ba852SSoby Mathew void *cm_get_context(uint32_t security_state) 60c11ba852SSoby Mathew { 61c11ba852SSoby Mathew assert(security_state == NON_SECURE); 62c11ba852SSoby Mathew return sp_min_cpu_ctx_ptr[plat_my_core_pos()]; 63c11ba852SSoby Mathew } 64c11ba852SSoby Mathew 65c11ba852SSoby Mathew /******************************************************************************* 66c11ba852SSoby Mathew * This function sets the pointer to the current 'cpu_context' structure for the 67c11ba852SSoby Mathew * specified security state for the calling CPU 68c11ba852SSoby Mathew ******************************************************************************/ 69c11ba852SSoby Mathew void cm_set_context(void *context, uint32_t security_state) 70c11ba852SSoby Mathew { 71c11ba852SSoby Mathew assert(security_state == NON_SECURE); 72c11ba852SSoby Mathew sp_min_cpu_ctx_ptr[plat_my_core_pos()] = context; 73c11ba852SSoby Mathew } 74c11ba852SSoby Mathew 75c11ba852SSoby Mathew /******************************************************************************* 76c11ba852SSoby Mathew * This function returns a pointer to the most recent 'cpu_context' structure 77c11ba852SSoby Mathew * for the CPU identified by `cpu_idx` that was set as the context for the 78c11ba852SSoby Mathew * specified security state. NULL is returned if no such structure has been 79c11ba852SSoby Mathew * specified. 80c11ba852SSoby Mathew ******************************************************************************/ 81c11ba852SSoby Mathew void *cm_get_context_by_index(unsigned int cpu_idx, 82c11ba852SSoby Mathew unsigned int security_state) 83c11ba852SSoby Mathew { 84c11ba852SSoby Mathew assert(security_state == NON_SECURE); 85c11ba852SSoby Mathew return sp_min_cpu_ctx_ptr[cpu_idx]; 86c11ba852SSoby Mathew } 87c11ba852SSoby Mathew 88c11ba852SSoby Mathew /******************************************************************************* 89c11ba852SSoby Mathew * This function sets the pointer to the current 'cpu_context' structure for the 90c11ba852SSoby Mathew * specified security state for the CPU identified by CPU index. 91c11ba852SSoby Mathew ******************************************************************************/ 92c11ba852SSoby Mathew void cm_set_context_by_index(unsigned int cpu_idx, void *context, 93c11ba852SSoby Mathew unsigned int security_state) 94c11ba852SSoby Mathew { 95c11ba852SSoby Mathew assert(security_state == NON_SECURE); 96c11ba852SSoby Mathew sp_min_cpu_ctx_ptr[cpu_idx] = context; 97c11ba852SSoby Mathew } 98c11ba852SSoby Mathew 99c11ba852SSoby Mathew static void copy_cpu_ctx_to_smc_stx(const regs_t *cpu_reg_ctx, 100c11ba852SSoby Mathew smc_ctx_t *next_smc_ctx) 101c11ba852SSoby Mathew { 102c11ba852SSoby Mathew next_smc_ctx->r0 = read_ctx_reg(cpu_reg_ctx, CTX_GPREG_R0); 103c11ba852SSoby Mathew next_smc_ctx->lr_mon = read_ctx_reg(cpu_reg_ctx, CTX_LR); 104c11ba852SSoby Mathew next_smc_ctx->spsr_mon = read_ctx_reg(cpu_reg_ctx, CTX_SPSR); 105b6285d64SSoby Mathew next_smc_ctx->scr = read_ctx_reg(cpu_reg_ctx, CTX_SCR); 106c11ba852SSoby Mathew } 107c11ba852SSoby Mathew 108c11ba852SSoby Mathew /******************************************************************************* 109c11ba852SSoby Mathew * This function invokes the PSCI library interface to initialize the 110c11ba852SSoby Mathew * non secure cpu context and copies the relevant cpu context register values 111c11ba852SSoby Mathew * to smc context. These registers will get programmed during `smc_exit`. 112c11ba852SSoby Mathew ******************************************************************************/ 113c11ba852SSoby Mathew static void sp_min_prepare_next_image_entry(void) 114c11ba852SSoby Mathew { 115c11ba852SSoby Mathew entry_point_info_t *next_image_info; 116b6285d64SSoby Mathew cpu_context_t *ctx = cm_get_context(NON_SECURE); 117b6285d64SSoby Mathew u_register_t ns_sctlr; 118c11ba852SSoby Mathew 119c11ba852SSoby Mathew /* Program system registers to proceed to non-secure */ 120c11ba852SSoby Mathew next_image_info = sp_min_plat_get_bl33_ep_info(); 121c11ba852SSoby Mathew assert(next_image_info); 122c11ba852SSoby Mathew assert(NON_SECURE == GET_SECURITY_STATE(next_image_info->h.attr)); 123c11ba852SSoby Mathew 124c11ba852SSoby Mathew INFO("SP_MIN: Preparing exit to normal world\n"); 125c11ba852SSoby Mathew 126c11ba852SSoby Mathew psci_prepare_next_non_secure_ctx(next_image_info); 127c11ba852SSoby Mathew smc_set_next_ctx(NON_SECURE); 128c11ba852SSoby Mathew 129c11ba852SSoby Mathew /* Copy r0, lr and spsr from cpu context to SMC context */ 130c11ba852SSoby Mathew copy_cpu_ctx_to_smc_stx(get_regs_ctx(cm_get_context(NON_SECURE)), 131c11ba852SSoby Mathew smc_get_next_ctx()); 132b6285d64SSoby Mathew 133b6285d64SSoby Mathew /* Temporarily set the NS bit to access NS SCTLR */ 134b6285d64SSoby Mathew write_scr(read_scr() | SCR_NS_BIT); 135b6285d64SSoby Mathew isb(); 136b6285d64SSoby Mathew ns_sctlr = read_ctx_reg(get_regs_ctx(ctx), CTX_NS_SCTLR); 137b6285d64SSoby Mathew write_sctlr(ns_sctlr); 138b6285d64SSoby Mathew isb(); 139b6285d64SSoby Mathew 140b6285d64SSoby Mathew write_scr(read_scr() & ~SCR_NS_BIT); 141b6285d64SSoby Mathew isb(); 142c11ba852SSoby Mathew } 143c11ba852SSoby Mathew 144c11ba852SSoby Mathew /****************************************************************************** 14558e946aeSSoby Mathew * Implement the ARM Standard Service function to get arguments for a 14658e946aeSSoby Mathew * particular service. 14758e946aeSSoby Mathew *****************************************************************************/ 14858e946aeSSoby Mathew uintptr_t get_arm_std_svc_args(unsigned int svc_mask) 14958e946aeSSoby Mathew { 15058e946aeSSoby Mathew /* Setup the arguments for PSCI Library */ 15158e946aeSSoby Mathew DEFINE_STATIC_PSCI_LIB_ARGS_V1(psci_args, sp_min_warm_entrypoint); 15258e946aeSSoby Mathew 15358e946aeSSoby Mathew /* PSCI is the only ARM Standard Service implemented */ 15458e946aeSSoby Mathew assert(svc_mask == PSCI_FID_MASK); 15558e946aeSSoby Mathew 15658e946aeSSoby Mathew return (uintptr_t)&psci_args; 15758e946aeSSoby Mathew } 15858e946aeSSoby Mathew 15958e946aeSSoby Mathew /****************************************************************************** 160c11ba852SSoby Mathew * The SP_MIN main function. Do the platform and PSCI Library setup. Also 161c11ba852SSoby Mathew * initialize the runtime service framework. 162c11ba852SSoby Mathew *****************************************************************************/ 163c11ba852SSoby Mathew void sp_min_main(void) 164c11ba852SSoby Mathew { 165f426fc05SSoby Mathew NOTICE("SP_MIN: %s\n", version_string); 166f426fc05SSoby Mathew NOTICE("SP_MIN: %s\n", build_message); 167f426fc05SSoby Mathew 168f426fc05SSoby Mathew /* Perform the SP_MIN platform setup */ 169c11ba852SSoby Mathew sp_min_platform_setup(); 170c11ba852SSoby Mathew 17158e946aeSSoby Mathew /* Initialize the runtime services e.g. psci */ 172c11ba852SSoby Mathew INFO("SP_MIN: Initializing runtime services\n"); 173c11ba852SSoby Mathew runtime_svc_init(); 174c11ba852SSoby Mathew 175c11ba852SSoby Mathew /* 176c11ba852SSoby Mathew * We are ready to enter the next EL. Prepare entry into the image 177c11ba852SSoby Mathew * corresponding to the desired security state after the next ERET. 178c11ba852SSoby Mathew */ 179c11ba852SSoby Mathew sp_min_prepare_next_image_entry(); 18021568304SDimitris Papastamos 18121568304SDimitris Papastamos /* 18221568304SDimitris Papastamos * Perform any platform specific runtime setup prior to cold boot exit 18321568304SDimitris Papastamos * from SP_MIN. 18421568304SDimitris Papastamos */ 18521568304SDimitris Papastamos sp_min_plat_runtime_setup(); 186*10d664ceSDimitris Papastamos 187*10d664ceSDimitris Papastamos console_flush(); 188c11ba852SSoby Mathew } 189c11ba852SSoby Mathew 190c11ba852SSoby Mathew /****************************************************************************** 191c11ba852SSoby Mathew * This function is invoked during warm boot. Invoke the PSCI library 192c11ba852SSoby Mathew * warm boot entry point which takes care of Architectural and platform setup/ 193c11ba852SSoby Mathew * restore. Copy the relevant cpu_context register values to smc context which 194c11ba852SSoby Mathew * will get programmed during `smc_exit`. 195c11ba852SSoby Mathew *****************************************************************************/ 196c11ba852SSoby Mathew void sp_min_warm_boot(void) 197c11ba852SSoby Mathew { 198c11ba852SSoby Mathew smc_ctx_t *next_smc_ctx; 199c11ba852SSoby Mathew 200c11ba852SSoby Mathew psci_warmboot_entrypoint(); 201c11ba852SSoby Mathew 202c11ba852SSoby Mathew smc_set_next_ctx(NON_SECURE); 203c11ba852SSoby Mathew 204c11ba852SSoby Mathew next_smc_ctx = smc_get_next_ctx(); 20532f0d3c6SDouglas Raillard zeromem(next_smc_ctx, sizeof(smc_ctx_t)); 206c11ba852SSoby Mathew 207c11ba852SSoby Mathew copy_cpu_ctx_to_smc_stx(get_regs_ctx(cm_get_context(NON_SECURE)), 208c11ba852SSoby Mathew next_smc_ctx); 209c11ba852SSoby Mathew } 210