1c11ba852SSoby Mathew /* 2085e80ecSAntonio Nino Diaz * Copyright (c) 2016-2018, ARM Limited and Contributors. All rights reserved. 3c11ba852SSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5c11ba852SSoby Mathew */ 6c11ba852SSoby Mathew 7c11ba852SSoby Mathew #include <assert.h> 8c11ba852SSoby Mathew #include <stddef.h> 9c11ba852SSoby Mathew #include <stdint.h> 10c11ba852SSoby Mathew #include <string.h> 11*09d40e0eSAntonio Nino Diaz 12*09d40e0eSAntonio Nino Diaz #include <platform_def.h> 13*09d40e0eSAntonio Nino Diaz 14*09d40e0eSAntonio Nino Diaz #include <arch.h> 15*09d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 16*09d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 17*09d40e0eSAntonio Nino Diaz #include <common/debug.h> 18*09d40e0eSAntonio Nino Diaz #include <common/runtime_svc.h> 19*09d40e0eSAntonio Nino Diaz #include <context.h> 20*09d40e0eSAntonio Nino Diaz #include <drivers/console.h> 21*09d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h> 22*09d40e0eSAntonio Nino Diaz #include <lib/psci/psci.h> 23*09d40e0eSAntonio Nino Diaz #include <lib/utils.h> 24*09d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 25*09d40e0eSAntonio Nino Diaz #include <platform_sp_min.h> 26*09d40e0eSAntonio Nino Diaz #include <services/std_svc.h> 27*09d40e0eSAntonio Nino Diaz #include <smccc_helpers.h> 28*09d40e0eSAntonio Nino Diaz 29c11ba852SSoby Mathew #include "sp_min_private.h" 30c11ba852SSoby Mathew 31c11ba852SSoby Mathew /* Pointers to per-core cpu contexts */ 32c11ba852SSoby Mathew static void *sp_min_cpu_ctx_ptr[PLATFORM_CORE_COUNT]; 33c11ba852SSoby Mathew 34c11ba852SSoby Mathew /* SP_MIN only stores the non secure smc context */ 35c11ba852SSoby Mathew static smc_ctx_t sp_min_smc_context[PLATFORM_CORE_COUNT]; 36c11ba852SSoby Mathew 37c11ba852SSoby Mathew /****************************************************************************** 38085e80ecSAntonio Nino Diaz * Define the smccc helper library API's 39c11ba852SSoby Mathew *****************************************************************************/ 4055074083SEtienne Carriere void *smc_get_ctx(unsigned int security_state) 41c11ba852SSoby Mathew { 42c11ba852SSoby Mathew assert(security_state == NON_SECURE); 43c11ba852SSoby Mathew return &sp_min_smc_context[plat_my_core_pos()]; 44c11ba852SSoby Mathew } 45c11ba852SSoby Mathew 4655074083SEtienne Carriere void smc_set_next_ctx(unsigned int security_state) 47c11ba852SSoby Mathew { 48c11ba852SSoby Mathew assert(security_state == NON_SECURE); 49c11ba852SSoby Mathew /* SP_MIN stores only non secure smc context. Nothing to do here */ 50c11ba852SSoby Mathew } 51c11ba852SSoby Mathew 52c11ba852SSoby Mathew void *smc_get_next_ctx(void) 53c11ba852SSoby Mathew { 54c11ba852SSoby Mathew return &sp_min_smc_context[plat_my_core_pos()]; 55c11ba852SSoby Mathew } 56c11ba852SSoby Mathew 57c11ba852SSoby Mathew /******************************************************************************* 58c11ba852SSoby Mathew * This function returns a pointer to the most recent 'cpu_context' structure 59c11ba852SSoby Mathew * for the calling CPU that was set as the context for the specified security 60c11ba852SSoby Mathew * state. NULL is returned if no such structure has been specified. 61c11ba852SSoby Mathew ******************************************************************************/ 62c11ba852SSoby Mathew void *cm_get_context(uint32_t security_state) 63c11ba852SSoby Mathew { 64c11ba852SSoby Mathew assert(security_state == NON_SECURE); 65c11ba852SSoby Mathew return sp_min_cpu_ctx_ptr[plat_my_core_pos()]; 66c11ba852SSoby Mathew } 67c11ba852SSoby Mathew 68c11ba852SSoby Mathew /******************************************************************************* 69c11ba852SSoby Mathew * This function sets the pointer to the current 'cpu_context' structure for the 70c11ba852SSoby Mathew * specified security state for the calling CPU 71c11ba852SSoby Mathew ******************************************************************************/ 72c11ba852SSoby Mathew void cm_set_context(void *context, uint32_t security_state) 73c11ba852SSoby Mathew { 74c11ba852SSoby Mathew assert(security_state == NON_SECURE); 75c11ba852SSoby Mathew sp_min_cpu_ctx_ptr[plat_my_core_pos()] = context; 76c11ba852SSoby Mathew } 77c11ba852SSoby Mathew 78c11ba852SSoby Mathew /******************************************************************************* 79c11ba852SSoby Mathew * This function returns a pointer to the most recent 'cpu_context' structure 80c11ba852SSoby Mathew * for the CPU identified by `cpu_idx` that was set as the context for the 81c11ba852SSoby Mathew * specified security state. NULL is returned if no such structure has been 82c11ba852SSoby Mathew * specified. 83c11ba852SSoby Mathew ******************************************************************************/ 84c11ba852SSoby Mathew void *cm_get_context_by_index(unsigned int cpu_idx, 85c11ba852SSoby Mathew unsigned int security_state) 86c11ba852SSoby Mathew { 87c11ba852SSoby Mathew assert(security_state == NON_SECURE); 88c11ba852SSoby Mathew return sp_min_cpu_ctx_ptr[cpu_idx]; 89c11ba852SSoby Mathew } 90c11ba852SSoby Mathew 91c11ba852SSoby Mathew /******************************************************************************* 92c11ba852SSoby Mathew * This function sets the pointer to the current 'cpu_context' structure for the 93c11ba852SSoby Mathew * specified security state for the CPU identified by CPU index. 94c11ba852SSoby Mathew ******************************************************************************/ 95c11ba852SSoby Mathew void cm_set_context_by_index(unsigned int cpu_idx, void *context, 96c11ba852SSoby Mathew unsigned int security_state) 97c11ba852SSoby Mathew { 98c11ba852SSoby Mathew assert(security_state == NON_SECURE); 99c11ba852SSoby Mathew sp_min_cpu_ctx_ptr[cpu_idx] = context; 100c11ba852SSoby Mathew } 101c11ba852SSoby Mathew 102c11ba852SSoby Mathew static void copy_cpu_ctx_to_smc_stx(const regs_t *cpu_reg_ctx, 103c11ba852SSoby Mathew smc_ctx_t *next_smc_ctx) 104c11ba852SSoby Mathew { 105c11ba852SSoby Mathew next_smc_ctx->r0 = read_ctx_reg(cpu_reg_ctx, CTX_GPREG_R0); 106ed2c4f4aSManish Pandey next_smc_ctx->r1 = read_ctx_reg(cpu_reg_ctx, CTX_GPREG_R1); 107ed2c4f4aSManish Pandey next_smc_ctx->r2 = read_ctx_reg(cpu_reg_ctx, CTX_GPREG_R2); 108c11ba852SSoby Mathew next_smc_ctx->lr_mon = read_ctx_reg(cpu_reg_ctx, CTX_LR); 109c11ba852SSoby Mathew next_smc_ctx->spsr_mon = read_ctx_reg(cpu_reg_ctx, CTX_SPSR); 110b6285d64SSoby Mathew next_smc_ctx->scr = read_ctx_reg(cpu_reg_ctx, CTX_SCR); 111c11ba852SSoby Mathew } 112c11ba852SSoby Mathew 113c11ba852SSoby Mathew /******************************************************************************* 114c11ba852SSoby Mathew * This function invokes the PSCI library interface to initialize the 115c11ba852SSoby Mathew * non secure cpu context and copies the relevant cpu context register values 116c11ba852SSoby Mathew * to smc context. These registers will get programmed during `smc_exit`. 117c11ba852SSoby Mathew ******************************************************************************/ 118c11ba852SSoby Mathew static void sp_min_prepare_next_image_entry(void) 119c11ba852SSoby Mathew { 120c11ba852SSoby Mathew entry_point_info_t *next_image_info; 121b6285d64SSoby Mathew cpu_context_t *ctx = cm_get_context(NON_SECURE); 122b6285d64SSoby Mathew u_register_t ns_sctlr; 123c11ba852SSoby Mathew 124c11ba852SSoby Mathew /* Program system registers to proceed to non-secure */ 125c11ba852SSoby Mathew next_image_info = sp_min_plat_get_bl33_ep_info(); 126c11ba852SSoby Mathew assert(next_image_info); 127c11ba852SSoby Mathew assert(NON_SECURE == GET_SECURITY_STATE(next_image_info->h.attr)); 128c11ba852SSoby Mathew 129c11ba852SSoby Mathew INFO("SP_MIN: Preparing exit to normal world\n"); 130c11ba852SSoby Mathew 131c11ba852SSoby Mathew psci_prepare_next_non_secure_ctx(next_image_info); 132c11ba852SSoby Mathew smc_set_next_ctx(NON_SECURE); 133c11ba852SSoby Mathew 134c11ba852SSoby Mathew /* Copy r0, lr and spsr from cpu context to SMC context */ 135c11ba852SSoby Mathew copy_cpu_ctx_to_smc_stx(get_regs_ctx(cm_get_context(NON_SECURE)), 136c11ba852SSoby Mathew smc_get_next_ctx()); 137b6285d64SSoby Mathew 138b6285d64SSoby Mathew /* Temporarily set the NS bit to access NS SCTLR */ 139b6285d64SSoby Mathew write_scr(read_scr() | SCR_NS_BIT); 140b6285d64SSoby Mathew isb(); 141b6285d64SSoby Mathew ns_sctlr = read_ctx_reg(get_regs_ctx(ctx), CTX_NS_SCTLR); 142b6285d64SSoby Mathew write_sctlr(ns_sctlr); 143b6285d64SSoby Mathew isb(); 144b6285d64SSoby Mathew 145b6285d64SSoby Mathew write_scr(read_scr() & ~SCR_NS_BIT); 146b6285d64SSoby Mathew isb(); 147c11ba852SSoby Mathew } 148c11ba852SSoby Mathew 149c11ba852SSoby Mathew /****************************************************************************** 15058e946aeSSoby Mathew * Implement the ARM Standard Service function to get arguments for a 15158e946aeSSoby Mathew * particular service. 15258e946aeSSoby Mathew *****************************************************************************/ 15358e946aeSSoby Mathew uintptr_t get_arm_std_svc_args(unsigned int svc_mask) 15458e946aeSSoby Mathew { 15558e946aeSSoby Mathew /* Setup the arguments for PSCI Library */ 15658e946aeSSoby Mathew DEFINE_STATIC_PSCI_LIB_ARGS_V1(psci_args, sp_min_warm_entrypoint); 15758e946aeSSoby Mathew 15858e946aeSSoby Mathew /* PSCI is the only ARM Standard Service implemented */ 15958e946aeSSoby Mathew assert(svc_mask == PSCI_FID_MASK); 16058e946aeSSoby Mathew 16158e946aeSSoby Mathew return (uintptr_t)&psci_args; 16258e946aeSSoby Mathew } 16358e946aeSSoby Mathew 16458e946aeSSoby Mathew /****************************************************************************** 165c11ba852SSoby Mathew * The SP_MIN main function. Do the platform and PSCI Library setup. Also 166c11ba852SSoby Mathew * initialize the runtime service framework. 167c11ba852SSoby Mathew *****************************************************************************/ 168c11ba852SSoby Mathew void sp_min_main(void) 169c11ba852SSoby Mathew { 170f426fc05SSoby Mathew NOTICE("SP_MIN: %s\n", version_string); 171f426fc05SSoby Mathew NOTICE("SP_MIN: %s\n", build_message); 172f426fc05SSoby Mathew 173f426fc05SSoby Mathew /* Perform the SP_MIN platform setup */ 174c11ba852SSoby Mathew sp_min_platform_setup(); 175c11ba852SSoby Mathew 17658e946aeSSoby Mathew /* Initialize the runtime services e.g. psci */ 177c11ba852SSoby Mathew INFO("SP_MIN: Initializing runtime services\n"); 178c11ba852SSoby Mathew runtime_svc_init(); 179c11ba852SSoby Mathew 180c11ba852SSoby Mathew /* 181c11ba852SSoby Mathew * We are ready to enter the next EL. Prepare entry into the image 182c11ba852SSoby Mathew * corresponding to the desired security state after the next ERET. 183c11ba852SSoby Mathew */ 184c11ba852SSoby Mathew sp_min_prepare_next_image_entry(); 18521568304SDimitris Papastamos 18621568304SDimitris Papastamos /* 18721568304SDimitris Papastamos * Perform any platform specific runtime setup prior to cold boot exit 18821568304SDimitris Papastamos * from SP_MIN. 18921568304SDimitris Papastamos */ 19021568304SDimitris Papastamos sp_min_plat_runtime_setup(); 19110d664ceSDimitris Papastamos 19210d664ceSDimitris Papastamos console_flush(); 193c11ba852SSoby Mathew } 194c11ba852SSoby Mathew 195c11ba852SSoby Mathew /****************************************************************************** 196c11ba852SSoby Mathew * This function is invoked during warm boot. Invoke the PSCI library 197c11ba852SSoby Mathew * warm boot entry point which takes care of Architectural and platform setup/ 198c11ba852SSoby Mathew * restore. Copy the relevant cpu_context register values to smc context which 199c11ba852SSoby Mathew * will get programmed during `smc_exit`. 200c11ba852SSoby Mathew *****************************************************************************/ 201c11ba852SSoby Mathew void sp_min_warm_boot(void) 202c11ba852SSoby Mathew { 203c11ba852SSoby Mathew smc_ctx_t *next_smc_ctx; 20488ad1461SDavid Cunado cpu_context_t *ctx = cm_get_context(NON_SECURE); 20588ad1461SDavid Cunado u_register_t ns_sctlr; 206c11ba852SSoby Mathew 207c11ba852SSoby Mathew psci_warmboot_entrypoint(); 208c11ba852SSoby Mathew 209c11ba852SSoby Mathew smc_set_next_ctx(NON_SECURE); 210c11ba852SSoby Mathew 211c11ba852SSoby Mathew next_smc_ctx = smc_get_next_ctx(); 21232f0d3c6SDouglas Raillard zeromem(next_smc_ctx, sizeof(smc_ctx_t)); 213c11ba852SSoby Mathew 214c11ba852SSoby Mathew copy_cpu_ctx_to_smc_stx(get_regs_ctx(cm_get_context(NON_SECURE)), 215c11ba852SSoby Mathew next_smc_ctx); 21688ad1461SDavid Cunado 21788ad1461SDavid Cunado /* Temporarily set the NS bit to access NS SCTLR */ 21888ad1461SDavid Cunado write_scr(read_scr() | SCR_NS_BIT); 21988ad1461SDavid Cunado isb(); 22088ad1461SDavid Cunado ns_sctlr = read_ctx_reg(get_regs_ctx(ctx), CTX_NS_SCTLR); 22188ad1461SDavid Cunado write_sctlr(ns_sctlr); 22288ad1461SDavid Cunado isb(); 22388ad1461SDavid Cunado 22488ad1461SDavid Cunado write_scr(read_scr() & ~SCR_NS_BIT); 22588ad1461SDavid Cunado isb(); 226c11ba852SSoby Mathew } 22771816096SEtienne Carriere 22871816096SEtienne Carriere #if SP_MIN_WITH_SECURE_FIQ 22971816096SEtienne Carriere /****************************************************************************** 23071816096SEtienne Carriere * This function is invoked on secure interrupts. By construction of the 23171816096SEtienne Carriere * SP_MIN, secure interrupts can only be handled when core executes in non 23271816096SEtienne Carriere * secure state. 23371816096SEtienne Carriere *****************************************************************************/ 23471816096SEtienne Carriere void sp_min_fiq(void) 23571816096SEtienne Carriere { 23671816096SEtienne Carriere uint32_t id; 23771816096SEtienne Carriere 23871816096SEtienne Carriere id = plat_ic_acknowledge_interrupt(); 23971816096SEtienne Carriere sp_min_plat_fiq_handler(id); 24071816096SEtienne Carriere plat_ic_end_of_interrupt(id); 24171816096SEtienne Carriere } 24271816096SEtienne Carriere #endif /* SP_MIN_WITH_SECURE_FIQ */ 243