xref: /rk3399_ARM-atf/bl31/bl31.ld.S (revision a1b6db6c62aa500a0f2e3def3b97cda8a59c95e6)
14f6ad66aSAchin Gupta/*
2e83b0cadSDan Handley * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
34f6ad66aSAchin Gupta *
44f6ad66aSAchin Gupta * Redistribution and use in source and binary forms, with or without
54f6ad66aSAchin Gupta * modification, are permitted provided that the following conditions are met:
64f6ad66aSAchin Gupta *
74f6ad66aSAchin Gupta * Redistributions of source code must retain the above copyright notice, this
84f6ad66aSAchin Gupta * list of conditions and the following disclaimer.
94f6ad66aSAchin Gupta *
104f6ad66aSAchin Gupta * Redistributions in binary form must reproduce the above copyright notice,
114f6ad66aSAchin Gupta * this list of conditions and the following disclaimer in the documentation
124f6ad66aSAchin Gupta * and/or other materials provided with the distribution.
134f6ad66aSAchin Gupta *
144f6ad66aSAchin Gupta * Neither the name of ARM nor the names of its contributors may be used
154f6ad66aSAchin Gupta * to endorse or promote products derived from this software without specific
164f6ad66aSAchin Gupta * prior written permission.
174f6ad66aSAchin Gupta *
184f6ad66aSAchin Gupta * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
194f6ad66aSAchin Gupta * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
204f6ad66aSAchin Gupta * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
214f6ad66aSAchin Gupta * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
224f6ad66aSAchin Gupta * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
234f6ad66aSAchin Gupta * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
244f6ad66aSAchin Gupta * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
254f6ad66aSAchin Gupta * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
264f6ad66aSAchin Gupta * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
274f6ad66aSAchin Gupta * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
284f6ad66aSAchin Gupta * POSSIBILITY OF SUCH DAMAGE.
294f6ad66aSAchin Gupta */
304f6ad66aSAchin Gupta
315f0cdb05SDan Handley#include <platform_def.h>
324f6ad66aSAchin Gupta
334f6ad66aSAchin GuptaOUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
344f6ad66aSAchin GuptaOUTPUT_ARCH(PLATFORM_LINKER_ARCH)
359f98aa1aSJeenu ViswambharanENTRY(bl31_entrypoint)
364f6ad66aSAchin Gupta
374f6ad66aSAchin Gupta
384f6ad66aSAchin GuptaMEMORY {
394f6ad66aSAchin Gupta    RAM (rwx): ORIGIN = TZRAM_BASE, LENGTH = TZRAM_SIZE
404f6ad66aSAchin Gupta}
414f6ad66aSAchin Gupta
424f6ad66aSAchin Gupta
434f6ad66aSAchin GuptaSECTIONS
444f6ad66aSAchin Gupta{
454f6ad66aSAchin Gupta    . = BL31_BASE;
468d69a03fSSandrine Bailleux    ASSERT(. == ALIGN(4096),
478d69a03fSSandrine Bailleux           "BL31_BASE address is not aligned on a page boundary.")
484f6ad66aSAchin Gupta
498d69a03fSSandrine Bailleux    ro . : {
508d69a03fSSandrine Bailleux        __RO_START__ = .;
51dccc537aSAndrew Thoelke        *bl31_entrypoint.o(.text*)
52dccc537aSAndrew Thoelke        *(.text*)
538d69a03fSSandrine Bailleux        *(.rodata*)
547421b465SAchin Gupta
55dccc537aSAndrew Thoelke        /* Ensure 8-byte alignment for descriptors and ensure inclusion */
567421b465SAchin Gupta        . = ALIGN(8);
577421b465SAchin Gupta        __RT_SVC_DESCS_START__ = .;
58dccc537aSAndrew Thoelke        KEEP(*(rt_svc_descs))
597421b465SAchin Gupta        __RT_SVC_DESCS_END__ = .;
607421b465SAchin Gupta
61b739f22aSAchin Gupta        *(.vectors)
628d69a03fSSandrine Bailleux        __RO_END_UNALIGNED__ = .;
638d69a03fSSandrine Bailleux        /*
648d69a03fSSandrine Bailleux         * Memory page(s) mapped to this section will be marked as read-only,
658d69a03fSSandrine Bailleux         * executable.  No RW data from the next section must creep in.
668d69a03fSSandrine Bailleux         * Ensure the rest of the current memory page is unused.
678d69a03fSSandrine Bailleux         */
688d69a03fSSandrine Bailleux        . = NEXT(4096);
698d69a03fSSandrine Bailleux        __RO_END__ = .;
704f6ad66aSAchin Gupta    } >RAM
714f6ad66aSAchin Gupta
728d69a03fSSandrine Bailleux    .data . : {
738d69a03fSSandrine Bailleux        __DATA_START__ = .;
74dccc537aSAndrew Thoelke        *(.data*)
758d69a03fSSandrine Bailleux        __DATA_END__ = .;
768d69a03fSSandrine Bailleux    } >RAM
778d69a03fSSandrine Bailleux
78*a1b6db6cSSandrine Bailleux#ifdef BL31_PROGBITS_LIMIT
79*a1b6db6cSSandrine Bailleux    ASSERT(. <= BL31_PROGBITS_LIMIT, "BL3-1 progbits has exceeded its limit.")
80*a1b6db6cSSandrine Bailleux#endif
81*a1b6db6cSSandrine Bailleux
828d69a03fSSandrine Bailleux    stacks (NOLOAD) : {
838d69a03fSSandrine Bailleux        __STACKS_START__ = .;
844f6ad66aSAchin Gupta        *(tzfw_normal_stacks)
858d69a03fSSandrine Bailleux        __STACKS_END__ = .;
864f6ad66aSAchin Gupta    } >RAM
874f6ad66aSAchin Gupta
888d69a03fSSandrine Bailleux    /*
898d69a03fSSandrine Bailleux     * The .bss section gets initialised to 0 at runtime.
908d69a03fSSandrine Bailleux     * Its base address must be 16-byte aligned.
918d69a03fSSandrine Bailleux     */
928d69a03fSSandrine Bailleux    .bss : ALIGN(16) {
938d69a03fSSandrine Bailleux        __BSS_START__ = .;
94dccc537aSAndrew Thoelke        *(.bss*)
954f6ad66aSAchin Gupta        *(COMMON)
968d69a03fSSandrine Bailleux        __BSS_END__ = .;
974f6ad66aSAchin Gupta    } >RAM
984f6ad66aSAchin Gupta
998d69a03fSSandrine Bailleux    /*
100e3fff153SJeenu Viswambharan     * The xlat_table section is for full, aligned page tables (4K).
101a0cd989dSAchin Gupta     * Removing them from .bss avoids forcing 4K alignment on
102a0cd989dSAchin Gupta     * the .bss section and eliminates the unecessary zero init
103a0cd989dSAchin Gupta     */
104a0cd989dSAchin Gupta    xlat_table (NOLOAD) : {
105a0cd989dSAchin Gupta        *(xlat_table)
106a0cd989dSAchin Gupta    } >RAM
107a0cd989dSAchin Gupta
108a0cd989dSAchin Gupta    /*
1098d69a03fSSandrine Bailleux     * The base address of the coherent memory section must be page-aligned (4K)
1108d69a03fSSandrine Bailleux     * to guarantee that the coherent data are stored on their own pages and
1118d69a03fSSandrine Bailleux     * are not mixed with normal data.  This is required to set up the correct
1128d69a03fSSandrine Bailleux     * memory attributes for the coherent data page tables.
1138d69a03fSSandrine Bailleux     */
1148d69a03fSSandrine Bailleux    coherent_ram (NOLOAD) : ALIGN(4096) {
1158d69a03fSSandrine Bailleux        __COHERENT_RAM_START__ = .;
1168d69a03fSSandrine Bailleux        *(tzfw_coherent_mem)
1178d69a03fSSandrine Bailleux        __COHERENT_RAM_END_UNALIGNED__ = .;
1188d69a03fSSandrine Bailleux        /*
1198d69a03fSSandrine Bailleux         * Memory page(s) mapped to this section will be marked
1208d69a03fSSandrine Bailleux         * as device memory.  No other unexpected data must creep in.
1218d69a03fSSandrine Bailleux         * Ensure the rest of the current memory page is unused.
1228d69a03fSSandrine Bailleux         */
1238d69a03fSSandrine Bailleux        . = NEXT(4096);
1248d69a03fSSandrine Bailleux        __COHERENT_RAM_END__ = .;
1254f6ad66aSAchin Gupta    } >RAM
1264f6ad66aSAchin Gupta
1278d69a03fSSandrine Bailleux    __BL31_END__ = .;
1284f6ad66aSAchin Gupta
1298d69a03fSSandrine Bailleux    __BSS_SIZE__ = SIZEOF(.bss);
1308d69a03fSSandrine Bailleux    __COHERENT_RAM_UNALIGNED_SIZE__ =
1318d69a03fSSandrine Bailleux        __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
1324f6ad66aSAchin Gupta
133a37255a2SSandrine Bailleux    ASSERT(. <= BL31_LIMIT, "BL3-1 image has exceeded its limit.")
1344f6ad66aSAchin Gupta}
135