xref: /rk3399_ARM-atf/bl31/bl31.ld.S (revision 8d69a03f6a7db3c437b7cfdd15402627277d8cb4)
14f6ad66aSAchin Gupta/*
24f6ad66aSAchin Gupta * Copyright (c) 2013, ARM Limited. All rights reserved.
34f6ad66aSAchin Gupta *
44f6ad66aSAchin Gupta * Redistribution and use in source and binary forms, with or without
54f6ad66aSAchin Gupta * modification, are permitted provided that the following conditions are met:
64f6ad66aSAchin Gupta *
74f6ad66aSAchin Gupta * Redistributions of source code must retain the above copyright notice, this
84f6ad66aSAchin Gupta * list of conditions and the following disclaimer.
94f6ad66aSAchin Gupta *
104f6ad66aSAchin Gupta * Redistributions in binary form must reproduce the above copyright notice,
114f6ad66aSAchin Gupta * this list of conditions and the following disclaimer in the documentation
124f6ad66aSAchin Gupta * and/or other materials provided with the distribution.
134f6ad66aSAchin Gupta *
144f6ad66aSAchin Gupta * Neither the name of ARM nor the names of its contributors may be used
154f6ad66aSAchin Gupta * to endorse or promote products derived from this software without specific
164f6ad66aSAchin Gupta * prior written permission.
174f6ad66aSAchin Gupta *
184f6ad66aSAchin Gupta * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
194f6ad66aSAchin Gupta * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
204f6ad66aSAchin Gupta * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
214f6ad66aSAchin Gupta * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
224f6ad66aSAchin Gupta * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
234f6ad66aSAchin Gupta * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
244f6ad66aSAchin Gupta * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
254f6ad66aSAchin Gupta * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
264f6ad66aSAchin Gupta * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
274f6ad66aSAchin Gupta * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
284f6ad66aSAchin Gupta * POSSIBILITY OF SUCH DAMAGE.
294f6ad66aSAchin Gupta */
304f6ad66aSAchin Gupta
314f6ad66aSAchin Gupta#include <platform.h>
324f6ad66aSAchin Gupta
334f6ad66aSAchin GuptaOUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
344f6ad66aSAchin GuptaOUTPUT_ARCH(PLATFORM_LINKER_ARCH)
354f6ad66aSAchin Gupta
364f6ad66aSAchin Gupta
374f6ad66aSAchin GuptaMEMORY {
384f6ad66aSAchin Gupta    RAM (rwx): ORIGIN = TZRAM_BASE, LENGTH = TZRAM_SIZE
394f6ad66aSAchin Gupta}
404f6ad66aSAchin Gupta
414f6ad66aSAchin Gupta
424f6ad66aSAchin GuptaSECTIONS
434f6ad66aSAchin Gupta{
444f6ad66aSAchin Gupta    . = BL31_BASE;
45*8d69a03fSSandrine Bailleux    ASSERT(. == ALIGN(4096),
46*8d69a03fSSandrine Bailleux           "BL31_BASE address is not aligned on a page boundary.")
474f6ad66aSAchin Gupta
48*8d69a03fSSandrine Bailleux    ro . : {
49*8d69a03fSSandrine Bailleux        __RO_START__ = .;
50*8d69a03fSSandrine Bailleux        *bl31_entrypoint.o(.text)
514f6ad66aSAchin Gupta        *(.text)
52*8d69a03fSSandrine Bailleux        *(.rodata*)
53*8d69a03fSSandrine Bailleux        __RO_END_UNALIGNED__ = .;
54*8d69a03fSSandrine Bailleux        /*
55*8d69a03fSSandrine Bailleux         * Memory page(s) mapped to this section will be marked as read-only,
56*8d69a03fSSandrine Bailleux         * executable.  No RW data from the next section must creep in.
57*8d69a03fSSandrine Bailleux         * Ensure the rest of the current memory page is unused.
58*8d69a03fSSandrine Bailleux         */
59*8d69a03fSSandrine Bailleux        . = NEXT(4096);
60*8d69a03fSSandrine Bailleux        __RO_END__ = .;
614f6ad66aSAchin Gupta    } >RAM
624f6ad66aSAchin Gupta
63*8d69a03fSSandrine Bailleux    .data . : {
64*8d69a03fSSandrine Bailleux        __DATA_START__ = .;
65*8d69a03fSSandrine Bailleux        *(.data)
66*8d69a03fSSandrine Bailleux        __DATA_END__ = .;
67*8d69a03fSSandrine Bailleux    } >RAM
68*8d69a03fSSandrine Bailleux
69*8d69a03fSSandrine Bailleux    stacks (NOLOAD) : {
70*8d69a03fSSandrine Bailleux        __STACKS_START__ = .;
714f6ad66aSAchin Gupta        *(tzfw_normal_stacks)
72*8d69a03fSSandrine Bailleux        __STACKS_END__ = .;
734f6ad66aSAchin Gupta    } >RAM
744f6ad66aSAchin Gupta
75*8d69a03fSSandrine Bailleux    /*
76*8d69a03fSSandrine Bailleux     * The .bss section gets initialised to 0 at runtime.
77*8d69a03fSSandrine Bailleux     * Its base address must be 16-byte aligned.
78*8d69a03fSSandrine Bailleux     */
79*8d69a03fSSandrine Bailleux    .bss : ALIGN(16) {
80*8d69a03fSSandrine Bailleux        __BSS_START__ = .;
814f6ad66aSAchin Gupta        *(.bss)
824f6ad66aSAchin Gupta        *(COMMON)
83*8d69a03fSSandrine Bailleux        __BSS_END__ = .;
844f6ad66aSAchin Gupta    } >RAM
854f6ad66aSAchin Gupta
86*8d69a03fSSandrine Bailleux    /*
87*8d69a03fSSandrine Bailleux     * The base address of the coherent memory section must be page-aligned (4K)
88*8d69a03fSSandrine Bailleux     * to guarantee that the coherent data are stored on their own pages and
89*8d69a03fSSandrine Bailleux     * are not mixed with normal data.  This is required to set up the correct
90*8d69a03fSSandrine Bailleux     * memory attributes for the coherent data page tables.
91*8d69a03fSSandrine Bailleux     */
92*8d69a03fSSandrine Bailleux    coherent_ram (NOLOAD) : ALIGN(4096) {
93*8d69a03fSSandrine Bailleux        __COHERENT_RAM_START__ = .;
94*8d69a03fSSandrine Bailleux        *(tzfw_coherent_mem)
95*8d69a03fSSandrine Bailleux        __COHERENT_RAM_END_UNALIGNED__ = .;
96*8d69a03fSSandrine Bailleux        /*
97*8d69a03fSSandrine Bailleux         * Memory page(s) mapped to this section will be marked
98*8d69a03fSSandrine Bailleux         * as device memory.  No other unexpected data must creep in.
99*8d69a03fSSandrine Bailleux         * Ensure the rest of the current memory page is unused.
100*8d69a03fSSandrine Bailleux         */
101*8d69a03fSSandrine Bailleux        . = NEXT(4096);
102*8d69a03fSSandrine Bailleux        __COHERENT_RAM_END__ = .;
1034f6ad66aSAchin Gupta    } >RAM
1044f6ad66aSAchin Gupta
105*8d69a03fSSandrine Bailleux    __BL31_END__ = .;
1064f6ad66aSAchin Gupta
107*8d69a03fSSandrine Bailleux    __BSS_SIZE__ = SIZEOF(.bss);
108*8d69a03fSSandrine Bailleux    __COHERENT_RAM_UNALIGNED_SIZE__ =
109*8d69a03fSSandrine Bailleux        __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
1104f6ad66aSAchin Gupta
111*8d69a03fSSandrine Bailleux    ASSERT(. <= BL2_BASE, "BL31 image overlaps BL2 image.")
1124f6ad66aSAchin Gupta}
113