14f6ad66aSAchin Gupta/* 2308d359bSDouglas Raillard * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved. 34f6ad66aSAchin Gupta * 4*82cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 54f6ad66aSAchin Gupta */ 64f6ad66aSAchin Gupta 75f0cdb05SDan Handley#include <platform_def.h> 84f6ad66aSAchin Gupta 94f6ad66aSAchin GuptaOUTPUT_FORMAT(PLATFORM_LINKER_FORMAT) 104f6ad66aSAchin GuptaOUTPUT_ARCH(PLATFORM_LINKER_ARCH) 119f98aa1aSJeenu ViswambharanENTRY(bl31_entrypoint) 124f6ad66aSAchin Gupta 134f6ad66aSAchin Gupta 144f6ad66aSAchin GuptaMEMORY { 15d7fbf132SJuan Castillo RAM (rwx): ORIGIN = BL31_BASE, LENGTH = BL31_LIMIT - BL31_BASE 164f6ad66aSAchin Gupta} 174f6ad66aSAchin Gupta 18ec693569SCaesar Wang#ifdef PLAT_EXTRA_LD_SCRIPT 19ec693569SCaesar Wang#include <plat.ld.S> 20ec693569SCaesar Wang#endif 214f6ad66aSAchin Gupta 224f6ad66aSAchin GuptaSECTIONS 234f6ad66aSAchin Gupta{ 244f6ad66aSAchin Gupta . = BL31_BASE; 258d69a03fSSandrine Bailleux ASSERT(. == ALIGN(4096), 268d69a03fSSandrine Bailleux "BL31_BASE address is not aligned on a page boundary.") 274f6ad66aSAchin Gupta 285d1c104fSSandrine Bailleux#if SEPARATE_CODE_AND_RODATA 295d1c104fSSandrine Bailleux .text . : { 305d1c104fSSandrine Bailleux __TEXT_START__ = .; 315d1c104fSSandrine Bailleux *bl31_entrypoint.o(.text*) 325d1c104fSSandrine Bailleux *(.text*) 335d1c104fSSandrine Bailleux *(.vectors) 345d1c104fSSandrine Bailleux . = NEXT(4096); 355d1c104fSSandrine Bailleux __TEXT_END__ = .; 365d1c104fSSandrine Bailleux } >RAM 375d1c104fSSandrine Bailleux 385d1c104fSSandrine Bailleux .rodata . : { 395d1c104fSSandrine Bailleux __RODATA_START__ = .; 405d1c104fSSandrine Bailleux *(.rodata*) 415d1c104fSSandrine Bailleux 425d1c104fSSandrine Bailleux /* Ensure 8-byte alignment for descriptors and ensure inclusion */ 435d1c104fSSandrine Bailleux . = ALIGN(8); 445d1c104fSSandrine Bailleux __RT_SVC_DESCS_START__ = .; 455d1c104fSSandrine Bailleux KEEP(*(rt_svc_descs)) 465d1c104fSSandrine Bailleux __RT_SVC_DESCS_END__ = .; 475d1c104fSSandrine Bailleux 485d1c104fSSandrine Bailleux#if ENABLE_PMF 495d1c104fSSandrine Bailleux /* Ensure 8-byte alignment for descriptors and ensure inclusion */ 505d1c104fSSandrine Bailleux . = ALIGN(8); 515d1c104fSSandrine Bailleux __PMF_SVC_DESCS_START__ = .; 525d1c104fSSandrine Bailleux KEEP(*(pmf_svc_descs)) 535d1c104fSSandrine Bailleux __PMF_SVC_DESCS_END__ = .; 545d1c104fSSandrine Bailleux#endif /* ENABLE_PMF */ 555d1c104fSSandrine Bailleux 565d1c104fSSandrine Bailleux /* 575d1c104fSSandrine Bailleux * Ensure 8-byte alignment for cpu_ops so that its fields are also 585d1c104fSSandrine Bailleux * aligned. Also ensure cpu_ops inclusion. 595d1c104fSSandrine Bailleux */ 605d1c104fSSandrine Bailleux . = ALIGN(8); 615d1c104fSSandrine Bailleux __CPU_OPS_START__ = .; 625d1c104fSSandrine Bailleux KEEP(*(cpu_ops)) 635d1c104fSSandrine Bailleux __CPU_OPS_END__ = .; 645d1c104fSSandrine Bailleux 655d1c104fSSandrine Bailleux . = NEXT(4096); 665d1c104fSSandrine Bailleux __RODATA_END__ = .; 675d1c104fSSandrine Bailleux } >RAM 685d1c104fSSandrine Bailleux#else 698d69a03fSSandrine Bailleux ro . : { 708d69a03fSSandrine Bailleux __RO_START__ = .; 71dccc537aSAndrew Thoelke *bl31_entrypoint.o(.text*) 72dccc537aSAndrew Thoelke *(.text*) 738d69a03fSSandrine Bailleux *(.rodata*) 747421b465SAchin Gupta 75dccc537aSAndrew Thoelke /* Ensure 8-byte alignment for descriptors and ensure inclusion */ 767421b465SAchin Gupta . = ALIGN(8); 777421b465SAchin Gupta __RT_SVC_DESCS_START__ = .; 78dccc537aSAndrew Thoelke KEEP(*(rt_svc_descs)) 797421b465SAchin Gupta __RT_SVC_DESCS_END__ = .; 807421b465SAchin Gupta 81a31d8983SYatharth Kochar#if ENABLE_PMF 82a31d8983SYatharth Kochar /* Ensure 8-byte alignment for descriptors and ensure inclusion */ 83a31d8983SYatharth Kochar . = ALIGN(8); 84a31d8983SYatharth Kochar __PMF_SVC_DESCS_START__ = .; 85a31d8983SYatharth Kochar KEEP(*(pmf_svc_descs)) 86a31d8983SYatharth Kochar __PMF_SVC_DESCS_END__ = .; 87a31d8983SYatharth Kochar#endif /* ENABLE_PMF */ 88a31d8983SYatharth Kochar 899b476841SSoby Mathew /* 909b476841SSoby Mathew * Ensure 8-byte alignment for cpu_ops so that its fields are also 919b476841SSoby Mathew * aligned. Also ensure cpu_ops inclusion. 929b476841SSoby Mathew */ 939b476841SSoby Mathew . = ALIGN(8); 949b476841SSoby Mathew __CPU_OPS_START__ = .; 959b476841SSoby Mathew KEEP(*(cpu_ops)) 969b476841SSoby Mathew __CPU_OPS_END__ = .; 979b476841SSoby Mathew 98b739f22aSAchin Gupta *(.vectors) 998d69a03fSSandrine Bailleux __RO_END_UNALIGNED__ = .; 1008d69a03fSSandrine Bailleux /* 1018d69a03fSSandrine Bailleux * Memory page(s) mapped to this section will be marked as read-only, 1028d69a03fSSandrine Bailleux * executable. No RW data from the next section must creep in. 1038d69a03fSSandrine Bailleux * Ensure the rest of the current memory page is unused. 1048d69a03fSSandrine Bailleux */ 1058d69a03fSSandrine Bailleux . = NEXT(4096); 1068d69a03fSSandrine Bailleux __RO_END__ = .; 1074f6ad66aSAchin Gupta } >RAM 1085d1c104fSSandrine Bailleux#endif 1094f6ad66aSAchin Gupta 1109b476841SSoby Mathew ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__, 1119b476841SSoby Mathew "cpu_ops not defined for this platform.") 1129b476841SSoby Mathew 11354dc71e7SAchin Gupta /* 11454dc71e7SAchin Gupta * Define a linker symbol to mark start of the RW memory area for this 11554dc71e7SAchin Gupta * image. 11654dc71e7SAchin Gupta */ 11754dc71e7SAchin Gupta __RW_START__ = . ; 11854dc71e7SAchin Gupta 11951faada7SDouglas Raillard /* 12051faada7SDouglas Raillard * .data must be placed at a lower address than the stacks if the stack 12151faada7SDouglas Raillard * protector is enabled. Alternatively, the .data.stack_protector_canary 12251faada7SDouglas Raillard * section can be placed independently of the main .data section. 12351faada7SDouglas Raillard */ 1248d69a03fSSandrine Bailleux .data . : { 1258d69a03fSSandrine Bailleux __DATA_START__ = .; 126dccc537aSAndrew Thoelke *(.data*) 1278d69a03fSSandrine Bailleux __DATA_END__ = .; 1288d69a03fSSandrine Bailleux } >RAM 1298d69a03fSSandrine Bailleux 130a1b6db6cSSandrine Bailleux#ifdef BL31_PROGBITS_LIMIT 131d178637dSJuan Castillo ASSERT(. <= BL31_PROGBITS_LIMIT, "BL31 progbits has exceeded its limit.") 132a1b6db6cSSandrine Bailleux#endif 133a1b6db6cSSandrine Bailleux 1348d69a03fSSandrine Bailleux stacks (NOLOAD) : { 1358d69a03fSSandrine Bailleux __STACKS_START__ = .; 1364f6ad66aSAchin Gupta *(tzfw_normal_stacks) 1378d69a03fSSandrine Bailleux __STACKS_END__ = .; 1384f6ad66aSAchin Gupta } >RAM 1394f6ad66aSAchin Gupta 1408d69a03fSSandrine Bailleux /* 1418d69a03fSSandrine Bailleux * The .bss section gets initialised to 0 at runtime. 142308d359bSDouglas Raillard * Its base address should be 16-byte aligned for better performance of the 143308d359bSDouglas Raillard * zero-initialization code. 1448d69a03fSSandrine Bailleux */ 145ee7b35c4SAndrew Thoelke .bss (NOLOAD) : ALIGN(16) { 1468d69a03fSSandrine Bailleux __BSS_START__ = .; 147dccc537aSAndrew Thoelke *(.bss*) 1484f6ad66aSAchin Gupta *(COMMON) 149ee7b35c4SAndrew Thoelke#if !USE_COHERENT_MEM 150ee7b35c4SAndrew Thoelke /* 151ee7b35c4SAndrew Thoelke * Bakery locks are stored in normal .bss memory 152ee7b35c4SAndrew Thoelke * 153ee7b35c4SAndrew Thoelke * Each lock's data is spread across multiple cache lines, one per CPU, 154ee7b35c4SAndrew Thoelke * but multiple locks can share the same cache line. 155ee7b35c4SAndrew Thoelke * The compiler will allocate enough memory for one CPU's bakery locks, 156ee7b35c4SAndrew Thoelke * the remaining cache lines are allocated by the linker script 157ee7b35c4SAndrew Thoelke */ 158ee7b35c4SAndrew Thoelke . = ALIGN(CACHE_WRITEBACK_GRANULE); 159ee7b35c4SAndrew Thoelke __BAKERY_LOCK_START__ = .; 160ee7b35c4SAndrew Thoelke *(bakery_lock) 161ee7b35c4SAndrew Thoelke . = ALIGN(CACHE_WRITEBACK_GRANULE); 1627173f5f6SVikram Kanigiri __PERCPU_BAKERY_LOCK_SIZE__ = ABSOLUTE(. - __BAKERY_LOCK_START__); 163ee7b35c4SAndrew Thoelke . = . + (__PERCPU_BAKERY_LOCK_SIZE__ * (PLATFORM_CORE_COUNT - 1)); 164ee7b35c4SAndrew Thoelke __BAKERY_LOCK_END__ = .; 165ee7b35c4SAndrew Thoelke#ifdef PLAT_PERCPU_BAKERY_LOCK_SIZE 166ee7b35c4SAndrew Thoelke ASSERT(__PERCPU_BAKERY_LOCK_SIZE__ == PLAT_PERCPU_BAKERY_LOCK_SIZE, 167ee7b35c4SAndrew Thoelke "PLAT_PERCPU_BAKERY_LOCK_SIZE does not match bakery lock requirements"); 168ee7b35c4SAndrew Thoelke#endif 169ee7b35c4SAndrew Thoelke#endif 170a31d8983SYatharth Kochar 171a31d8983SYatharth Kochar#if ENABLE_PMF 172a31d8983SYatharth Kochar /* 173a31d8983SYatharth Kochar * Time-stamps are stored in normal .bss memory 174a31d8983SYatharth Kochar * 175a31d8983SYatharth Kochar * The compiler will allocate enough memory for one CPU's time-stamps, 176a31d8983SYatharth Kochar * the remaining memory for other CPU's is allocated by the 177a31d8983SYatharth Kochar * linker script 178a31d8983SYatharth Kochar */ 179a31d8983SYatharth Kochar . = ALIGN(CACHE_WRITEBACK_GRANULE); 180a31d8983SYatharth Kochar __PMF_TIMESTAMP_START__ = .; 181a31d8983SYatharth Kochar KEEP(*(pmf_timestamp_array)) 182a31d8983SYatharth Kochar . = ALIGN(CACHE_WRITEBACK_GRANULE); 183a31d8983SYatharth Kochar __PMF_PERCPU_TIMESTAMP_END__ = .; 184a31d8983SYatharth Kochar __PERCPU_TIMESTAMP_SIZE__ = ABSOLUTE(. - __PMF_TIMESTAMP_START__); 185a31d8983SYatharth Kochar . = . + (__PERCPU_TIMESTAMP_SIZE__ * (PLATFORM_CORE_COUNT - 1)); 186a31d8983SYatharth Kochar __PMF_TIMESTAMP_END__ = .; 187a31d8983SYatharth Kochar#endif /* ENABLE_PMF */ 1888d69a03fSSandrine Bailleux __BSS_END__ = .; 1894f6ad66aSAchin Gupta } >RAM 1904f6ad66aSAchin Gupta 1918d69a03fSSandrine Bailleux /* 192e3fff153SJeenu Viswambharan * The xlat_table section is for full, aligned page tables (4K). 193a0cd989dSAchin Gupta * Removing them from .bss avoids forcing 4K alignment on 194a0cd989dSAchin Gupta * the .bss section and eliminates the unecessary zero init 195a0cd989dSAchin Gupta */ 196a0cd989dSAchin Gupta xlat_table (NOLOAD) : { 197a0cd989dSAchin Gupta *(xlat_table) 198a0cd989dSAchin Gupta } >RAM 199a0cd989dSAchin Gupta 200ab8707e6SSoby Mathew#if USE_COHERENT_MEM 201a0cd989dSAchin Gupta /* 2028d69a03fSSandrine Bailleux * The base address of the coherent memory section must be page-aligned (4K) 2038d69a03fSSandrine Bailleux * to guarantee that the coherent data are stored on their own pages and 2048d69a03fSSandrine Bailleux * are not mixed with normal data. This is required to set up the correct 2058d69a03fSSandrine Bailleux * memory attributes for the coherent data page tables. 2068d69a03fSSandrine Bailleux */ 2078d69a03fSSandrine Bailleux coherent_ram (NOLOAD) : ALIGN(4096) { 2088d69a03fSSandrine Bailleux __COHERENT_RAM_START__ = .; 209ee7b35c4SAndrew Thoelke /* 210ee7b35c4SAndrew Thoelke * Bakery locks are stored in coherent memory 211ee7b35c4SAndrew Thoelke * 212ee7b35c4SAndrew Thoelke * Each lock's data is contiguous and fully allocated by the compiler 213ee7b35c4SAndrew Thoelke */ 214ee7b35c4SAndrew Thoelke *(bakery_lock) 2158d69a03fSSandrine Bailleux *(tzfw_coherent_mem) 2168d69a03fSSandrine Bailleux __COHERENT_RAM_END_UNALIGNED__ = .; 2178d69a03fSSandrine Bailleux /* 2188d69a03fSSandrine Bailleux * Memory page(s) mapped to this section will be marked 2198d69a03fSSandrine Bailleux * as device memory. No other unexpected data must creep in. 2208d69a03fSSandrine Bailleux * Ensure the rest of the current memory page is unused. 2218d69a03fSSandrine Bailleux */ 2228d69a03fSSandrine Bailleux . = NEXT(4096); 2238d69a03fSSandrine Bailleux __COHERENT_RAM_END__ = .; 2244f6ad66aSAchin Gupta } >RAM 225ab8707e6SSoby Mathew#endif 2264f6ad66aSAchin Gupta 22754dc71e7SAchin Gupta /* 22854dc71e7SAchin Gupta * Define a linker symbol to mark end of the RW memory area for this 22954dc71e7SAchin Gupta * image. 23054dc71e7SAchin Gupta */ 23154dc71e7SAchin Gupta __RW_END__ = .; 2328d69a03fSSandrine Bailleux __BL31_END__ = .; 2334f6ad66aSAchin Gupta 2348d69a03fSSandrine Bailleux __BSS_SIZE__ = SIZEOF(.bss); 235ab8707e6SSoby Mathew#if USE_COHERENT_MEM 2368d69a03fSSandrine Bailleux __COHERENT_RAM_UNALIGNED_SIZE__ = 2378d69a03fSSandrine Bailleux __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__; 238ab8707e6SSoby Mathew#endif 2394f6ad66aSAchin Gupta 240d178637dSJuan Castillo ASSERT(. <= BL31_LIMIT, "BL31 image has exceeded its limit.") 2414f6ad66aSAchin Gupta} 242