14f6ad66aSAchin Gupta/* 2883d1b5dSAntonio Nino Diaz * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved. 34f6ad66aSAchin Gupta * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 54f6ad66aSAchin Gupta */ 64f6ad66aSAchin Gupta 75f0cdb05SDan Handley#include <platform_def.h> 8*09d40e0eSAntonio Nino Diaz 9*09d40e0eSAntonio Nino Diaz#include <lib/xlat_tables/xlat_tables_defs.h> 104f6ad66aSAchin Gupta 114f6ad66aSAchin GuptaOUTPUT_FORMAT(PLATFORM_LINKER_FORMAT) 124f6ad66aSAchin GuptaOUTPUT_ARCH(PLATFORM_LINKER_ARCH) 139f98aa1aSJeenu ViswambharanENTRY(bl31_entrypoint) 144f6ad66aSAchin Gupta 154f6ad66aSAchin Gupta 164f6ad66aSAchin GuptaMEMORY { 17d7fbf132SJuan Castillo RAM (rwx): ORIGIN = BL31_BASE, LENGTH = BL31_LIMIT - BL31_BASE 184f6ad66aSAchin Gupta} 194f6ad66aSAchin Gupta 20ec693569SCaesar Wang#ifdef PLAT_EXTRA_LD_SCRIPT 21ec693569SCaesar Wang#include <plat.ld.S> 22ec693569SCaesar Wang#endif 234f6ad66aSAchin Gupta 244f6ad66aSAchin GuptaSECTIONS 254f6ad66aSAchin Gupta{ 264f6ad66aSAchin Gupta . = BL31_BASE; 27a2aedac2SAntonio Nino Diaz ASSERT(. == ALIGN(PAGE_SIZE), 288d69a03fSSandrine Bailleux "BL31_BASE address is not aligned on a page boundary.") 294f6ad66aSAchin Gupta 30931f7c61SSoby Mathew __BL31_START__ = .; 31931f7c61SSoby Mathew 325d1c104fSSandrine Bailleux#if SEPARATE_CODE_AND_RODATA 335d1c104fSSandrine Bailleux .text . : { 345d1c104fSSandrine Bailleux __TEXT_START__ = .; 355d1c104fSSandrine Bailleux *bl31_entrypoint.o(.text*) 365d1c104fSSandrine Bailleux *(.text*) 375d1c104fSSandrine Bailleux *(.vectors) 385629b2b1SRoberto Vargas . = ALIGN(PAGE_SIZE); 395d1c104fSSandrine Bailleux __TEXT_END__ = .; 405d1c104fSSandrine Bailleux } >RAM 415d1c104fSSandrine Bailleux 425d1c104fSSandrine Bailleux .rodata . : { 435d1c104fSSandrine Bailleux __RODATA_START__ = .; 445d1c104fSSandrine Bailleux *(.rodata*) 455d1c104fSSandrine Bailleux 465d1c104fSSandrine Bailleux /* Ensure 8-byte alignment for descriptors and ensure inclusion */ 475d1c104fSSandrine Bailleux . = ALIGN(8); 485d1c104fSSandrine Bailleux __RT_SVC_DESCS_START__ = .; 495d1c104fSSandrine Bailleux KEEP(*(rt_svc_descs)) 505d1c104fSSandrine Bailleux __RT_SVC_DESCS_END__ = .; 515d1c104fSSandrine Bailleux 525d1c104fSSandrine Bailleux#if ENABLE_PMF 535d1c104fSSandrine Bailleux /* Ensure 8-byte alignment for descriptors and ensure inclusion */ 545d1c104fSSandrine Bailleux . = ALIGN(8); 555d1c104fSSandrine Bailleux __PMF_SVC_DESCS_START__ = .; 565d1c104fSSandrine Bailleux KEEP(*(pmf_svc_descs)) 575d1c104fSSandrine Bailleux __PMF_SVC_DESCS_END__ = .; 585d1c104fSSandrine Bailleux#endif /* ENABLE_PMF */ 595d1c104fSSandrine Bailleux 605d1c104fSSandrine Bailleux /* 615d1c104fSSandrine Bailleux * Ensure 8-byte alignment for cpu_ops so that its fields are also 625d1c104fSSandrine Bailleux * aligned. Also ensure cpu_ops inclusion. 635d1c104fSSandrine Bailleux */ 645d1c104fSSandrine Bailleux . = ALIGN(8); 655d1c104fSSandrine Bailleux __CPU_OPS_START__ = .; 665d1c104fSSandrine Bailleux KEEP(*(cpu_ops)) 675d1c104fSSandrine Bailleux __CPU_OPS_END__ = .; 685d1c104fSSandrine Bailleux 69931f7c61SSoby Mathew /* 705bfac4fcSSoby Mathew * Keep the .got section in the RO section as it is patched 71931f7c61SSoby Mathew * prior to enabling the MMU and having the .got in RO is better for 725bfac4fcSSoby Mathew * security. GOT is a table of addresses so ensure 8-byte alignment. 73931f7c61SSoby Mathew */ 745bfac4fcSSoby Mathew . = ALIGN(8); 75931f7c61SSoby Mathew __GOT_START__ = .; 76931f7c61SSoby Mathew *(.got) 77931f7c61SSoby Mathew __GOT_END__ = .; 78931f7c61SSoby Mathew 798e743bcdSJeenu Viswambharan /* Place pubsub sections for events */ 808e743bcdSJeenu Viswambharan . = ALIGN(8); 81*09d40e0eSAntonio Nino Diaz#include <lib/el3_runtime/pubsub_events.h> 828e743bcdSJeenu Viswambharan 835629b2b1SRoberto Vargas . = ALIGN(PAGE_SIZE); 845d1c104fSSandrine Bailleux __RODATA_END__ = .; 855d1c104fSSandrine Bailleux } >RAM 865d1c104fSSandrine Bailleux#else 878d69a03fSSandrine Bailleux ro . : { 888d69a03fSSandrine Bailleux __RO_START__ = .; 89dccc537aSAndrew Thoelke *bl31_entrypoint.o(.text*) 90dccc537aSAndrew Thoelke *(.text*) 918d69a03fSSandrine Bailleux *(.rodata*) 927421b465SAchin Gupta 93dccc537aSAndrew Thoelke /* Ensure 8-byte alignment for descriptors and ensure inclusion */ 947421b465SAchin Gupta . = ALIGN(8); 957421b465SAchin Gupta __RT_SVC_DESCS_START__ = .; 96dccc537aSAndrew Thoelke KEEP(*(rt_svc_descs)) 977421b465SAchin Gupta __RT_SVC_DESCS_END__ = .; 987421b465SAchin Gupta 99a31d8983SYatharth Kochar#if ENABLE_PMF 100a31d8983SYatharth Kochar /* Ensure 8-byte alignment for descriptors and ensure inclusion */ 101a31d8983SYatharth Kochar . = ALIGN(8); 102a31d8983SYatharth Kochar __PMF_SVC_DESCS_START__ = .; 103a31d8983SYatharth Kochar KEEP(*(pmf_svc_descs)) 104a31d8983SYatharth Kochar __PMF_SVC_DESCS_END__ = .; 105a31d8983SYatharth Kochar#endif /* ENABLE_PMF */ 106a31d8983SYatharth Kochar 1079b476841SSoby Mathew /* 1089b476841SSoby Mathew * Ensure 8-byte alignment for cpu_ops so that its fields are also 1099b476841SSoby Mathew * aligned. Also ensure cpu_ops inclusion. 1109b476841SSoby Mathew */ 1119b476841SSoby Mathew . = ALIGN(8); 1129b476841SSoby Mathew __CPU_OPS_START__ = .; 1139b476841SSoby Mathew KEEP(*(cpu_ops)) 1149b476841SSoby Mathew __CPU_OPS_END__ = .; 1159b476841SSoby Mathew 1165bfac4fcSSoby Mathew /* 1175bfac4fcSSoby Mathew * Keep the .got section in the RO section as it is patched 1185bfac4fcSSoby Mathew * prior to enabling the MMU and having the .got in RO is better for 1195bfac4fcSSoby Mathew * security. GOT is a table of addresses so ensure 8-byte alignment. 1205bfac4fcSSoby Mathew */ 1215bfac4fcSSoby Mathew . = ALIGN(8); 1225bfac4fcSSoby Mathew __GOT_START__ = .; 1235bfac4fcSSoby Mathew *(.got) 1245bfac4fcSSoby Mathew __GOT_END__ = .; 1255bfac4fcSSoby Mathew 1268e743bcdSJeenu Viswambharan /* Place pubsub sections for events */ 1278e743bcdSJeenu Viswambharan . = ALIGN(8); 128*09d40e0eSAntonio Nino Diaz#include <lib/el3_runtime/pubsub_events.h> 1298e743bcdSJeenu Viswambharan 130b739f22aSAchin Gupta *(.vectors) 1318d69a03fSSandrine Bailleux __RO_END_UNALIGNED__ = .; 1328d69a03fSSandrine Bailleux /* 1338d69a03fSSandrine Bailleux * Memory page(s) mapped to this section will be marked as read-only, 1348d69a03fSSandrine Bailleux * executable. No RW data from the next section must creep in. 1358d69a03fSSandrine Bailleux * Ensure the rest of the current memory page is unused. 1368d69a03fSSandrine Bailleux */ 1375629b2b1SRoberto Vargas . = ALIGN(PAGE_SIZE); 1388d69a03fSSandrine Bailleux __RO_END__ = .; 1394f6ad66aSAchin Gupta } >RAM 1405d1c104fSSandrine Bailleux#endif 1414f6ad66aSAchin Gupta 1429b476841SSoby Mathew ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__, 1439b476841SSoby Mathew "cpu_ops not defined for this platform.") 1449b476841SSoby Mathew 1452fccb228SAntonio Nino Diaz#if ENABLE_SPM 1462fccb228SAntonio Nino Diaz /* 1472fccb228SAntonio Nino Diaz * Exception vectors of the SPM shim layer. They must be aligned to a 2K 1482fccb228SAntonio Nino Diaz * address, but we need to place them in a separate page so that we can set 1492fccb228SAntonio Nino Diaz * individual permissions to them, so the actual alignment needed is 4K. 1502fccb228SAntonio Nino Diaz * 1512fccb228SAntonio Nino Diaz * There's no need to include this into the RO section of BL31 because it 1522fccb228SAntonio Nino Diaz * doesn't need to be accessed by BL31. 1532fccb228SAntonio Nino Diaz */ 154a2aedac2SAntonio Nino Diaz spm_shim_exceptions : ALIGN(PAGE_SIZE) { 1552fccb228SAntonio Nino Diaz __SPM_SHIM_EXCEPTIONS_START__ = .; 1562fccb228SAntonio Nino Diaz *(.spm_shim_exceptions) 1575629b2b1SRoberto Vargas . = ALIGN(PAGE_SIZE); 1582fccb228SAntonio Nino Diaz __SPM_SHIM_EXCEPTIONS_END__ = .; 1592fccb228SAntonio Nino Diaz } >RAM 1602fccb228SAntonio Nino Diaz#endif 1612fccb228SAntonio Nino Diaz 16254dc71e7SAchin Gupta /* 16354dc71e7SAchin Gupta * Define a linker symbol to mark start of the RW memory area for this 16454dc71e7SAchin Gupta * image. 16554dc71e7SAchin Gupta */ 16654dc71e7SAchin Gupta __RW_START__ = . ; 16754dc71e7SAchin Gupta 16851faada7SDouglas Raillard /* 16951faada7SDouglas Raillard * .data must be placed at a lower address than the stacks if the stack 17051faada7SDouglas Raillard * protector is enabled. Alternatively, the .data.stack_protector_canary 17151faada7SDouglas Raillard * section can be placed independently of the main .data section. 17251faada7SDouglas Raillard */ 1738d69a03fSSandrine Bailleux .data . : { 1748d69a03fSSandrine Bailleux __DATA_START__ = .; 175dccc537aSAndrew Thoelke *(.data*) 1768d69a03fSSandrine Bailleux __DATA_END__ = .; 1778d69a03fSSandrine Bailleux } >RAM 1788d69a03fSSandrine Bailleux 179931f7c61SSoby Mathew /* 180931f7c61SSoby Mathew * .rela.dyn needs to come after .data for the read-elf utility to parse 1815bfac4fcSSoby Mathew * this section correctly. Ensure 8-byte alignment so that the fields of 1825bfac4fcSSoby Mathew * RELA data structure are aligned. 183931f7c61SSoby Mathew */ 1845bfac4fcSSoby Mathew . = ALIGN(8); 185931f7c61SSoby Mathew __RELA_START__ = .; 186931f7c61SSoby Mathew .rela.dyn . : { 187931f7c61SSoby Mathew } >RAM 188931f7c61SSoby Mathew __RELA_END__ = .; 189931f7c61SSoby Mathew 190a1b6db6cSSandrine Bailleux#ifdef BL31_PROGBITS_LIMIT 191d178637dSJuan Castillo ASSERT(. <= BL31_PROGBITS_LIMIT, "BL31 progbits has exceeded its limit.") 192a1b6db6cSSandrine Bailleux#endif 193a1b6db6cSSandrine Bailleux 1948d69a03fSSandrine Bailleux stacks (NOLOAD) : { 1958d69a03fSSandrine Bailleux __STACKS_START__ = .; 1964f6ad66aSAchin Gupta *(tzfw_normal_stacks) 1978d69a03fSSandrine Bailleux __STACKS_END__ = .; 1984f6ad66aSAchin Gupta } >RAM 1994f6ad66aSAchin Gupta 2008d69a03fSSandrine Bailleux /* 2018d69a03fSSandrine Bailleux * The .bss section gets initialised to 0 at runtime. 202308d359bSDouglas Raillard * Its base address should be 16-byte aligned for better performance of the 203308d359bSDouglas Raillard * zero-initialization code. 2048d69a03fSSandrine Bailleux */ 205ee7b35c4SAndrew Thoelke .bss (NOLOAD) : ALIGN(16) { 2068d69a03fSSandrine Bailleux __BSS_START__ = .; 207dccc537aSAndrew Thoelke *(.bss*) 2084f6ad66aSAchin Gupta *(COMMON) 209ee7b35c4SAndrew Thoelke#if !USE_COHERENT_MEM 210ee7b35c4SAndrew Thoelke /* 211ee7b35c4SAndrew Thoelke * Bakery locks are stored in normal .bss memory 212ee7b35c4SAndrew Thoelke * 213ee7b35c4SAndrew Thoelke * Each lock's data is spread across multiple cache lines, one per CPU, 214ee7b35c4SAndrew Thoelke * but multiple locks can share the same cache line. 215ee7b35c4SAndrew Thoelke * The compiler will allocate enough memory for one CPU's bakery locks, 216ee7b35c4SAndrew Thoelke * the remaining cache lines are allocated by the linker script 217ee7b35c4SAndrew Thoelke */ 218ee7b35c4SAndrew Thoelke . = ALIGN(CACHE_WRITEBACK_GRANULE); 219ee7b35c4SAndrew Thoelke __BAKERY_LOCK_START__ = .; 220ee7b35c4SAndrew Thoelke *(bakery_lock) 221ee7b35c4SAndrew Thoelke . = ALIGN(CACHE_WRITEBACK_GRANULE); 2227173f5f6SVikram Kanigiri __PERCPU_BAKERY_LOCK_SIZE__ = ABSOLUTE(. - __BAKERY_LOCK_START__); 223ee7b35c4SAndrew Thoelke . = . + (__PERCPU_BAKERY_LOCK_SIZE__ * (PLATFORM_CORE_COUNT - 1)); 224ee7b35c4SAndrew Thoelke __BAKERY_LOCK_END__ = .; 22532aee841SRoberto Vargas 22632aee841SRoberto Vargas /* 22732aee841SRoberto Vargas * If BL31 doesn't use any bakery lock then __PERCPU_BAKERY_LOCK_SIZE__ 22832aee841SRoberto Vargas * will be zero. For this reason, the only two valid values for 22932aee841SRoberto Vargas * __PERCPU_BAKERY_LOCK_SIZE__ are 0 or the platform defined value 23032aee841SRoberto Vargas * PLAT_PERCPU_BAKERY_LOCK_SIZE. 23132aee841SRoberto Vargas */ 232ee7b35c4SAndrew Thoelke#ifdef PLAT_PERCPU_BAKERY_LOCK_SIZE 23332aee841SRoberto Vargas ASSERT((__PERCPU_BAKERY_LOCK_SIZE__ == 0) || (__PERCPU_BAKERY_LOCK_SIZE__ == PLAT_PERCPU_BAKERY_LOCK_SIZE), 234ee7b35c4SAndrew Thoelke "PLAT_PERCPU_BAKERY_LOCK_SIZE does not match bakery lock requirements"); 235ee7b35c4SAndrew Thoelke#endif 236ee7b35c4SAndrew Thoelke#endif 237a31d8983SYatharth Kochar 238a31d8983SYatharth Kochar#if ENABLE_PMF 239a31d8983SYatharth Kochar /* 240a31d8983SYatharth Kochar * Time-stamps are stored in normal .bss memory 241a31d8983SYatharth Kochar * 242a31d8983SYatharth Kochar * The compiler will allocate enough memory for one CPU's time-stamps, 243a31d8983SYatharth Kochar * the remaining memory for other CPU's is allocated by the 244a31d8983SYatharth Kochar * linker script 245a31d8983SYatharth Kochar */ 246a31d8983SYatharth Kochar . = ALIGN(CACHE_WRITEBACK_GRANULE); 247a31d8983SYatharth Kochar __PMF_TIMESTAMP_START__ = .; 248a31d8983SYatharth Kochar KEEP(*(pmf_timestamp_array)) 249a31d8983SYatharth Kochar . = ALIGN(CACHE_WRITEBACK_GRANULE); 250a31d8983SYatharth Kochar __PMF_PERCPU_TIMESTAMP_END__ = .; 251a31d8983SYatharth Kochar __PERCPU_TIMESTAMP_SIZE__ = ABSOLUTE(. - __PMF_TIMESTAMP_START__); 252a31d8983SYatharth Kochar . = . + (__PERCPU_TIMESTAMP_SIZE__ * (PLATFORM_CORE_COUNT - 1)); 253a31d8983SYatharth Kochar __PMF_TIMESTAMP_END__ = .; 254a31d8983SYatharth Kochar#endif /* ENABLE_PMF */ 2558d69a03fSSandrine Bailleux __BSS_END__ = .; 2564f6ad66aSAchin Gupta } >RAM 2574f6ad66aSAchin Gupta 2588d69a03fSSandrine Bailleux /* 259e3fff153SJeenu Viswambharan * The xlat_table section is for full, aligned page tables (4K). 260a0cd989dSAchin Gupta * Removing them from .bss avoids forcing 4K alignment on 261883d1b5dSAntonio Nino Diaz * the .bss section. The tables are initialized to zero by the translation 262883d1b5dSAntonio Nino Diaz * tables library. 263a0cd989dSAchin Gupta */ 264a0cd989dSAchin Gupta xlat_table (NOLOAD) : { 265a0cd989dSAchin Gupta *(xlat_table) 266a0cd989dSAchin Gupta } >RAM 267a0cd989dSAchin Gupta 268ab8707e6SSoby Mathew#if USE_COHERENT_MEM 269a0cd989dSAchin Gupta /* 2708d69a03fSSandrine Bailleux * The base address of the coherent memory section must be page-aligned (4K) 2718d69a03fSSandrine Bailleux * to guarantee that the coherent data are stored on their own pages and 2728d69a03fSSandrine Bailleux * are not mixed with normal data. This is required to set up the correct 2738d69a03fSSandrine Bailleux * memory attributes for the coherent data page tables. 2748d69a03fSSandrine Bailleux */ 275a2aedac2SAntonio Nino Diaz coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) { 2768d69a03fSSandrine Bailleux __COHERENT_RAM_START__ = .; 277ee7b35c4SAndrew Thoelke /* 278ee7b35c4SAndrew Thoelke * Bakery locks are stored in coherent memory 279ee7b35c4SAndrew Thoelke * 280ee7b35c4SAndrew Thoelke * Each lock's data is contiguous and fully allocated by the compiler 281ee7b35c4SAndrew Thoelke */ 282ee7b35c4SAndrew Thoelke *(bakery_lock) 2838d69a03fSSandrine Bailleux *(tzfw_coherent_mem) 2848d69a03fSSandrine Bailleux __COHERENT_RAM_END_UNALIGNED__ = .; 2858d69a03fSSandrine Bailleux /* 2868d69a03fSSandrine Bailleux * Memory page(s) mapped to this section will be marked 2878d69a03fSSandrine Bailleux * as device memory. No other unexpected data must creep in. 2888d69a03fSSandrine Bailleux * Ensure the rest of the current memory page is unused. 2898d69a03fSSandrine Bailleux */ 2905629b2b1SRoberto Vargas . = ALIGN(PAGE_SIZE); 2918d69a03fSSandrine Bailleux __COHERENT_RAM_END__ = .; 2924f6ad66aSAchin Gupta } >RAM 293ab8707e6SSoby Mathew#endif 2944f6ad66aSAchin Gupta 29554dc71e7SAchin Gupta /* 29654dc71e7SAchin Gupta * Define a linker symbol to mark end of the RW memory area for this 29754dc71e7SAchin Gupta * image. 29854dc71e7SAchin Gupta */ 29954dc71e7SAchin Gupta __RW_END__ = .; 3008d69a03fSSandrine Bailleux __BL31_END__ = .; 3014f6ad66aSAchin Gupta 302d178637dSJuan Castillo ASSERT(. <= BL31_LIMIT, "BL31 image has exceeded its limit.") 3034f6ad66aSAchin Gupta} 304