xref: /rk3399_ARM-atf/bl31/aarch64/runtime_exceptions.S (revision e0ae9fab61263bf7ec5beaa8256c573f09c744f0)
14f6ad66aSAchin Gupta/*
2*e0ae9fabSSandrine Bailleux * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved.
34f6ad66aSAchin Gupta *
44f6ad66aSAchin Gupta * Redistribution and use in source and binary forms, with or without
54f6ad66aSAchin Gupta * modification, are permitted provided that the following conditions are met:
64f6ad66aSAchin Gupta *
74f6ad66aSAchin Gupta * Redistributions of source code must retain the above copyright notice, this
84f6ad66aSAchin Gupta * list of conditions and the following disclaimer.
94f6ad66aSAchin Gupta *
104f6ad66aSAchin Gupta * Redistributions in binary form must reproduce the above copyright notice,
114f6ad66aSAchin Gupta * this list of conditions and the following disclaimer in the documentation
124f6ad66aSAchin Gupta * and/or other materials provided with the distribution.
134f6ad66aSAchin Gupta *
144f6ad66aSAchin Gupta * Neither the name of ARM nor the names of its contributors may be used
154f6ad66aSAchin Gupta * to endorse or promote products derived from this software without specific
164f6ad66aSAchin Gupta * prior written permission.
174f6ad66aSAchin Gupta *
184f6ad66aSAchin Gupta * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
194f6ad66aSAchin Gupta * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
204f6ad66aSAchin Gupta * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
214f6ad66aSAchin Gupta * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
224f6ad66aSAchin Gupta * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
234f6ad66aSAchin Gupta * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
244f6ad66aSAchin Gupta * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
254f6ad66aSAchin Gupta * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
264f6ad66aSAchin Gupta * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
274f6ad66aSAchin Gupta * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
284f6ad66aSAchin Gupta * POSSIBILITY OF SUCH DAMAGE.
294f6ad66aSAchin Gupta */
304f6ad66aSAchin Gupta
314f6ad66aSAchin Gupta#include <arch.h>
3235e98e55SDan Handley#include <asm_macros.S>
3397043ac9SDan Handley#include <context.h>
34dce74b89SAchin Gupta#include <interrupt_mgmt.h>
355f0cdb05SDan Handley#include <platform_def.h>
3697043ac9SDan Handley#include <runtime_svc.h>
374f6ad66aSAchin Gupta
384f6ad66aSAchin Gupta	.globl	runtime_exceptions
394f6ad66aSAchin Gupta
40dce74b89SAchin Gupta	/* -----------------------------------------------------
4144804252SSandrine Bailleux	 * Handle SMC exceptions separately from other sync.
42dce74b89SAchin Gupta	 * exceptions.
43dce74b89SAchin Gupta	 * -----------------------------------------------------
44dce74b89SAchin Gupta	 */
45dce74b89SAchin Gupta	.macro	handle_sync_exception
460c8d4fefSAchin Gupta	/* Enable the SError interrupt */
470c8d4fefSAchin Gupta	msr	daifclr, #DAIF_ABT_BIT
480c8d4fefSAchin Gupta
49dce74b89SAchin Gupta	str	x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
50dce74b89SAchin Gupta	mrs	x30, esr_el3
51dce74b89SAchin Gupta	ubfx	x30, x30, #ESR_EC_SHIFT, #ESR_EC_LENGTH
52dce74b89SAchin Gupta
53dce74b89SAchin Gupta	cmp	x30, #EC_AARCH32_SMC
54dce74b89SAchin Gupta	b.eq	smc_handler32
55dce74b89SAchin Gupta
56dce74b89SAchin Gupta	cmp	x30, #EC_AARCH64_SMC
57dce74b89SAchin Gupta	b.eq	smc_handler64
58dce74b89SAchin Gupta
59dce74b89SAchin Gupta	/* -----------------------------------------------------
60dce74b89SAchin Gupta	 * The following code handles any synchronous exception
61dce74b89SAchin Gupta	 * that is not an SMC.
62dce74b89SAchin Gupta	 * -----------------------------------------------------
63dce74b89SAchin Gupta	 */
64dce74b89SAchin Gupta
65626ed510SSoby Mathew	bl	report_unhandled_exception
66dce74b89SAchin Gupta	.endm
67dce74b89SAchin Gupta
68dce74b89SAchin Gupta
69dce74b89SAchin Gupta	/* -----------------------------------------------------
70dce74b89SAchin Gupta	 * This macro handles FIQ or IRQ interrupts i.e. EL3,
71dce74b89SAchin Gupta	 * S-EL1 and NS interrupts.
72dce74b89SAchin Gupta	 * -----------------------------------------------------
73dce74b89SAchin Gupta	 */
74dce74b89SAchin Gupta	.macro	handle_interrupt_exception label
750c8d4fefSAchin Gupta	/* Enable the SError interrupt */
760c8d4fefSAchin Gupta	msr	daifclr, #DAIF_ABT_BIT
770c8d4fefSAchin Gupta
78dce74b89SAchin Gupta	str	x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
79dce74b89SAchin Gupta	bl	save_gp_registers
80dce74b89SAchin Gupta
815717aae1SAchin Gupta	/*
825717aae1SAchin Gupta	 * Save the EL3 system registers needed to return from
835717aae1SAchin Gupta	 * this exception.
845717aae1SAchin Gupta	 */
855717aae1SAchin Gupta	mrs	x0, spsr_el3
865717aae1SAchin Gupta	mrs	x1, elr_el3
875717aae1SAchin Gupta	stp	x0, x1, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
885717aae1SAchin Gupta
89dce74b89SAchin Gupta	/* Switch to the runtime stack i.e. SP_EL0 */
90dce74b89SAchin Gupta	ldr	x2, [sp, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
91dce74b89SAchin Gupta	mov	x20, sp
92dce74b89SAchin Gupta	msr	spsel, #0
93dce74b89SAchin Gupta	mov	sp, x2
94dce74b89SAchin Gupta
95dce74b89SAchin Gupta	/*
96dce74b89SAchin Gupta	 * Find out whether this is a valid interrupt type. If the
97dce74b89SAchin Gupta	 * interrupt controller reports a spurious interrupt then
98dce74b89SAchin Gupta	 * return to where we came from.
99dce74b89SAchin Gupta	 */
1009865ac15SDan Handley	bl	plat_ic_get_pending_interrupt_type
101dce74b89SAchin Gupta	cmp	x0, #INTR_TYPE_INVAL
102dce74b89SAchin Gupta	b.eq	interrupt_exit_\label
103dce74b89SAchin Gupta
104dce74b89SAchin Gupta	/*
105dce74b89SAchin Gupta	 * Get the registered handler for this interrupt type. A
1065717aae1SAchin Gupta	 * NULL return value could be 'cause of the following
1075717aae1SAchin Gupta	 * conditions:
1085717aae1SAchin Gupta	 *
1095717aae1SAchin Gupta	 * a. An interrupt of a type was routed correctly but a
1105717aae1SAchin Gupta	 *    handler for its type was not registered.
1115717aae1SAchin Gupta	 *
1125717aae1SAchin Gupta	 * b. An interrupt of a type was not routed correctly so
1135717aae1SAchin Gupta	 *    a handler for its type was not registered.
1145717aae1SAchin Gupta	 *
1155717aae1SAchin Gupta	 * c. An interrupt of a type was routed correctly to EL3,
1165717aae1SAchin Gupta	 *    but was deasserted before its pending state could
1175717aae1SAchin Gupta	 *    be read. Another interrupt of a different type pended
1185717aae1SAchin Gupta	 *    at the same time and its type was reported as pending
1195717aae1SAchin Gupta	 *    instead. However, a handler for this type was not
1205717aae1SAchin Gupta	 *    registered.
1215717aae1SAchin Gupta	 *
1225717aae1SAchin Gupta	 * a. and b. can only happen due to a programming error.
1235717aae1SAchin Gupta	 * The occurrence of c. could be beyond the control of
1245717aae1SAchin Gupta	 * Trusted Firmware. It makes sense to return from this
1255717aae1SAchin Gupta	 * exception instead of reporting an error.
126dce74b89SAchin Gupta	 */
127dce74b89SAchin Gupta	bl	get_interrupt_type_handler
1285717aae1SAchin Gupta	cbz	x0, interrupt_exit_\label
129dce74b89SAchin Gupta	mov	x21, x0
130dce74b89SAchin Gupta
131dce74b89SAchin Gupta	mov	x0, #INTR_ID_UNAVAILABLE
132dce74b89SAchin Gupta
133dce74b89SAchin Gupta	/* Set the current security state in the 'flags' parameter */
134dce74b89SAchin Gupta	mrs	x2, scr_el3
135dce74b89SAchin Gupta	ubfx	x1, x2, #0, #1
136dce74b89SAchin Gupta
137dce74b89SAchin Gupta	/* Restore the reference to the 'handle' i.e. SP_EL3 */
138dce74b89SAchin Gupta	mov	x2, x20
139dce74b89SAchin Gupta
140b460b8bfSSoby Mathew	/*  x3 will point to a cookie (not used now) */
141b460b8bfSSoby Mathew	mov	x3, xzr
142b460b8bfSSoby Mathew
143dce74b89SAchin Gupta	/* Call the interrupt type handler */
144dce74b89SAchin Gupta	blr	x21
145dce74b89SAchin Gupta
146dce74b89SAchin Guptainterrupt_exit_\label:
147dce74b89SAchin Gupta	/* Return from exception, possibly in a different security state */
148dce74b89SAchin Gupta	b	el3_exit
149dce74b89SAchin Gupta
150dce74b89SAchin Gupta	.endm
151dce74b89SAchin Gupta
152dce74b89SAchin Gupta
153c3260f9bSSoby Mathew	.macro save_x18_to_x29_sp_el0
154c3260f9bSSoby Mathew	stp	x18, x19, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X18]
155c3260f9bSSoby Mathew	stp	x20, x21, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X20]
156c3260f9bSSoby Mathew	stp	x22, x23, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X22]
157c3260f9bSSoby Mathew	stp	x24, x25, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X24]
158c3260f9bSSoby Mathew	stp	x26, x27, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X26]
159c3260f9bSSoby Mathew	stp	x28, x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X28]
160c3260f9bSSoby Mathew	mrs	x18, sp_el0
161c3260f9bSSoby Mathew	str	x18, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_SP_EL0]
162c3260f9bSSoby Mathew	.endm
163c3260f9bSSoby Mathew
164*e0ae9fabSSandrine Bailleux
165*e0ae9fabSSandrine Bailleuxvector_base runtime_exceptions
166*e0ae9fabSSandrine Bailleux
1674f6ad66aSAchin Gupta	/* -----------------------------------------------------
16844804252SSandrine Bailleux	 * Current EL with _sp_el0 : 0x0 - 0x200
1694f6ad66aSAchin Gupta	 * -----------------------------------------------------
1704f6ad66aSAchin Gupta	 */
171*e0ae9fabSSandrine Bailleuxvector_entry sync_exception_sp_el0
172caa84939SJeenu Viswambharan	/* -----------------------------------------------------
173caa84939SJeenu Viswambharan	 * We don't expect any synchronous exceptions from EL3
174caa84939SJeenu Viswambharan	 * -----------------------------------------------------
175caa84939SJeenu Viswambharan	 */
176626ed510SSoby Mathew	bl	report_unhandled_exception
177a7934d69SJeenu Viswambharan	check_vector_size sync_exception_sp_el0
1784f6ad66aSAchin Gupta
179caa84939SJeenu Viswambharan	/* -----------------------------------------------------
180caa84939SJeenu Viswambharan	 * EL3 code is non-reentrant. Any asynchronous exception
181caa84939SJeenu Viswambharan	 * is a serious error. Loop infinitely.
182caa84939SJeenu Viswambharan	 * -----------------------------------------------------
183caa84939SJeenu Viswambharan	 */
184*e0ae9fabSSandrine Bailleuxvector_entry irq_sp_el0
185626ed510SSoby Mathew	bl	report_unhandled_interrupt
186a7934d69SJeenu Viswambharan	check_vector_size irq_sp_el0
1874f6ad66aSAchin Gupta
188*e0ae9fabSSandrine Bailleux
189*e0ae9fabSSandrine Bailleuxvector_entry fiq_sp_el0
190626ed510SSoby Mathew	bl	report_unhandled_interrupt
191a7934d69SJeenu Viswambharan	check_vector_size fiq_sp_el0
1924f6ad66aSAchin Gupta
193*e0ae9fabSSandrine Bailleux
194*e0ae9fabSSandrine Bailleuxvector_entry serror_sp_el0
195626ed510SSoby Mathew	bl	report_unhandled_exception
196a7934d69SJeenu Viswambharan	check_vector_size serror_sp_el0
1974f6ad66aSAchin Gupta
1984f6ad66aSAchin Gupta	/* -----------------------------------------------------
19944804252SSandrine Bailleux	 * Current EL with SPx: 0x200 - 0x400
2004f6ad66aSAchin Gupta	 * -----------------------------------------------------
2014f6ad66aSAchin Gupta	 */
202*e0ae9fabSSandrine Bailleux
203*e0ae9fabSSandrine Bailleuxvector_entry sync_exception_sp_elx
204caa84939SJeenu Viswambharan	/* -----------------------------------------------------
205caa84939SJeenu Viswambharan	 * This exception will trigger if anything went wrong
206caa84939SJeenu Viswambharan	 * during a previous exception entry or exit or while
207caa84939SJeenu Viswambharan	 * handling an earlier unexpected synchronous exception.
208a43d431bSSoby Mathew	 * There is a high probability that SP_EL3 is corrupted.
209caa84939SJeenu Viswambharan	 * -----------------------------------------------------
210caa84939SJeenu Viswambharan	 */
211626ed510SSoby Mathew	bl	report_unhandled_exception
212a7934d69SJeenu Viswambharan	check_vector_size sync_exception_sp_elx
2134f6ad66aSAchin Gupta
214*e0ae9fabSSandrine Bailleuxvector_entry irq_sp_elx
215626ed510SSoby Mathew	bl	report_unhandled_interrupt
216a7934d69SJeenu Viswambharan	check_vector_size irq_sp_elx
217a7934d69SJeenu Viswambharan
218*e0ae9fabSSandrine Bailleuxvector_entry fiq_sp_elx
219626ed510SSoby Mathew	bl	report_unhandled_interrupt
220a7934d69SJeenu Viswambharan	check_vector_size fiq_sp_elx
221a7934d69SJeenu Viswambharan
222*e0ae9fabSSandrine Bailleuxvector_entry serror_sp_elx
223626ed510SSoby Mathew	bl	report_unhandled_exception
224a7934d69SJeenu Viswambharan	check_vector_size serror_sp_elx
2254f6ad66aSAchin Gupta
2264f6ad66aSAchin Gupta	/* -----------------------------------------------------
22744804252SSandrine Bailleux	 * Lower EL using AArch64 : 0x400 - 0x600
2284f6ad66aSAchin Gupta	 * -----------------------------------------------------
2294f6ad66aSAchin Gupta	 */
230*e0ae9fabSSandrine Bailleuxvector_entry sync_exception_aarch64
231caa84939SJeenu Viswambharan	/* -----------------------------------------------------
232caa84939SJeenu Viswambharan	 * This exception vector will be the entry point for
233caa84939SJeenu Viswambharan	 * SMCs and traps that are unhandled at lower ELs most
234caa84939SJeenu Viswambharan	 * commonly. SP_EL3 should point to a valid cpu context
235caa84939SJeenu Viswambharan	 * where the general purpose and system register state
236caa84939SJeenu Viswambharan	 * can be saved.
237caa84939SJeenu Viswambharan	 * -----------------------------------------------------
238caa84939SJeenu Viswambharan	 */
239caa84939SJeenu Viswambharan	handle_sync_exception
240a7934d69SJeenu Viswambharan	check_vector_size sync_exception_aarch64
2414f6ad66aSAchin Gupta
242caa84939SJeenu Viswambharan	/* -----------------------------------------------------
243caa84939SJeenu Viswambharan	 * Asynchronous exceptions from lower ELs are not
244caa84939SJeenu Viswambharan	 * currently supported. Report their occurrence.
245caa84939SJeenu Viswambharan	 * -----------------------------------------------------
246caa84939SJeenu Viswambharan	 */
247*e0ae9fabSSandrine Bailleuxvector_entry irq_aarch64
248dce74b89SAchin Gupta	handle_interrupt_exception irq_aarch64
249a7934d69SJeenu Viswambharan	check_vector_size irq_aarch64
2504f6ad66aSAchin Gupta
251*e0ae9fabSSandrine Bailleuxvector_entry fiq_aarch64
252dce74b89SAchin Gupta	handle_interrupt_exception fiq_aarch64
253a7934d69SJeenu Viswambharan	check_vector_size fiq_aarch64
2544f6ad66aSAchin Gupta
255*e0ae9fabSSandrine Bailleuxvector_entry serror_aarch64
256626ed510SSoby Mathew	bl	report_unhandled_exception
257a7934d69SJeenu Viswambharan	check_vector_size serror_aarch64
2584f6ad66aSAchin Gupta
2594f6ad66aSAchin Gupta	/* -----------------------------------------------------
26044804252SSandrine Bailleux	 * Lower EL using AArch32 : 0x600 - 0x800
2614f6ad66aSAchin Gupta	 * -----------------------------------------------------
2624f6ad66aSAchin Gupta	 */
263*e0ae9fabSSandrine Bailleuxvector_entry sync_exception_aarch32
264caa84939SJeenu Viswambharan	/* -----------------------------------------------------
265caa84939SJeenu Viswambharan	 * This exception vector will be the entry point for
266caa84939SJeenu Viswambharan	 * SMCs and traps that are unhandled at lower ELs most
267caa84939SJeenu Viswambharan	 * commonly. SP_EL3 should point to a valid cpu context
268caa84939SJeenu Viswambharan	 * where the general purpose and system register state
269caa84939SJeenu Viswambharan	 * can be saved.
270caa84939SJeenu Viswambharan	 * -----------------------------------------------------
271caa84939SJeenu Viswambharan	 */
272caa84939SJeenu Viswambharan	handle_sync_exception
273a7934d69SJeenu Viswambharan	check_vector_size sync_exception_aarch32
2744f6ad66aSAchin Gupta
275caa84939SJeenu Viswambharan	/* -----------------------------------------------------
276caa84939SJeenu Viswambharan	 * Asynchronous exceptions from lower ELs are not
277caa84939SJeenu Viswambharan	 * currently supported. Report their occurrence.
278caa84939SJeenu Viswambharan	 * -----------------------------------------------------
279caa84939SJeenu Viswambharan	 */
280*e0ae9fabSSandrine Bailleuxvector_entry irq_aarch32
281dce74b89SAchin Gupta	handle_interrupt_exception irq_aarch32
282a7934d69SJeenu Viswambharan	check_vector_size irq_aarch32
2834f6ad66aSAchin Gupta
284*e0ae9fabSSandrine Bailleuxvector_entry fiq_aarch32
285dce74b89SAchin Gupta	handle_interrupt_exception fiq_aarch32
286a7934d69SJeenu Viswambharan	check_vector_size fiq_aarch32
2874f6ad66aSAchin Gupta
288*e0ae9fabSSandrine Bailleuxvector_entry serror_aarch32
289626ed510SSoby Mathew	bl	report_unhandled_exception
290a7934d69SJeenu Viswambharan	check_vector_size serror_aarch32
291a7934d69SJeenu Viswambharan
292caa84939SJeenu Viswambharan
293caa84939SJeenu Viswambharan	/* -----------------------------------------------------
294caa84939SJeenu Viswambharan	 * The following code handles secure monitor calls.
295caa84939SJeenu Viswambharan	 * Depending upon the execution state from where the SMC
296caa84939SJeenu Viswambharan	 * has been invoked, it frees some general purpose
297caa84939SJeenu Viswambharan	 * registers to perform the remaining tasks. They
298caa84939SJeenu Viswambharan	 * involve finding the runtime service handler that is
299caa84939SJeenu Viswambharan	 * the target of the SMC & switching to runtime stacks
300caa84939SJeenu Viswambharan	 * (SP_EL0) before calling the handler.
301caa84939SJeenu Viswambharan	 *
302caa84939SJeenu Viswambharan	 * Note that x30 has been explicitly saved and can be
303caa84939SJeenu Viswambharan	 * used here
304caa84939SJeenu Viswambharan	 * -----------------------------------------------------
305caa84939SJeenu Viswambharan	 */
3060a30cf54SAndrew Thoelkefunc smc_handler
307caa84939SJeenu Viswambharansmc_handler32:
308caa84939SJeenu Viswambharan	/* Check whether aarch32 issued an SMC64 */
309caa84939SJeenu Viswambharan	tbnz	x0, #FUNCID_CC_SHIFT, smc_prohibited
310caa84939SJeenu Viswambharan
311caa84939SJeenu Viswambharan	/* -----------------------------------------------------
312caa84939SJeenu Viswambharan	 * Since we're are coming from aarch32, x8-x18 need to
313caa84939SJeenu Viswambharan	 * be saved as per SMC32 calling convention. If a lower
314caa84939SJeenu Viswambharan	 * EL in aarch64 is making an SMC32 call then it must
315caa84939SJeenu Viswambharan	 * have saved x8-x17 already therein.
316caa84939SJeenu Viswambharan	 * -----------------------------------------------------
317caa84939SJeenu Viswambharan	 */
318caa84939SJeenu Viswambharan	stp	x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8]
319caa84939SJeenu Viswambharan	stp	x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10]
320caa84939SJeenu Viswambharan	stp	x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12]
321caa84939SJeenu Viswambharan	stp	x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14]
322caa84939SJeenu Viswambharan	stp	x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16]
323caa84939SJeenu Viswambharan
324caa84939SJeenu Viswambharan	/* x4-x7, x18, sp_el0 are saved below */
325caa84939SJeenu Viswambharan
326caa84939SJeenu Viswambharansmc_handler64:
327caa84939SJeenu Viswambharan	/* -----------------------------------------------------
328caa84939SJeenu Viswambharan	 * Populate the parameters for the SMC handler. We
329caa84939SJeenu Viswambharan	 * already have x0-x4 in place. x5 will point to a
330caa84939SJeenu Viswambharan	 * cookie (not used now). x6 will point to the context
331caa84939SJeenu Viswambharan	 * structure (SP_EL3) and x7 will contain flags we need
332caa84939SJeenu Viswambharan	 * to pass to the handler Hence save x5-x7. Note that x4
333caa84939SJeenu Viswambharan	 * only needs to be preserved for AArch32 callers but we
334caa84939SJeenu Viswambharan	 * do it for AArch64 callers as well for convenience
335caa84939SJeenu Viswambharan	 * -----------------------------------------------------
336caa84939SJeenu Viswambharan	 */
337caa84939SJeenu Viswambharan	stp	x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4]
338caa84939SJeenu Viswambharan	stp	x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6]
339caa84939SJeenu Viswambharan
340c3260f9bSSoby Mathew	/* Save rest of the gpregs and sp_el0*/
341c3260f9bSSoby Mathew	save_x18_to_x29_sp_el0
342c3260f9bSSoby Mathew
343caa84939SJeenu Viswambharan	mov	x5, xzr
344caa84939SJeenu Viswambharan	mov	x6, sp
345caa84939SJeenu Viswambharan
346caa84939SJeenu Viswambharan	/* Get the unique owning entity number */
347caa84939SJeenu Viswambharan	ubfx	x16, x0, #FUNCID_OEN_SHIFT, #FUNCID_OEN_WIDTH
348caa84939SJeenu Viswambharan	ubfx	x15, x0, #FUNCID_TYPE_SHIFT, #FUNCID_TYPE_WIDTH
349caa84939SJeenu Viswambharan	orr	x16, x16, x15, lsl #FUNCID_OEN_WIDTH
350caa84939SJeenu Viswambharan
351caa84939SJeenu Viswambharan	adr	x11, (__RT_SVC_DESCS_START__ + RT_SVC_DESC_HANDLE)
352caa84939SJeenu Viswambharan
353caa84939SJeenu Viswambharan	/* Load descriptor index from array of indices */
354caa84939SJeenu Viswambharan	adr	x14, rt_svc_descs_indices
355caa84939SJeenu Viswambharan	ldrb	w15, [x14, x16]
356caa84939SJeenu Viswambharan
357caa84939SJeenu Viswambharan	/* -----------------------------------------------------
358caa84939SJeenu Viswambharan	 * Restore the saved C runtime stack value which will
359caa84939SJeenu Viswambharan	 * become the new SP_EL0 i.e. EL3 runtime stack. It was
360caa84939SJeenu Viswambharan	 * saved in the 'cpu_context' structure prior to the last
361caa84939SJeenu Viswambharan	 * ERET from EL3.
362caa84939SJeenu Viswambharan	 * -----------------------------------------------------
363caa84939SJeenu Viswambharan	 */
364caa84939SJeenu Viswambharan	ldr	x12, [x6, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
365caa84939SJeenu Viswambharan
366caa84939SJeenu Viswambharan	/*
367caa84939SJeenu Viswambharan	 * Any index greater than 127 is invalid. Check bit 7 for
368caa84939SJeenu Viswambharan	 * a valid index
369caa84939SJeenu Viswambharan	 */
370caa84939SJeenu Viswambharan	tbnz	w15, 7, smc_unknown
371caa84939SJeenu Viswambharan
372caa84939SJeenu Viswambharan	/* Switch to SP_EL0 */
373caa84939SJeenu Viswambharan	msr	spsel, #0
374caa84939SJeenu Viswambharan
375caa84939SJeenu Viswambharan	/* -----------------------------------------------------
376caa84939SJeenu Viswambharan	 * Get the descriptor using the index
377caa84939SJeenu Viswambharan	 * x11 = (base + off), x15 = index
378caa84939SJeenu Viswambharan	 *
379caa84939SJeenu Viswambharan	 * handler = (base + off) + (index << log2(size))
380caa84939SJeenu Viswambharan	 * -----------------------------------------------------
381caa84939SJeenu Viswambharan	 */
382caa84939SJeenu Viswambharan	lsl	w10, w15, #RT_SVC_SIZE_LOG2
383caa84939SJeenu Viswambharan	ldr	x15, [x11, w10, uxtw]
384caa84939SJeenu Viswambharan
385caa84939SJeenu Viswambharan	/* -----------------------------------------------------
386caa84939SJeenu Viswambharan	 * Save the SPSR_EL3, ELR_EL3, & SCR_EL3 in case there
387caa84939SJeenu Viswambharan	 * is a world switch during SMC handling.
388caa84939SJeenu Viswambharan	 * TODO: Revisit if all system registers can be saved
389caa84939SJeenu Viswambharan	 * later.
390caa84939SJeenu Viswambharan	 * -----------------------------------------------------
391caa84939SJeenu Viswambharan	 */
392caa84939SJeenu Viswambharan	mrs	x16, spsr_el3
393caa84939SJeenu Viswambharan	mrs	x17, elr_el3
394caa84939SJeenu Viswambharan	mrs	x18, scr_el3
395caa84939SJeenu Viswambharan	stp	x16, x17, [x6, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
396b51da821SAchin Gupta	str	x18, [x6, #CTX_EL3STATE_OFFSET + CTX_SCR_EL3]
397caa84939SJeenu Viswambharan
398caa84939SJeenu Viswambharan	/* Copy SCR_EL3.NS bit to the flag to indicate caller's security */
399caa84939SJeenu Viswambharan	bfi	x7, x18, #0, #1
400caa84939SJeenu Viswambharan
401caa84939SJeenu Viswambharan	mov	sp, x12
402caa84939SJeenu Viswambharan
403caa84939SJeenu Viswambharan	/* -----------------------------------------------------
404caa84939SJeenu Viswambharan	 * Call the Secure Monitor Call handler and then drop
405caa84939SJeenu Viswambharan	 * directly into el3_exit() which will program any
406caa84939SJeenu Viswambharan	 * remaining architectural state prior to issuing the
407caa84939SJeenu Viswambharan	 * ERET to the desired lower EL.
408caa84939SJeenu Viswambharan	 * -----------------------------------------------------
409caa84939SJeenu Viswambharan	 */
410caa84939SJeenu Viswambharan#if DEBUG
411caa84939SJeenu Viswambharan	cbz	x15, rt_svc_fw_critical_error
412caa84939SJeenu Viswambharan#endif
413caa84939SJeenu Viswambharan	blr	x15
414caa84939SJeenu Viswambharan
415bbf8f6f9SYatharth Kochar	b	el3_exit
4164f6ad66aSAchin Gupta
417caa84939SJeenu Viswambharansmc_unknown:
418caa84939SJeenu Viswambharan	/*
419caa84939SJeenu Viswambharan	 * Here we restore x4-x18 regardless of where we came from. AArch32
420caa84939SJeenu Viswambharan	 * callers will find the registers contents unchanged, but AArch64
421caa84939SJeenu Viswambharan	 * callers will find the registers modified (with stale earlier NS
422caa84939SJeenu Viswambharan	 * content). Either way, we aren't leaking any secure information
423caa84939SJeenu Viswambharan	 * through them
424caa84939SJeenu Viswambharan	 */
425a43d431bSSoby Mathew	mov	w0, #SMC_UNK
426a43d431bSSoby Mathew	b	restore_gp_registers_callee_eret
427caa84939SJeenu Viswambharan
428caa84939SJeenu Viswambharansmc_prohibited:
429c3260f9bSSoby Mathew	ldr	x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
430caa84939SJeenu Viswambharan	mov	w0, #SMC_UNK
431caa84939SJeenu Viswambharan	eret
432caa84939SJeenu Viswambharan
433caa84939SJeenu Viswambharanrt_svc_fw_critical_error:
434a43d431bSSoby Mathew	msr	spsel, #1 /* Switch to SP_ELx */
435626ed510SSoby Mathew	bl	report_unhandled_exception
4368b779620SKévin Petitendfunc smc_handler
437