xref: /rk3399_ARM-atf/bl31/aarch64/runtime_exceptions.S (revision cc485e27acdcc237718d0c10efd0526b2cf2513a)
14f6ad66aSAchin Gupta/*
20709055eSAntonio Nino Diaz * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
34f6ad66aSAchin Gupta *
482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause
54f6ad66aSAchin Gupta */
64f6ad66aSAchin Gupta
709d40e0eSAntonio Nino Diaz#include <platform_def.h>
809d40e0eSAntonio Nino Diaz
94f6ad66aSAchin Gupta#include <arch.h>
1035e98e55SDan Handley#include <asm_macros.S>
1109d40e0eSAntonio Nino Diaz#include <bl31/ea_handle.h>
1209d40e0eSAntonio Nino Diaz#include <bl31/interrupt_mgmt.h>
1309d40e0eSAntonio Nino Diaz#include <common/runtime_svc.h>
1497043ac9SDan Handley#include <context.h>
1509d40e0eSAntonio Nino Diaz#include <lib/el3_runtime/cpu_data.h>
1609d40e0eSAntonio Nino Diaz#include <lib/smccc.h>
174f6ad66aSAchin Gupta
184f6ad66aSAchin Gupta	.globl	runtime_exceptions
194f6ad66aSAchin Gupta
20f62ad322SDimitris Papastamos	.globl	sync_exception_sp_el0
21f62ad322SDimitris Papastamos	.globl	irq_sp_el0
22f62ad322SDimitris Papastamos	.globl	fiq_sp_el0
23f62ad322SDimitris Papastamos	.globl	serror_sp_el0
24f62ad322SDimitris Papastamos
25f62ad322SDimitris Papastamos	.globl	sync_exception_sp_elx
26f62ad322SDimitris Papastamos	.globl	irq_sp_elx
27f62ad322SDimitris Papastamos	.globl	fiq_sp_elx
28f62ad322SDimitris Papastamos	.globl	serror_sp_elx
29f62ad322SDimitris Papastamos
30f62ad322SDimitris Papastamos	.globl	sync_exception_aarch64
31f62ad322SDimitris Papastamos	.globl	irq_aarch64
32f62ad322SDimitris Papastamos	.globl	fiq_aarch64
33f62ad322SDimitris Papastamos	.globl	serror_aarch64
34f62ad322SDimitris Papastamos
35f62ad322SDimitris Papastamos	.globl	sync_exception_aarch32
36f62ad322SDimitris Papastamos	.globl	irq_aarch32
37f62ad322SDimitris Papastamos	.globl	fiq_aarch32
38f62ad322SDimitris Papastamos	.globl	serror_aarch32
39f62ad322SDimitris Papastamos
4076454abfSJeenu Viswambharan	/*
4114c6016aSJeenu Viswambharan	 * Macro that prepares entry to EL3 upon taking an exception.
4214c6016aSJeenu Viswambharan	 *
4314c6016aSJeenu Viswambharan	 * With RAS_EXTENSION, this macro synchronizes pending errors with an ESB
4414c6016aSJeenu Viswambharan	 * instruction. When an error is thus synchronized, the handling is
4514c6016aSJeenu Viswambharan	 * delegated to platform EA handler.
4614c6016aSJeenu Viswambharan	 *
4714c6016aSJeenu Viswambharan	 * Without RAS_EXTENSION, this macro just saves x30, and unmasks
4814c6016aSJeenu Viswambharan	 * Asynchronous External Aborts.
4914c6016aSJeenu Viswambharan	 */
5014c6016aSJeenu Viswambharan	.macro check_and_unmask_ea
5114c6016aSJeenu Viswambharan#if RAS_EXTENSION
5214c6016aSJeenu Viswambharan	/* Synchronize pending External Aborts */
5314c6016aSJeenu Viswambharan	esb
5414c6016aSJeenu Viswambharan
5514c6016aSJeenu Viswambharan	/* Unmask the SError interrupt */
5614c6016aSJeenu Viswambharan	msr	daifclr, #DAIF_ABT_BIT
5714c6016aSJeenu Viswambharan
5814c6016aSJeenu Viswambharan	/*
5914c6016aSJeenu Viswambharan	 * Explicitly save x30 so as to free up a register and to enable
6014c6016aSJeenu Viswambharan	 * branching
6114c6016aSJeenu Viswambharan	 */
6214c6016aSJeenu Viswambharan	str	x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
6314c6016aSJeenu Viswambharan
6414c6016aSJeenu Viswambharan	/* Check for SErrors synchronized by the ESB instruction */
6514c6016aSJeenu Viswambharan	mrs	x30, DISR_EL1
6614c6016aSJeenu Viswambharan	tbz	x30, #DISR_A_BIT, 1f
6714c6016aSJeenu Viswambharan
6814c6016aSJeenu Viswambharan	/* Save GP registers and restore them afterwards */
6914c6016aSJeenu Viswambharan	bl	save_gp_registers
70df8f3188SJeenu Viswambharan	bl	handle_lower_el_ea_esb
7114c6016aSJeenu Viswambharan	bl	restore_gp_registers
7214c6016aSJeenu Viswambharan
7314c6016aSJeenu Viswambharan1:
7414c6016aSJeenu Viswambharan#else
7514c6016aSJeenu Viswambharan	/* Unmask the SError interrupt */
7614c6016aSJeenu Viswambharan	msr	daifclr, #DAIF_ABT_BIT
7714c6016aSJeenu Viswambharan
7814c6016aSJeenu Viswambharan	str	x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
7914c6016aSJeenu Viswambharan#endif
8014c6016aSJeenu Viswambharan	.endm
8114c6016aSJeenu Viswambharan
82a6ef4393SDouglas Raillard	/* ---------------------------------------------------------------------
83a6ef4393SDouglas Raillard	 * This macro handles Synchronous exceptions.
84a6ef4393SDouglas Raillard	 * Only SMC exceptions are supported.
85a6ef4393SDouglas Raillard	 * ---------------------------------------------------------------------
86dce74b89SAchin Gupta	 */
87dce74b89SAchin Gupta	.macro	handle_sync_exception
88872be88aSdp-arm#if ENABLE_RUNTIME_INSTRUMENTATION
89872be88aSdp-arm	/*
90a6ef4393SDouglas Raillard	 * Read the timestamp value and store it in per-cpu data. The value
91a6ef4393SDouglas Raillard	 * will be extracted from per-cpu data by the C level SMC handler and
92a6ef4393SDouglas Raillard	 * saved to the PMF timestamp region.
93872be88aSdp-arm	 */
94872be88aSdp-arm	mrs	x30, cntpct_el0
95872be88aSdp-arm	str	x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
96872be88aSdp-arm	mrs	x29, tpidr_el3
97872be88aSdp-arm	str	x30, [x29, #CPU_DATA_PMF_TS0_OFFSET]
98872be88aSdp-arm	ldr	x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
99872be88aSdp-arm#endif
100872be88aSdp-arm
101dce74b89SAchin Gupta	mrs	x30, esr_el3
102dce74b89SAchin Gupta	ubfx	x30, x30, #ESR_EC_SHIFT, #ESR_EC_LENGTH
103dce74b89SAchin Gupta
104a6ef4393SDouglas Raillard	/* Handle SMC exceptions separately from other synchronous exceptions */
105dce74b89SAchin Gupta	cmp	x30, #EC_AARCH32_SMC
106dce74b89SAchin Gupta	b.eq	smc_handler32
107dce74b89SAchin Gupta
108dce74b89SAchin Gupta	cmp	x30, #EC_AARCH64_SMC
109dce74b89SAchin Gupta	b.eq	smc_handler64
110dce74b89SAchin Gupta
111df8f3188SJeenu Viswambharan	/* Synchronous exceptions other than the above are assumed to be EA */
1124d91838bSJulius Werner	ldr	x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
113df8f3188SJeenu Viswambharan	b	enter_lower_el_sync_ea
114dce74b89SAchin Gupta	.endm
115dce74b89SAchin Gupta
116dce74b89SAchin Gupta
117a6ef4393SDouglas Raillard	/* ---------------------------------------------------------------------
118a6ef4393SDouglas Raillard	 * This macro handles FIQ or IRQ interrupts i.e. EL3, S-EL1 and NS
119a6ef4393SDouglas Raillard	 * interrupts.
120a6ef4393SDouglas Raillard	 * ---------------------------------------------------------------------
121dce74b89SAchin Gupta	 */
122dce74b89SAchin Gupta	.macro	handle_interrupt_exception label
1235283962eSAntonio Nino Diaz
124dce74b89SAchin Gupta	bl	save_gp_registers
1255283962eSAntonio Nino Diaz
126b86048c4SAntonio Nino Diaz	/* Save ARMv8.3-PAuth registers and load firmware key */
1275283962eSAntonio Nino Diaz#if CTX_INCLUDE_PAUTH_REGS
1285283962eSAntonio Nino Diaz	bl	pauth_context_save
1295283962eSAntonio Nino Diaz#endif
130b86048c4SAntonio Nino Diaz#if ENABLE_PAUTH
131b86048c4SAntonio Nino Diaz	bl	pauth_load_bl_apiakey
132b86048c4SAntonio Nino Diaz#endif
1335283962eSAntonio Nino Diaz
134a6ef4393SDouglas Raillard	/* Save the EL3 system registers needed to return from this exception */
1355717aae1SAchin Gupta	mrs	x0, spsr_el3
1365717aae1SAchin Gupta	mrs	x1, elr_el3
1375717aae1SAchin Gupta	stp	x0, x1, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
1385717aae1SAchin Gupta
139dce74b89SAchin Gupta	/* Switch to the runtime stack i.e. SP_EL0 */
140dce74b89SAchin Gupta	ldr	x2, [sp, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
141dce74b89SAchin Gupta	mov	x20, sp
142dce74b89SAchin Gupta	msr	spsel, #0
143dce74b89SAchin Gupta	mov	sp, x2
144dce74b89SAchin Gupta
145dce74b89SAchin Gupta	/*
146a6ef4393SDouglas Raillard	 * Find out whether this is a valid interrupt type.
147a6ef4393SDouglas Raillard	 * If the interrupt controller reports a spurious interrupt then return
148a6ef4393SDouglas Raillard	 * to where we came from.
149dce74b89SAchin Gupta	 */
1509865ac15SDan Handley	bl	plat_ic_get_pending_interrupt_type
151dce74b89SAchin Gupta	cmp	x0, #INTR_TYPE_INVAL
152dce74b89SAchin Gupta	b.eq	interrupt_exit_\label
153dce74b89SAchin Gupta
154dce74b89SAchin Gupta	/*
155a6ef4393SDouglas Raillard	 * Get the registered handler for this interrupt type.
156a6ef4393SDouglas Raillard	 * A NULL return value could be 'cause of the following conditions:
1575717aae1SAchin Gupta	 *
158a6ef4393SDouglas Raillard	 * a. An interrupt of a type was routed correctly but a handler for its
159a6ef4393SDouglas Raillard	 *    type was not registered.
1605717aae1SAchin Gupta	 *
161a6ef4393SDouglas Raillard	 * b. An interrupt of a type was not routed correctly so a handler for
162a6ef4393SDouglas Raillard	 *    its type was not registered.
1635717aae1SAchin Gupta	 *
164a6ef4393SDouglas Raillard	 * c. An interrupt of a type was routed correctly to EL3, but was
165a6ef4393SDouglas Raillard	 *    deasserted before its pending state could be read. Another
166a6ef4393SDouglas Raillard	 *    interrupt of a different type pended at the same time and its
167a6ef4393SDouglas Raillard	 *    type was reported as pending instead. However, a handler for this
168a6ef4393SDouglas Raillard	 *    type was not registered.
1695717aae1SAchin Gupta	 *
170a6ef4393SDouglas Raillard	 * a. and b. can only happen due to a programming error. The
171a6ef4393SDouglas Raillard	 * occurrence of c. could be beyond the control of Trusted Firmware.
172a6ef4393SDouglas Raillard	 * It makes sense to return from this exception instead of reporting an
173a6ef4393SDouglas Raillard	 * error.
174dce74b89SAchin Gupta	 */
175dce74b89SAchin Gupta	bl	get_interrupt_type_handler
1765717aae1SAchin Gupta	cbz	x0, interrupt_exit_\label
177dce74b89SAchin Gupta	mov	x21, x0
178dce74b89SAchin Gupta
179dce74b89SAchin Gupta	mov	x0, #INTR_ID_UNAVAILABLE
180dce74b89SAchin Gupta
181dce74b89SAchin Gupta	/* Set the current security state in the 'flags' parameter */
182dce74b89SAchin Gupta	mrs	x2, scr_el3
183dce74b89SAchin Gupta	ubfx	x1, x2, #0, #1
184dce74b89SAchin Gupta
185dce74b89SAchin Gupta	/* Restore the reference to the 'handle' i.e. SP_EL3 */
186dce74b89SAchin Gupta	mov	x2, x20
187dce74b89SAchin Gupta
188b460b8bfSSoby Mathew	/* x3 will point to a cookie (not used now) */
189b460b8bfSSoby Mathew	mov	x3, xzr
190b460b8bfSSoby Mathew
191dce74b89SAchin Gupta	/* Call the interrupt type handler */
192dce74b89SAchin Gupta	blr	x21
193dce74b89SAchin Gupta
194dce74b89SAchin Guptainterrupt_exit_\label:
195dce74b89SAchin Gupta	/* Return from exception, possibly in a different security state */
196dce74b89SAchin Gupta	b	el3_exit
197dce74b89SAchin Gupta
198dce74b89SAchin Gupta	.endm
199dce74b89SAchin Gupta
200dce74b89SAchin Gupta
201e0ae9fabSSandrine Bailleuxvector_base runtime_exceptions
202e0ae9fabSSandrine Bailleux
203a6ef4393SDouglas Raillard	/* ---------------------------------------------------------------------
204a6ef4393SDouglas Raillard	 * Current EL with SP_EL0 : 0x0 - 0x200
205a6ef4393SDouglas Raillard	 * ---------------------------------------------------------------------
2064f6ad66aSAchin Gupta	 */
207e0ae9fabSSandrine Bailleuxvector_entry sync_exception_sp_el0
208a6ef4393SDouglas Raillard	/* We don't expect any synchronous exceptions from EL3 */
2094d91838bSJulius Werner	b	report_unhandled_exception
210a9203edaSRoberto Vargasend_vector_entry sync_exception_sp_el0
2114f6ad66aSAchin Gupta
212e0ae9fabSSandrine Bailleuxvector_entry irq_sp_el0
213a6ef4393SDouglas Raillard	/*
214a6ef4393SDouglas Raillard	 * EL3 code is non-reentrant. Any asynchronous exception is a serious
215a6ef4393SDouglas Raillard	 * error. Loop infinitely.
216a6ef4393SDouglas Raillard	 */
2174d91838bSJulius Werner	b	report_unhandled_interrupt
218a9203edaSRoberto Vargasend_vector_entry irq_sp_el0
2194f6ad66aSAchin Gupta
220e0ae9fabSSandrine Bailleux
221e0ae9fabSSandrine Bailleuxvector_entry fiq_sp_el0
2224d91838bSJulius Werner	b	report_unhandled_interrupt
223a9203edaSRoberto Vargasend_vector_entry fiq_sp_el0
2244f6ad66aSAchin Gupta
225e0ae9fabSSandrine Bailleux
226e0ae9fabSSandrine Bailleuxvector_entry serror_sp_el0
227eaeaa4d0SJeenu Viswambharan	no_ret	plat_handle_el3_ea
228a9203edaSRoberto Vargasend_vector_entry serror_sp_el0
2294f6ad66aSAchin Gupta
230a6ef4393SDouglas Raillard	/* ---------------------------------------------------------------------
231a6ef4393SDouglas Raillard	 * Current EL with SP_ELx: 0x200 - 0x400
232a6ef4393SDouglas Raillard	 * ---------------------------------------------------------------------
2334f6ad66aSAchin Gupta	 */
234e0ae9fabSSandrine Bailleuxvector_entry sync_exception_sp_elx
235a6ef4393SDouglas Raillard	/*
236a6ef4393SDouglas Raillard	 * This exception will trigger if anything went wrong during a previous
237a6ef4393SDouglas Raillard	 * exception entry or exit or while handling an earlier unexpected
238a6ef4393SDouglas Raillard	 * synchronous exception. There is a high probability that SP_EL3 is
239a6ef4393SDouglas Raillard	 * corrupted.
240caa84939SJeenu Viswambharan	 */
2414d91838bSJulius Werner	b	report_unhandled_exception
242a9203edaSRoberto Vargasend_vector_entry sync_exception_sp_elx
2434f6ad66aSAchin Gupta
244e0ae9fabSSandrine Bailleuxvector_entry irq_sp_elx
2454d91838bSJulius Werner	b	report_unhandled_interrupt
246a9203edaSRoberto Vargasend_vector_entry irq_sp_elx
247a7934d69SJeenu Viswambharan
248e0ae9fabSSandrine Bailleuxvector_entry fiq_sp_elx
2494d91838bSJulius Werner	b	report_unhandled_interrupt
250a9203edaSRoberto Vargasend_vector_entry fiq_sp_elx
251a7934d69SJeenu Viswambharan
252e0ae9fabSSandrine Bailleuxvector_entry serror_sp_elx
253eaeaa4d0SJeenu Viswambharan	no_ret	plat_handle_el3_ea
254a9203edaSRoberto Vargasend_vector_entry serror_sp_elx
2554f6ad66aSAchin Gupta
256a6ef4393SDouglas Raillard	/* ---------------------------------------------------------------------
25744804252SSandrine Bailleux	 * Lower EL using AArch64 : 0x400 - 0x600
258a6ef4393SDouglas Raillard	 * ---------------------------------------------------------------------
2594f6ad66aSAchin Gupta	 */
260e0ae9fabSSandrine Bailleuxvector_entry sync_exception_aarch64
261a6ef4393SDouglas Raillard	/*
262a6ef4393SDouglas Raillard	 * This exception vector will be the entry point for SMCs and traps
263a6ef4393SDouglas Raillard	 * that are unhandled at lower ELs most commonly. SP_EL3 should point
264a6ef4393SDouglas Raillard	 * to a valid cpu context where the general purpose and system register
265a6ef4393SDouglas Raillard	 * state can be saved.
266caa84939SJeenu Viswambharan	 */
26714c6016aSJeenu Viswambharan	check_and_unmask_ea
268caa84939SJeenu Viswambharan	handle_sync_exception
269a9203edaSRoberto Vargasend_vector_entry sync_exception_aarch64
2704f6ad66aSAchin Gupta
271e0ae9fabSSandrine Bailleuxvector_entry irq_aarch64
27214c6016aSJeenu Viswambharan	check_and_unmask_ea
273dce74b89SAchin Gupta	handle_interrupt_exception irq_aarch64
274a9203edaSRoberto Vargasend_vector_entry irq_aarch64
2754f6ad66aSAchin Gupta
276e0ae9fabSSandrine Bailleuxvector_entry fiq_aarch64
27714c6016aSJeenu Viswambharan	check_and_unmask_ea
278dce74b89SAchin Gupta	handle_interrupt_exception fiq_aarch64
279a9203edaSRoberto Vargasend_vector_entry fiq_aarch64
2804f6ad66aSAchin Gupta
281e0ae9fabSSandrine Bailleuxvector_entry serror_aarch64
28276454abfSJeenu Viswambharan	msr	daifclr, #DAIF_ABT_BIT
283df8f3188SJeenu Viswambharan	b	enter_lower_el_async_ea
284a9203edaSRoberto Vargasend_vector_entry serror_aarch64
2854f6ad66aSAchin Gupta
286a6ef4393SDouglas Raillard	/* ---------------------------------------------------------------------
28744804252SSandrine Bailleux	 * Lower EL using AArch32 : 0x600 - 0x800
288a6ef4393SDouglas Raillard	 * ---------------------------------------------------------------------
2894f6ad66aSAchin Gupta	 */
290e0ae9fabSSandrine Bailleuxvector_entry sync_exception_aarch32
291a6ef4393SDouglas Raillard	/*
292a6ef4393SDouglas Raillard	 * This exception vector will be the entry point for SMCs and traps
293a6ef4393SDouglas Raillard	 * that are unhandled at lower ELs most commonly. SP_EL3 should point
294a6ef4393SDouglas Raillard	 * to a valid cpu context where the general purpose and system register
295a6ef4393SDouglas Raillard	 * state can be saved.
296caa84939SJeenu Viswambharan	 */
29714c6016aSJeenu Viswambharan	check_and_unmask_ea
298caa84939SJeenu Viswambharan	handle_sync_exception
299a9203edaSRoberto Vargasend_vector_entry sync_exception_aarch32
3004f6ad66aSAchin Gupta
301e0ae9fabSSandrine Bailleuxvector_entry irq_aarch32
30214c6016aSJeenu Viswambharan	check_and_unmask_ea
303dce74b89SAchin Gupta	handle_interrupt_exception irq_aarch32
304a9203edaSRoberto Vargasend_vector_entry irq_aarch32
3054f6ad66aSAchin Gupta
306e0ae9fabSSandrine Bailleuxvector_entry fiq_aarch32
30714c6016aSJeenu Viswambharan	check_and_unmask_ea
308dce74b89SAchin Gupta	handle_interrupt_exception fiq_aarch32
309a9203edaSRoberto Vargasend_vector_entry fiq_aarch32
3104f6ad66aSAchin Gupta
311e0ae9fabSSandrine Bailleuxvector_entry serror_aarch32
31276454abfSJeenu Viswambharan	msr	daifclr, #DAIF_ABT_BIT
313df8f3188SJeenu Viswambharan	b	enter_lower_el_async_ea
314a9203edaSRoberto Vargasend_vector_entry serror_aarch32
315a7934d69SJeenu Viswambharan
3162f370465SAntonio Nino Diaz	/* ---------------------------------------------------------------------
317caa84939SJeenu Viswambharan	 * The following code handles secure monitor calls.
318a6ef4393SDouglas Raillard	 * Depending upon the execution state from where the SMC has been
319a6ef4393SDouglas Raillard	 * invoked, it frees some general purpose registers to perform the
320a6ef4393SDouglas Raillard	 * remaining tasks. They involve finding the runtime service handler
321a6ef4393SDouglas Raillard	 * that is the target of the SMC & switching to runtime stacks (SP_EL0)
322a6ef4393SDouglas Raillard	 * before calling the handler.
323caa84939SJeenu Viswambharan	 *
324a6ef4393SDouglas Raillard	 * Note that x30 has been explicitly saved and can be used here
325a6ef4393SDouglas Raillard	 * ---------------------------------------------------------------------
326caa84939SJeenu Viswambharan	 */
3270a30cf54SAndrew Thoelkefunc smc_handler
328caa84939SJeenu Viswambharansmc_handler32:
329caa84939SJeenu Viswambharan	/* Check whether aarch32 issued an SMC64 */
330caa84939SJeenu Viswambharan	tbnz	x0, #FUNCID_CC_SHIFT, smc_prohibited
331caa84939SJeenu Viswambharan
332caa84939SJeenu Viswambharansmc_handler64:
3335283962eSAntonio Nino Diaz	/* NOTE: The code below must preserve x0-x4 */
3345283962eSAntonio Nino Diaz
3355283962eSAntonio Nino Diaz	/* Save general purpose registers */
3365283962eSAntonio Nino Diaz	bl	save_gp_registers
3375283962eSAntonio Nino Diaz
338b86048c4SAntonio Nino Diaz	/* Save ARMv8.3-PAuth registers and load firmware key */
3395283962eSAntonio Nino Diaz#if CTX_INCLUDE_PAUTH_REGS
3405283962eSAntonio Nino Diaz	bl	pauth_context_save
3415283962eSAntonio Nino Diaz#endif
342b86048c4SAntonio Nino Diaz#if ENABLE_PAUTH
343b86048c4SAntonio Nino Diaz	bl	pauth_load_bl_apiakey
344b86048c4SAntonio Nino Diaz#endif
3455283962eSAntonio Nino Diaz
346a6ef4393SDouglas Raillard	/*
347a6ef4393SDouglas Raillard	 * Populate the parameters for the SMC handler.
348a6ef4393SDouglas Raillard	 * We already have x0-x4 in place. x5 will point to a cookie (not used
349a6ef4393SDouglas Raillard	 * now). x6 will point to the context structure (SP_EL3) and x7 will
350201ca5b6SDimitris Papastamos	 * contain flags we need to pass to the handler.
351caa84939SJeenu Viswambharan	 */
352caa84939SJeenu Viswambharan	mov	x5, xzr
353caa84939SJeenu Viswambharan	mov	x6, sp
354caa84939SJeenu Viswambharan
355a6ef4393SDouglas Raillard	/*
356a6ef4393SDouglas Raillard	 * Restore the saved C runtime stack value which will become the new
357a6ef4393SDouglas Raillard	 * SP_EL0 i.e. EL3 runtime stack. It was saved in the 'cpu_context'
358a6ef4393SDouglas Raillard	 * structure prior to the last ERET from EL3.
359caa84939SJeenu Viswambharan	 */
360caa84939SJeenu Viswambharan	ldr	x12, [x6, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
361caa84939SJeenu Viswambharan
362caa84939SJeenu Viswambharan	/* Switch to SP_EL0 */
363caa84939SJeenu Viswambharan	msr	spsel, #0
364caa84939SJeenu Viswambharan
365a6ef4393SDouglas Raillard	/*
366a6ef4393SDouglas Raillard	 * Save the SPSR_EL3, ELR_EL3, & SCR_EL3 in case there is a world
367a6ef4393SDouglas Raillard	 * switch during SMC handling.
368a6ef4393SDouglas Raillard	 * TODO: Revisit if all system registers can be saved later.
369caa84939SJeenu Viswambharan	 */
370caa84939SJeenu Viswambharan	mrs	x16, spsr_el3
371caa84939SJeenu Viswambharan	mrs	x17, elr_el3
372caa84939SJeenu Viswambharan	mrs	x18, scr_el3
373caa84939SJeenu Viswambharan	stp	x16, x17, [x6, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
374b51da821SAchin Gupta	str	x18, [x6, #CTX_EL3STATE_OFFSET + CTX_SCR_EL3]
375caa84939SJeenu Viswambharan
376caa84939SJeenu Viswambharan	/* Copy SCR_EL3.NS bit to the flag to indicate caller's security */
377caa84939SJeenu Viswambharan	bfi	x7, x18, #0, #1
378caa84939SJeenu Viswambharan
379caa84939SJeenu Viswambharan	mov	sp, x12
380caa84939SJeenu Viswambharan
381*cc485e27SMadhukar Pappireddy	/* Get the unique owning entity number */
382*cc485e27SMadhukar Pappireddy	ubfx	x16, x0, #FUNCID_OEN_SHIFT, #FUNCID_OEN_WIDTH
383*cc485e27SMadhukar Pappireddy	ubfx	x15, x0, #FUNCID_TYPE_SHIFT, #FUNCID_TYPE_WIDTH
384*cc485e27SMadhukar Pappireddy	orr	x16, x16, x15, lsl #FUNCID_OEN_WIDTH
385*cc485e27SMadhukar Pappireddy
386*cc485e27SMadhukar Pappireddy	/* Load descriptor index from array of indices */
387*cc485e27SMadhukar Pappireddy	adr	x14, rt_svc_descs_indices
388*cc485e27SMadhukar Pappireddy	ldrb	w15, [x14, x16]
389*cc485e27SMadhukar Pappireddy
390*cc485e27SMadhukar Pappireddy	/* Any index greater than 127 is invalid. Check bit 7. */
391*cc485e27SMadhukar Pappireddy	tbnz	w15, 7, smc_unknown
392*cc485e27SMadhukar Pappireddy
393*cc485e27SMadhukar Pappireddy	/*
394*cc485e27SMadhukar Pappireddy	 * Get the descriptor using the index
395*cc485e27SMadhukar Pappireddy	 * x11 = (base + off), w15 = index
396*cc485e27SMadhukar Pappireddy	 *
397*cc485e27SMadhukar Pappireddy	 * handler = (base + off) + (index << log2(size))
398*cc485e27SMadhukar Pappireddy	 */
399*cc485e27SMadhukar Pappireddy	adr	x11, (__RT_SVC_DESCS_START__ + RT_SVC_DESC_HANDLE)
400*cc485e27SMadhukar Pappireddy	lsl	w10, w15, #RT_SVC_SIZE_LOG2
401*cc485e27SMadhukar Pappireddy	ldr	x15, [x11, w10, uxtw]
402*cc485e27SMadhukar Pappireddy
403a6ef4393SDouglas Raillard	/*
404a6ef4393SDouglas Raillard	 * Call the Secure Monitor Call handler and then drop directly into
405a6ef4393SDouglas Raillard	 * el3_exit() which will program any remaining architectural state
406a6ef4393SDouglas Raillard	 * prior to issuing the ERET to the desired lower EL.
407caa84939SJeenu Viswambharan	 */
408caa84939SJeenu Viswambharan#if DEBUG
409caa84939SJeenu Viswambharan	cbz	x15, rt_svc_fw_critical_error
410caa84939SJeenu Viswambharan#endif
411caa84939SJeenu Viswambharan	blr	x15
412caa84939SJeenu Viswambharan
413bbf8f6f9SYatharth Kochar	b	el3_exit
4144f6ad66aSAchin Gupta
415caa84939SJeenu Viswambharansmc_unknown:
416caa84939SJeenu Viswambharan	/*
417*cc485e27SMadhukar Pappireddy	 * Unknown SMC call. Populate return value with SMC_UNK and call
418*cc485e27SMadhukar Pappireddy	 * el3_exit() which will restore the remaining architectural state
419*cc485e27SMadhukar Pappireddy	 * i.e., SYS, GP and PAuth registers(if any) prior to issuing the ERET
420*cc485e27SMadhukar Pappireddy         * to the desired lower EL.
421caa84939SJeenu Viswambharan	 */
4224abd7fa7SAntonio Nino Diaz	mov	x0, #SMC_UNK
423*cc485e27SMadhukar Pappireddy	str	x0, [x6, #CTX_GPREGS_OFFSET + CTX_GPREG_X0]
424*cc485e27SMadhukar Pappireddy	b	el3_exit
425caa84939SJeenu Viswambharan
426caa84939SJeenu Viswambharansmc_prohibited:
427c3260f9bSSoby Mathew	ldr	x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
4284abd7fa7SAntonio Nino Diaz	mov	x0, #SMC_UNK
429caa84939SJeenu Viswambharan	eret
430caa84939SJeenu Viswambharan
431caa84939SJeenu Viswambharanrt_svc_fw_critical_error:
432a6ef4393SDouglas Raillard	/* Switch to SP_ELx */
433a6ef4393SDouglas Raillard	msr	spsel, #1
434a806dad5SJeenu Viswambharan	no_ret	report_unhandled_exception
4358b779620SKévin Petitendfunc smc_handler
436