xref: /rk3399_ARM-atf/bl31/aarch64/runtime_exceptions.S (revision a43d431b80541ea436b71f967c5749babf978c7a)
14f6ad66aSAchin Gupta/*
2e83b0cadSDan Handley * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
34f6ad66aSAchin Gupta *
44f6ad66aSAchin Gupta * Redistribution and use in source and binary forms, with or without
54f6ad66aSAchin Gupta * modification, are permitted provided that the following conditions are met:
64f6ad66aSAchin Gupta *
74f6ad66aSAchin Gupta * Redistributions of source code must retain the above copyright notice, this
84f6ad66aSAchin Gupta * list of conditions and the following disclaimer.
94f6ad66aSAchin Gupta *
104f6ad66aSAchin Gupta * Redistributions in binary form must reproduce the above copyright notice,
114f6ad66aSAchin Gupta * this list of conditions and the following disclaimer in the documentation
124f6ad66aSAchin Gupta * and/or other materials provided with the distribution.
134f6ad66aSAchin Gupta *
144f6ad66aSAchin Gupta * Neither the name of ARM nor the names of its contributors may be used
154f6ad66aSAchin Gupta * to endorse or promote products derived from this software without specific
164f6ad66aSAchin Gupta * prior written permission.
174f6ad66aSAchin Gupta *
184f6ad66aSAchin Gupta * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
194f6ad66aSAchin Gupta * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
204f6ad66aSAchin Gupta * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
214f6ad66aSAchin Gupta * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
224f6ad66aSAchin Gupta * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
234f6ad66aSAchin Gupta * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
244f6ad66aSAchin Gupta * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
254f6ad66aSAchin Gupta * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
264f6ad66aSAchin Gupta * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
274f6ad66aSAchin Gupta * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
284f6ad66aSAchin Gupta * POSSIBILITY OF SUCH DAMAGE.
294f6ad66aSAchin Gupta */
304f6ad66aSAchin Gupta
314f6ad66aSAchin Gupta#include <arch.h>
3235e98e55SDan Handley#include <asm_macros.S>
3335e98e55SDan Handley#include <cm_macros.S>
3497043ac9SDan Handley#include <context.h>
3597043ac9SDan Handley#include <platform.h>
3697043ac9SDan Handley#include <runtime_svc.h>
374f6ad66aSAchin Gupta
384f6ad66aSAchin Gupta	.globl	runtime_exceptions
39caa84939SJeenu Viswambharan	.globl	el3_exit
404f6ad66aSAchin Gupta
41c3260f9bSSoby Mathew	.macro save_x18_to_x29_sp_el0
42c3260f9bSSoby Mathew	stp	x18, x19, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X18]
43c3260f9bSSoby Mathew	stp	x20, x21, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X20]
44c3260f9bSSoby Mathew	stp	x22, x23, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X22]
45c3260f9bSSoby Mathew	stp	x24, x25, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X24]
46c3260f9bSSoby Mathew	stp	x26, x27, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X26]
47c3260f9bSSoby Mathew	stp	x28, x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X28]
48c3260f9bSSoby Mathew	mrs	x18, sp_el0
49c3260f9bSSoby Mathew	str	x18, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_SP_EL0]
50c3260f9bSSoby Mathew	.endm
51c3260f9bSSoby Mathew
52b739f22aSAchin Gupta	.section	.vectors, "ax"; .align 11
534f6ad66aSAchin Gupta
544f6ad66aSAchin Gupta	.align	7
554f6ad66aSAchin Guptaruntime_exceptions:
564f6ad66aSAchin Gupta	/* -----------------------------------------------------
574f6ad66aSAchin Gupta	 * Current EL with _sp_el0 : 0x0 - 0x180
584f6ad66aSAchin Gupta	 * -----------------------------------------------------
594f6ad66aSAchin Gupta	 */
604f6ad66aSAchin Guptasync_exception_sp_el0:
61caa84939SJeenu Viswambharan	/* -----------------------------------------------------
62caa84939SJeenu Viswambharan	 * We don't expect any synchronous exceptions from EL3
63caa84939SJeenu Viswambharan	 * -----------------------------------------------------
64caa84939SJeenu Viswambharan	 */
65*a43d431bSSoby Mathew	bl	dump_state_and_die
66a7934d69SJeenu Viswambharan	check_vector_size sync_exception_sp_el0
674f6ad66aSAchin Gupta
684f6ad66aSAchin Gupta	.align	7
69caa84939SJeenu Viswambharan	/* -----------------------------------------------------
70caa84939SJeenu Viswambharan	 * EL3 code is non-reentrant. Any asynchronous exception
71caa84939SJeenu Viswambharan	 * is a serious error. Loop infinitely.
72caa84939SJeenu Viswambharan	 * -----------------------------------------------------
73caa84939SJeenu Viswambharan	 */
744f6ad66aSAchin Guptairq_sp_el0:
75*a43d431bSSoby Mathew	bl	dump_intr_state_and_die
76a7934d69SJeenu Viswambharan	check_vector_size irq_sp_el0
774f6ad66aSAchin Gupta
784f6ad66aSAchin Gupta	.align	7
794f6ad66aSAchin Guptafiq_sp_el0:
80*a43d431bSSoby Mathew	bl	dump_intr_state_and_die
81a7934d69SJeenu Viswambharan	check_vector_size fiq_sp_el0
824f6ad66aSAchin Gupta
834f6ad66aSAchin Gupta	.align	7
844f6ad66aSAchin Guptaserror_sp_el0:
85*a43d431bSSoby Mathew	bl	dump_state_and_die
86a7934d69SJeenu Viswambharan	check_vector_size serror_sp_el0
874f6ad66aSAchin Gupta
884f6ad66aSAchin Gupta	/* -----------------------------------------------------
894f6ad66aSAchin Gupta	 * Current EL with SPx: 0x200 - 0x380
904f6ad66aSAchin Gupta	 * -----------------------------------------------------
914f6ad66aSAchin Gupta	 */
924f6ad66aSAchin Gupta	.align	7
934f6ad66aSAchin Guptasync_exception_sp_elx:
94caa84939SJeenu Viswambharan	/* -----------------------------------------------------
95caa84939SJeenu Viswambharan	 * This exception will trigger if anything went wrong
96caa84939SJeenu Viswambharan	 * during a previous exception entry or exit or while
97caa84939SJeenu Viswambharan	 * handling an earlier unexpected synchronous exception.
98*a43d431bSSoby Mathew	 * There is a high probability that SP_EL3 is corrupted.
99caa84939SJeenu Viswambharan	 * -----------------------------------------------------
100caa84939SJeenu Viswambharan	 */
101*a43d431bSSoby Mathew	bl	dump_state_and_die
102a7934d69SJeenu Viswambharan	check_vector_size sync_exception_sp_elx
1034f6ad66aSAchin Gupta
1044f6ad66aSAchin Gupta	.align	7
1054f6ad66aSAchin Guptairq_sp_elx:
106*a43d431bSSoby Mathew	bl	dump_intr_state_and_die
107a7934d69SJeenu Viswambharan	check_vector_size irq_sp_elx
108a7934d69SJeenu Viswambharan
1094f6ad66aSAchin Gupta	.align	7
1104f6ad66aSAchin Guptafiq_sp_elx:
111*a43d431bSSoby Mathew	bl	dump_intr_state_and_die
112a7934d69SJeenu Viswambharan	check_vector_size fiq_sp_elx
113a7934d69SJeenu Viswambharan
1144f6ad66aSAchin Gupta	.align	7
1154f6ad66aSAchin Guptaserror_sp_elx:
116*a43d431bSSoby Mathew	bl	dump_state_and_die
117a7934d69SJeenu Viswambharan	check_vector_size serror_sp_elx
1184f6ad66aSAchin Gupta
1194f6ad66aSAchin Gupta	/* -----------------------------------------------------
1204f6ad66aSAchin Gupta	 * Lower EL using AArch64 : 0x400 - 0x580
1214f6ad66aSAchin Gupta	 * -----------------------------------------------------
1224f6ad66aSAchin Gupta	 */
1234f6ad66aSAchin Gupta	.align	7
1244f6ad66aSAchin Guptasync_exception_aarch64:
125caa84939SJeenu Viswambharan	/* -----------------------------------------------------
126caa84939SJeenu Viswambharan	 * This exception vector will be the entry point for
127caa84939SJeenu Viswambharan	 * SMCs and traps that are unhandled at lower ELs most
128caa84939SJeenu Viswambharan	 * commonly. SP_EL3 should point to a valid cpu context
129caa84939SJeenu Viswambharan	 * where the general purpose and system register state
130caa84939SJeenu Viswambharan	 * can be saved.
131caa84939SJeenu Viswambharan	 * -----------------------------------------------------
132caa84939SJeenu Viswambharan	 */
133caa84939SJeenu Viswambharan	handle_sync_exception
134a7934d69SJeenu Viswambharan	check_vector_size sync_exception_aarch64
1354f6ad66aSAchin Gupta
1364f6ad66aSAchin Gupta	.align	7
137caa84939SJeenu Viswambharan	/* -----------------------------------------------------
138caa84939SJeenu Viswambharan	 * Asynchronous exceptions from lower ELs are not
139caa84939SJeenu Viswambharan	 * currently supported. Report their occurrence.
140caa84939SJeenu Viswambharan	 * -----------------------------------------------------
141caa84939SJeenu Viswambharan	 */
1424f6ad66aSAchin Guptairq_aarch64:
143*a43d431bSSoby Mathew	bl	dump_intr_state_and_die
144a7934d69SJeenu Viswambharan	check_vector_size irq_aarch64
1454f6ad66aSAchin Gupta
1464f6ad66aSAchin Gupta	.align	7
1474f6ad66aSAchin Guptafiq_aarch64:
148*a43d431bSSoby Mathew	bl	dump_intr_state_and_die
149a7934d69SJeenu Viswambharan	check_vector_size fiq_aarch64
1504f6ad66aSAchin Gupta
1514f6ad66aSAchin Gupta	.align	7
1524f6ad66aSAchin Guptaserror_aarch64:
153*a43d431bSSoby Mathew	bl	dump_state_and_die
154a7934d69SJeenu Viswambharan	check_vector_size serror_aarch64
1554f6ad66aSAchin Gupta
1564f6ad66aSAchin Gupta	/* -----------------------------------------------------
1574f6ad66aSAchin Gupta	 * Lower EL using AArch32 : 0x600 - 0x780
1584f6ad66aSAchin Gupta	 * -----------------------------------------------------
1594f6ad66aSAchin Gupta	 */
1604f6ad66aSAchin Gupta	.align	7
1614f6ad66aSAchin Guptasync_exception_aarch32:
162caa84939SJeenu Viswambharan	/* -----------------------------------------------------
163caa84939SJeenu Viswambharan	 * This exception vector will be the entry point for
164caa84939SJeenu Viswambharan	 * SMCs and traps that are unhandled at lower ELs most
165caa84939SJeenu Viswambharan	 * commonly. SP_EL3 should point to a valid cpu context
166caa84939SJeenu Viswambharan	 * where the general purpose and system register state
167caa84939SJeenu Viswambharan	 * can be saved.
168caa84939SJeenu Viswambharan	 * -----------------------------------------------------
169caa84939SJeenu Viswambharan	 */
170caa84939SJeenu Viswambharan	handle_sync_exception
171a7934d69SJeenu Viswambharan	check_vector_size sync_exception_aarch32
1724f6ad66aSAchin Gupta
1734f6ad66aSAchin Gupta	.align	7
174caa84939SJeenu Viswambharan	/* -----------------------------------------------------
175caa84939SJeenu Viswambharan	 * Asynchronous exceptions from lower ELs are not
176caa84939SJeenu Viswambharan	 * currently supported. Report their occurrence.
177caa84939SJeenu Viswambharan	 * -----------------------------------------------------
178caa84939SJeenu Viswambharan	 */
1794f6ad66aSAchin Guptairq_aarch32:
180*a43d431bSSoby Mathew	bl	dump_intr_state_and_die
181a7934d69SJeenu Viswambharan	check_vector_size irq_aarch32
1824f6ad66aSAchin Gupta
1834f6ad66aSAchin Gupta	.align	7
1844f6ad66aSAchin Guptafiq_aarch32:
185*a43d431bSSoby Mathew	bl	dump_intr_state_and_die
186a7934d69SJeenu Viswambharan	check_vector_size fiq_aarch32
1874f6ad66aSAchin Gupta
1884f6ad66aSAchin Gupta	.align	7
1894f6ad66aSAchin Guptaserror_aarch32:
190*a43d431bSSoby Mathew	bl	dump_state_and_die
191a7934d69SJeenu Viswambharan	check_vector_size serror_aarch32
192a7934d69SJeenu Viswambharan
193caa84939SJeenu Viswambharan	.align	7
194caa84939SJeenu Viswambharan
195caa84939SJeenu Viswambharan	/* -----------------------------------------------------
196caa84939SJeenu Viswambharan	 * The following code handles secure monitor calls.
197caa84939SJeenu Viswambharan	 * Depending upon the execution state from where the SMC
198caa84939SJeenu Viswambharan	 * has been invoked, it frees some general purpose
199caa84939SJeenu Viswambharan	 * registers to perform the remaining tasks. They
200caa84939SJeenu Viswambharan	 * involve finding the runtime service handler that is
201caa84939SJeenu Viswambharan	 * the target of the SMC & switching to runtime stacks
202caa84939SJeenu Viswambharan	 * (SP_EL0) before calling the handler.
203caa84939SJeenu Viswambharan	 *
204caa84939SJeenu Viswambharan	 * Note that x30 has been explicitly saved and can be
205caa84939SJeenu Viswambharan	 * used here
206caa84939SJeenu Viswambharan	 * -----------------------------------------------------
207caa84939SJeenu Viswambharan	 */
2080a30cf54SAndrew Thoelkefunc smc_handler
209caa84939SJeenu Viswambharansmc_handler32:
210caa84939SJeenu Viswambharan	/* Check whether aarch32 issued an SMC64 */
211caa84939SJeenu Viswambharan	tbnz	x0, #FUNCID_CC_SHIFT, smc_prohibited
212caa84939SJeenu Viswambharan
213caa84939SJeenu Viswambharan	/* -----------------------------------------------------
214caa84939SJeenu Viswambharan	 * Since we're are coming from aarch32, x8-x18 need to
215caa84939SJeenu Viswambharan	 * be saved as per SMC32 calling convention. If a lower
216caa84939SJeenu Viswambharan	 * EL in aarch64 is making an SMC32 call then it must
217caa84939SJeenu Viswambharan	 * have saved x8-x17 already therein.
218caa84939SJeenu Viswambharan	 * -----------------------------------------------------
219caa84939SJeenu Viswambharan	 */
220caa84939SJeenu Viswambharan	stp	x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8]
221caa84939SJeenu Viswambharan	stp	x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10]
222caa84939SJeenu Viswambharan	stp	x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12]
223caa84939SJeenu Viswambharan	stp	x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14]
224caa84939SJeenu Viswambharan	stp	x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16]
225caa84939SJeenu Viswambharan
226caa84939SJeenu Viswambharan	/* x4-x7, x18, sp_el0 are saved below */
227caa84939SJeenu Viswambharan
228caa84939SJeenu Viswambharansmc_handler64:
229caa84939SJeenu Viswambharan	/* -----------------------------------------------------
230caa84939SJeenu Viswambharan	 * Populate the parameters for the SMC handler. We
231caa84939SJeenu Viswambharan	 * already have x0-x4 in place. x5 will point to a
232caa84939SJeenu Viswambharan	 * cookie (not used now). x6 will point to the context
233caa84939SJeenu Viswambharan	 * structure (SP_EL3) and x7 will contain flags we need
234caa84939SJeenu Viswambharan	 * to pass to the handler Hence save x5-x7. Note that x4
235caa84939SJeenu Viswambharan	 * only needs to be preserved for AArch32 callers but we
236caa84939SJeenu Viswambharan	 * do it for AArch64 callers as well for convenience
237caa84939SJeenu Viswambharan	 * -----------------------------------------------------
238caa84939SJeenu Viswambharan	 */
239caa84939SJeenu Viswambharan	stp	x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4]
240caa84939SJeenu Viswambharan	stp	x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6]
241caa84939SJeenu Viswambharan
242c3260f9bSSoby Mathew	/* Save rest of the gpregs and sp_el0*/
243c3260f9bSSoby Mathew	save_x18_to_x29_sp_el0
244c3260f9bSSoby Mathew
245caa84939SJeenu Viswambharan	mov	x5, xzr
246caa84939SJeenu Viswambharan	mov	x6, sp
247caa84939SJeenu Viswambharan
248caa84939SJeenu Viswambharan	/* Get the unique owning entity number */
249caa84939SJeenu Viswambharan	ubfx	x16, x0, #FUNCID_OEN_SHIFT, #FUNCID_OEN_WIDTH
250caa84939SJeenu Viswambharan	ubfx	x15, x0, #FUNCID_TYPE_SHIFT, #FUNCID_TYPE_WIDTH
251caa84939SJeenu Viswambharan	orr	x16, x16, x15, lsl #FUNCID_OEN_WIDTH
252caa84939SJeenu Viswambharan
253caa84939SJeenu Viswambharan	adr	x11, (__RT_SVC_DESCS_START__ + RT_SVC_DESC_HANDLE)
254caa84939SJeenu Viswambharan
255caa84939SJeenu Viswambharan	/* Load descriptor index from array of indices */
256caa84939SJeenu Viswambharan	adr	x14, rt_svc_descs_indices
257caa84939SJeenu Viswambharan	ldrb	w15, [x14, x16]
258caa84939SJeenu Viswambharan
259caa84939SJeenu Viswambharan	/* -----------------------------------------------------
260caa84939SJeenu Viswambharan	 * Restore the saved C runtime stack value which will
261caa84939SJeenu Viswambharan	 * become the new SP_EL0 i.e. EL3 runtime stack. It was
262caa84939SJeenu Viswambharan	 * saved in the 'cpu_context' structure prior to the last
263caa84939SJeenu Viswambharan	 * ERET from EL3.
264caa84939SJeenu Viswambharan	 * -----------------------------------------------------
265caa84939SJeenu Viswambharan	 */
266caa84939SJeenu Viswambharan	ldr	x12, [x6, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
267caa84939SJeenu Viswambharan
268caa84939SJeenu Viswambharan	/*
269caa84939SJeenu Viswambharan	 * Any index greater than 127 is invalid. Check bit 7 for
270caa84939SJeenu Viswambharan	 * a valid index
271caa84939SJeenu Viswambharan	 */
272caa84939SJeenu Viswambharan	tbnz	w15, 7, smc_unknown
273caa84939SJeenu Viswambharan
274caa84939SJeenu Viswambharan	/* Switch to SP_EL0 */
275caa84939SJeenu Viswambharan	msr	spsel, #0
276caa84939SJeenu Viswambharan
277caa84939SJeenu Viswambharan	/* -----------------------------------------------------
278caa84939SJeenu Viswambharan	 * Get the descriptor using the index
279caa84939SJeenu Viswambharan	 * x11 = (base + off), x15 = index
280caa84939SJeenu Viswambharan	 *
281caa84939SJeenu Viswambharan	 * handler = (base + off) + (index << log2(size))
282caa84939SJeenu Viswambharan	 * -----------------------------------------------------
283caa84939SJeenu Viswambharan	 */
284caa84939SJeenu Viswambharan	lsl	w10, w15, #RT_SVC_SIZE_LOG2
285caa84939SJeenu Viswambharan	ldr	x15, [x11, w10, uxtw]
286caa84939SJeenu Viswambharan
287caa84939SJeenu Viswambharan	/* -----------------------------------------------------
288caa84939SJeenu Viswambharan	 * Save the SPSR_EL3, ELR_EL3, & SCR_EL3 in case there
289caa84939SJeenu Viswambharan	 * is a world switch during SMC handling.
290caa84939SJeenu Viswambharan	 * TODO: Revisit if all system registers can be saved
291caa84939SJeenu Viswambharan	 * later.
292caa84939SJeenu Viswambharan	 * -----------------------------------------------------
293caa84939SJeenu Viswambharan	 */
294caa84939SJeenu Viswambharan	mrs	x16, spsr_el3
295caa84939SJeenu Viswambharan	mrs	x17, elr_el3
296caa84939SJeenu Viswambharan	mrs	x18, scr_el3
297caa84939SJeenu Viswambharan	stp	x16, x17, [x6, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
298caa84939SJeenu Viswambharan	stp	x18, xzr, [x6, #CTX_EL3STATE_OFFSET + CTX_SCR_EL3]
299caa84939SJeenu Viswambharan
300caa84939SJeenu Viswambharan	/* Copy SCR_EL3.NS bit to the flag to indicate caller's security */
301caa84939SJeenu Viswambharan	bfi	x7, x18, #0, #1
302caa84939SJeenu Viswambharan
303caa84939SJeenu Viswambharan	mov	sp, x12
304caa84939SJeenu Viswambharan
305caa84939SJeenu Viswambharan	/* -----------------------------------------------------
306caa84939SJeenu Viswambharan	 * Call the Secure Monitor Call handler and then drop
307caa84939SJeenu Viswambharan	 * directly into el3_exit() which will program any
308caa84939SJeenu Viswambharan	 * remaining architectural state prior to issuing the
309caa84939SJeenu Viswambharan	 * ERET to the desired lower EL.
310caa84939SJeenu Viswambharan	 * -----------------------------------------------------
311caa84939SJeenu Viswambharan	 */
312caa84939SJeenu Viswambharan#if DEBUG
313caa84939SJeenu Viswambharan	cbz	x15, rt_svc_fw_critical_error
314caa84939SJeenu Viswambharan#endif
315caa84939SJeenu Viswambharan	blr	x15
316caa84939SJeenu Viswambharan
317caa84939SJeenu Viswambharan	/* -----------------------------------------------------
318caa84939SJeenu Viswambharan	 * This routine assumes that the SP_EL3 is pointing to
319caa84939SJeenu Viswambharan	 * a valid context structure from where the gp regs and
320caa84939SJeenu Viswambharan	 * other special registers can be retrieved.
3210a30cf54SAndrew Thoelke	 *
3220a30cf54SAndrew Thoelke	 * Keep it in the same section as smc_handler as this
3230a30cf54SAndrew Thoelke	 * function uses a fall-through to el3_exit
324caa84939SJeenu Viswambharan	 * -----------------------------------------------------
325caa84939SJeenu Viswambharan	 */
326caa84939SJeenu Viswambharanel3_exit: ; .type el3_exit, %function
327caa84939SJeenu Viswambharan	/* -----------------------------------------------------
328caa84939SJeenu Viswambharan	 * Save the current SP_EL0 i.e. the EL3 runtime stack
329caa84939SJeenu Viswambharan	 * which will be used for handling the next SMC. Then
330caa84939SJeenu Viswambharan	 * switch to SP_EL3
331caa84939SJeenu Viswambharan	 * -----------------------------------------------------
332caa84939SJeenu Viswambharan	 */
333caa84939SJeenu Viswambharan	mov	x17, sp
334caa84939SJeenu Viswambharan	msr	spsel, #1
335caa84939SJeenu Viswambharan	str	x17, [sp, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
336caa84939SJeenu Viswambharan
337caa84939SJeenu Viswambharan	/* -----------------------------------------------------
338caa84939SJeenu Viswambharan	 * Restore SPSR_EL3, ELR_EL3 and SCR_EL3 prior to ERET
339caa84939SJeenu Viswambharan	 * -----------------------------------------------------
340caa84939SJeenu Viswambharan	 */
341caa84939SJeenu Viswambharan	ldp	x18, xzr, [sp, #CTX_EL3STATE_OFFSET + CTX_SCR_EL3]
342caa84939SJeenu Viswambharan	ldp	x16, x17, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
343caa84939SJeenu Viswambharan	msr	scr_el3, x18
344caa84939SJeenu Viswambharan	msr	spsr_el3, x16
345caa84939SJeenu Viswambharan	msr	elr_el3, x17
346caa84939SJeenu Viswambharan
347caa84939SJeenu Viswambharan	/* Restore saved general purpose registers and return */
348*a43d431bSSoby Mathew	b	restore_gp_registers_eret
3494f6ad66aSAchin Gupta
350caa84939SJeenu Viswambharansmc_unknown:
351caa84939SJeenu Viswambharan	/*
352caa84939SJeenu Viswambharan	 * Here we restore x4-x18 regardless of where we came from. AArch32
353caa84939SJeenu Viswambharan	 * callers will find the registers contents unchanged, but AArch64
354caa84939SJeenu Viswambharan	 * callers will find the registers modified (with stale earlier NS
355caa84939SJeenu Viswambharan	 * content). Either way, we aren't leaking any secure information
356caa84939SJeenu Viswambharan	 * through them
357caa84939SJeenu Viswambharan	 */
358*a43d431bSSoby Mathew	mov	w0, #SMC_UNK
359*a43d431bSSoby Mathew	b	restore_gp_registers_callee_eret
360caa84939SJeenu Viswambharan
361caa84939SJeenu Viswambharansmc_prohibited:
362c3260f9bSSoby Mathew	ldr	x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
363caa84939SJeenu Viswambharan	mov	w0, #SMC_UNK
364caa84939SJeenu Viswambharan	eret
365caa84939SJeenu Viswambharan
366caa84939SJeenu Viswambharanrt_svc_fw_critical_error:
367*a43d431bSSoby Mathew	msr	spsel, #1 /* Switch to SP_ELx */
368*a43d431bSSoby Mathew	bl	dump_state_and_die
369caa84939SJeenu Viswambharan
370caa84939SJeenu Viswambharan	/* -----------------------------------------------------
371caa84939SJeenu Viswambharan	 * The following functions are used to saved and restore
372c3260f9bSSoby Mathew	 * all the general pupose registers. Ideally we would
373c3260f9bSSoby Mathew	 * only save and restore the callee saved registers when
374c3260f9bSSoby Mathew	 * a world switch occurs but that type of implementation
375c3260f9bSSoby Mathew	 * is more complex. So currently we will always save and
376c3260f9bSSoby Mathew	 * restore these registers on entry and exit of EL3.
377caa84939SJeenu Viswambharan	 * These are not macros to ensure their invocation fits
378caa84939SJeenu Viswambharan	 * within the 32 instructions per exception vector.
379caa84939SJeenu Viswambharan	 * -----------------------------------------------------
380caa84939SJeenu Viswambharan	 */
381c3260f9bSSoby Mathewfunc save_gp_registers
382caa84939SJeenu Viswambharan	stp	x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0]
383caa84939SJeenu Viswambharan	stp	x2, x3, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X2]
384caa84939SJeenu Viswambharan	stp	x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4]
385caa84939SJeenu Viswambharan	stp	x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6]
386caa84939SJeenu Viswambharan	stp	x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8]
387caa84939SJeenu Viswambharan	stp	x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10]
388caa84939SJeenu Viswambharan	stp	x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12]
389caa84939SJeenu Viswambharan	stp	x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14]
390caa84939SJeenu Viswambharan	stp	x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16]
391c3260f9bSSoby Mathew	save_x18_to_x29_sp_el0
392caa84939SJeenu Viswambharan	ret
393caa84939SJeenu Viswambharan
394*a43d431bSSoby Mathewfunc restore_gp_registers_eret
395caa84939SJeenu Viswambharan	ldp	x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0]
396caa84939SJeenu Viswambharan	ldp	x2, x3, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X2]
397caa84939SJeenu Viswambharan
398*a43d431bSSoby Mathewrestore_gp_registers_callee_eret:
399caa84939SJeenu Viswambharan	ldp	x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4]
400caa84939SJeenu Viswambharan	ldp	x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6]
401caa84939SJeenu Viswambharan	ldp	x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8]
402caa84939SJeenu Viswambharan	ldp	x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10]
403caa84939SJeenu Viswambharan	ldp	x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12]
404caa84939SJeenu Viswambharan	ldp	x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14]
405c3260f9bSSoby Mathew	ldp	x18, x19, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X18]
406c3260f9bSSoby Mathew	ldp	x20, x21, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X20]
407c3260f9bSSoby Mathew	ldp	x22, x23, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X22]
408c3260f9bSSoby Mathew	ldp	x24, x25, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X24]
409c3260f9bSSoby Mathew	ldp	x26, x27, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X26]
410c3260f9bSSoby Mathew	ldp	x28, x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X28]
411*a43d431bSSoby Mathew	ldp	x30, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
412*a43d431bSSoby Mathew	msr	sp_el0, x17
413*a43d431bSSoby Mathew	ldp	x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16]
414*a43d431bSSoby Mathew	eret
415