xref: /rk3399_ARM-atf/bl31/aarch64/runtime_exceptions.S (revision 8b779620d3bad024b83650ecfeaafd7b3ae26ccf)
14f6ad66aSAchin Gupta/*
2e83b0cadSDan Handley * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
34f6ad66aSAchin Gupta *
44f6ad66aSAchin Gupta * Redistribution and use in source and binary forms, with or without
54f6ad66aSAchin Gupta * modification, are permitted provided that the following conditions are met:
64f6ad66aSAchin Gupta *
74f6ad66aSAchin Gupta * Redistributions of source code must retain the above copyright notice, this
84f6ad66aSAchin Gupta * list of conditions and the following disclaimer.
94f6ad66aSAchin Gupta *
104f6ad66aSAchin Gupta * Redistributions in binary form must reproduce the above copyright notice,
114f6ad66aSAchin Gupta * this list of conditions and the following disclaimer in the documentation
124f6ad66aSAchin Gupta * and/or other materials provided with the distribution.
134f6ad66aSAchin Gupta *
144f6ad66aSAchin Gupta * Neither the name of ARM nor the names of its contributors may be used
154f6ad66aSAchin Gupta * to endorse or promote products derived from this software without specific
164f6ad66aSAchin Gupta * prior written permission.
174f6ad66aSAchin Gupta *
184f6ad66aSAchin Gupta * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
194f6ad66aSAchin Gupta * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
204f6ad66aSAchin Gupta * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
214f6ad66aSAchin Gupta * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
224f6ad66aSAchin Gupta * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
234f6ad66aSAchin Gupta * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
244f6ad66aSAchin Gupta * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
254f6ad66aSAchin Gupta * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
264f6ad66aSAchin Gupta * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
274f6ad66aSAchin Gupta * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
284f6ad66aSAchin Gupta * POSSIBILITY OF SUCH DAMAGE.
294f6ad66aSAchin Gupta */
304f6ad66aSAchin Gupta
314f6ad66aSAchin Gupta#include <arch.h>
3235e98e55SDan Handley#include <asm_macros.S>
3397043ac9SDan Handley#include <context.h>
34dce74b89SAchin Gupta#include <interrupt_mgmt.h>
355f0cdb05SDan Handley#include <platform_def.h>
3697043ac9SDan Handley#include <runtime_svc.h>
374f6ad66aSAchin Gupta
384f6ad66aSAchin Gupta	.globl	runtime_exceptions
39caa84939SJeenu Viswambharan	.globl	el3_exit
404f6ad66aSAchin Gupta
41dce74b89SAchin Gupta	/* -----------------------------------------------------
4244804252SSandrine Bailleux	 * Handle SMC exceptions separately from other sync.
43dce74b89SAchin Gupta	 * exceptions.
44dce74b89SAchin Gupta	 * -----------------------------------------------------
45dce74b89SAchin Gupta	 */
46dce74b89SAchin Gupta	.macro	handle_sync_exception
470c8d4fefSAchin Gupta	/* Enable the SError interrupt */
480c8d4fefSAchin Gupta	msr	daifclr, #DAIF_ABT_BIT
490c8d4fefSAchin Gupta
50dce74b89SAchin Gupta	str	x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
51dce74b89SAchin Gupta	mrs	x30, esr_el3
52dce74b89SAchin Gupta	ubfx	x30, x30, #ESR_EC_SHIFT, #ESR_EC_LENGTH
53dce74b89SAchin Gupta
54dce74b89SAchin Gupta	cmp	x30, #EC_AARCH32_SMC
55dce74b89SAchin Gupta	b.eq	smc_handler32
56dce74b89SAchin Gupta
57dce74b89SAchin Gupta	cmp	x30, #EC_AARCH64_SMC
58dce74b89SAchin Gupta	b.eq	smc_handler64
59dce74b89SAchin Gupta
60dce74b89SAchin Gupta	/* -----------------------------------------------------
61dce74b89SAchin Gupta	 * The following code handles any synchronous exception
62dce74b89SAchin Gupta	 * that is not an SMC.
63dce74b89SAchin Gupta	 * -----------------------------------------------------
64dce74b89SAchin Gupta	 */
65dce74b89SAchin Gupta
66626ed510SSoby Mathew	bl	report_unhandled_exception
67dce74b89SAchin Gupta	.endm
68dce74b89SAchin Gupta
69dce74b89SAchin Gupta
70dce74b89SAchin Gupta	/* -----------------------------------------------------
71dce74b89SAchin Gupta	 * This macro handles FIQ or IRQ interrupts i.e. EL3,
72dce74b89SAchin Gupta	 * S-EL1 and NS interrupts.
73dce74b89SAchin Gupta	 * -----------------------------------------------------
74dce74b89SAchin Gupta	 */
75dce74b89SAchin Gupta	.macro	handle_interrupt_exception label
760c8d4fefSAchin Gupta	/* Enable the SError interrupt */
770c8d4fefSAchin Gupta	msr	daifclr, #DAIF_ABT_BIT
780c8d4fefSAchin Gupta
79dce74b89SAchin Gupta	str	x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
80dce74b89SAchin Gupta	bl	save_gp_registers
81dce74b89SAchin Gupta
82dce74b89SAchin Gupta	/* Switch to the runtime stack i.e. SP_EL0 */
83dce74b89SAchin Gupta	ldr	x2, [sp, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
84dce74b89SAchin Gupta	mov	x20, sp
85dce74b89SAchin Gupta	msr	spsel, #0
86dce74b89SAchin Gupta	mov	sp, x2
87dce74b89SAchin Gupta
88dce74b89SAchin Gupta	/*
89dce74b89SAchin Gupta	 * Find out whether this is a valid interrupt type. If the
90dce74b89SAchin Gupta	 * interrupt controller reports a spurious interrupt then
91dce74b89SAchin Gupta	 * return to where we came from.
92dce74b89SAchin Gupta	 */
939865ac15SDan Handley	bl	plat_ic_get_pending_interrupt_type
94dce74b89SAchin Gupta	cmp	x0, #INTR_TYPE_INVAL
95dce74b89SAchin Gupta	b.eq	interrupt_exit_\label
96dce74b89SAchin Gupta
97dce74b89SAchin Gupta	/*
98dce74b89SAchin Gupta	 * Get the registered handler for this interrupt type. A
99dce74b89SAchin Gupta	 * NULL return value implies that an interrupt was generated
100dce74b89SAchin Gupta	 * for which there is no handler registered or the interrupt
101dce74b89SAchin Gupta	 * was routed incorrectly. This is a problem of the framework
102dce74b89SAchin Gupta	 * so report it as an error.
103dce74b89SAchin Gupta	 */
104dce74b89SAchin Gupta	bl	get_interrupt_type_handler
105dce74b89SAchin Gupta	cbz	x0, interrupt_error_\label
106dce74b89SAchin Gupta	mov	x21, x0
107dce74b89SAchin Gupta
108dce74b89SAchin Gupta	mov	x0, #INTR_ID_UNAVAILABLE
109dce74b89SAchin Gupta#if IMF_READ_INTERRUPT_ID
110dce74b89SAchin Gupta	/*
111dce74b89SAchin Gupta	 * Read the id of the highest priority pending interrupt. If
112dce74b89SAchin Gupta	 * no interrupt is asserted then return to where we came from.
113dce74b89SAchin Gupta	 */
114a3781085SSoby Mathew	mov	x19,  #INTR_ID_UNAVAILABLE
1159865ac15SDan Handley	bl	plat_ic_get_pending_interrupt_id
116a3781085SSoby Mathew	cmp	x19, x0
117dce74b89SAchin Gupta	b.eq	interrupt_exit_\label
118dce74b89SAchin Gupta#endif
119dce74b89SAchin Gupta
120dce74b89SAchin Gupta	/*
121dce74b89SAchin Gupta	 * Save the EL3 system registers needed to return from
122dce74b89SAchin Gupta	 * this exception.
123dce74b89SAchin Gupta	 */
124dce74b89SAchin Gupta	mrs	x3, spsr_el3
125dce74b89SAchin Gupta	mrs	x4, elr_el3
126dce74b89SAchin Gupta	stp	x3, x4, [x20, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
127dce74b89SAchin Gupta
128dce74b89SAchin Gupta	/* Set the current security state in the 'flags' parameter */
129dce74b89SAchin Gupta	mrs	x2, scr_el3
130dce74b89SAchin Gupta	ubfx	x1, x2, #0, #1
131dce74b89SAchin Gupta
132dce74b89SAchin Gupta	/* Restore the reference to the 'handle' i.e. SP_EL3 */
133dce74b89SAchin Gupta	mov	x2, x20
134dce74b89SAchin Gupta
135b460b8bfSSoby Mathew	/*  x3 will point to a cookie (not used now) */
136b460b8bfSSoby Mathew	mov	x3, xzr
137b460b8bfSSoby Mathew
138dce74b89SAchin Gupta	/* Call the interrupt type handler */
139dce74b89SAchin Gupta	blr	x21
140dce74b89SAchin Gupta
141dce74b89SAchin Guptainterrupt_exit_\label:
142dce74b89SAchin Gupta	/* Return from exception, possibly in a different security state */
143dce74b89SAchin Gupta	b	el3_exit
144dce74b89SAchin Gupta
145dce74b89SAchin Gupta	/*
146dce74b89SAchin Gupta	 * This label signifies a problem with the interrupt management
147dce74b89SAchin Gupta	 * framework where it is not safe to go back to the instruction
148dce74b89SAchin Gupta	 * where the interrupt was generated.
149dce74b89SAchin Gupta	 */
150dce74b89SAchin Guptainterrupt_error_\label:
151626ed510SSoby Mathew	bl	report_unhandled_interrupt
152dce74b89SAchin Gupta	.endm
153dce74b89SAchin Gupta
154dce74b89SAchin Gupta
155c3260f9bSSoby Mathew	.macro save_x18_to_x29_sp_el0
156c3260f9bSSoby Mathew	stp	x18, x19, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X18]
157c3260f9bSSoby Mathew	stp	x20, x21, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X20]
158c3260f9bSSoby Mathew	stp	x22, x23, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X22]
159c3260f9bSSoby Mathew	stp	x24, x25, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X24]
160c3260f9bSSoby Mathew	stp	x26, x27, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X26]
161c3260f9bSSoby Mathew	stp	x28, x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X28]
162c3260f9bSSoby Mathew	mrs	x18, sp_el0
163c3260f9bSSoby Mathew	str	x18, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_SP_EL0]
164c3260f9bSSoby Mathew	.endm
165c3260f9bSSoby Mathew
166b739f22aSAchin Gupta	.section	.vectors, "ax"; .align 11
1674f6ad66aSAchin Gupta	.align	7
1684f6ad66aSAchin Guptaruntime_exceptions:
1694f6ad66aSAchin Gupta	/* -----------------------------------------------------
17044804252SSandrine Bailleux	 * Current EL with _sp_el0 : 0x0 - 0x200
1714f6ad66aSAchin Gupta	 * -----------------------------------------------------
1724f6ad66aSAchin Gupta	 */
1734f6ad66aSAchin Guptasync_exception_sp_el0:
174caa84939SJeenu Viswambharan	/* -----------------------------------------------------
175caa84939SJeenu Viswambharan	 * We don't expect any synchronous exceptions from EL3
176caa84939SJeenu Viswambharan	 * -----------------------------------------------------
177caa84939SJeenu Viswambharan	 */
178626ed510SSoby Mathew	bl	report_unhandled_exception
179a7934d69SJeenu Viswambharan	check_vector_size sync_exception_sp_el0
1804f6ad66aSAchin Gupta
1814f6ad66aSAchin Gupta	.align	7
182caa84939SJeenu Viswambharan	/* -----------------------------------------------------
183caa84939SJeenu Viswambharan	 * EL3 code is non-reentrant. Any asynchronous exception
184caa84939SJeenu Viswambharan	 * is a serious error. Loop infinitely.
185caa84939SJeenu Viswambharan	 * -----------------------------------------------------
186caa84939SJeenu Viswambharan	 */
1874f6ad66aSAchin Guptairq_sp_el0:
188626ed510SSoby Mathew	bl	report_unhandled_interrupt
189a7934d69SJeenu Viswambharan	check_vector_size irq_sp_el0
1904f6ad66aSAchin Gupta
1914f6ad66aSAchin Gupta	.align	7
1924f6ad66aSAchin Guptafiq_sp_el0:
193626ed510SSoby Mathew	bl	report_unhandled_interrupt
194a7934d69SJeenu Viswambharan	check_vector_size fiq_sp_el0
1954f6ad66aSAchin Gupta
1964f6ad66aSAchin Gupta	.align	7
1974f6ad66aSAchin Guptaserror_sp_el0:
198626ed510SSoby Mathew	bl	report_unhandled_exception
199a7934d69SJeenu Viswambharan	check_vector_size serror_sp_el0
2004f6ad66aSAchin Gupta
2014f6ad66aSAchin Gupta	/* -----------------------------------------------------
20244804252SSandrine Bailleux	 * Current EL with SPx: 0x200 - 0x400
2034f6ad66aSAchin Gupta	 * -----------------------------------------------------
2044f6ad66aSAchin Gupta	 */
2054f6ad66aSAchin Gupta	.align	7
2064f6ad66aSAchin Guptasync_exception_sp_elx:
207caa84939SJeenu Viswambharan	/* -----------------------------------------------------
208caa84939SJeenu Viswambharan	 * This exception will trigger if anything went wrong
209caa84939SJeenu Viswambharan	 * during a previous exception entry or exit or while
210caa84939SJeenu Viswambharan	 * handling an earlier unexpected synchronous exception.
211a43d431bSSoby Mathew	 * There is a high probability that SP_EL3 is corrupted.
212caa84939SJeenu Viswambharan	 * -----------------------------------------------------
213caa84939SJeenu Viswambharan	 */
214626ed510SSoby Mathew	bl	report_unhandled_exception
215a7934d69SJeenu Viswambharan	check_vector_size sync_exception_sp_elx
2164f6ad66aSAchin Gupta
2174f6ad66aSAchin Gupta	.align	7
2184f6ad66aSAchin Guptairq_sp_elx:
219626ed510SSoby Mathew	bl	report_unhandled_interrupt
220a7934d69SJeenu Viswambharan	check_vector_size irq_sp_elx
221a7934d69SJeenu Viswambharan
2224f6ad66aSAchin Gupta	.align	7
2234f6ad66aSAchin Guptafiq_sp_elx:
224626ed510SSoby Mathew	bl	report_unhandled_interrupt
225a7934d69SJeenu Viswambharan	check_vector_size fiq_sp_elx
226a7934d69SJeenu Viswambharan
2274f6ad66aSAchin Gupta	.align	7
2284f6ad66aSAchin Guptaserror_sp_elx:
229626ed510SSoby Mathew	bl	report_unhandled_exception
230a7934d69SJeenu Viswambharan	check_vector_size serror_sp_elx
2314f6ad66aSAchin Gupta
2324f6ad66aSAchin Gupta	/* -----------------------------------------------------
23344804252SSandrine Bailleux	 * Lower EL using AArch64 : 0x400 - 0x600
2344f6ad66aSAchin Gupta	 * -----------------------------------------------------
2354f6ad66aSAchin Gupta	 */
2364f6ad66aSAchin Gupta	.align	7
2374f6ad66aSAchin Guptasync_exception_aarch64:
238caa84939SJeenu Viswambharan	/* -----------------------------------------------------
239caa84939SJeenu Viswambharan	 * This exception vector will be the entry point for
240caa84939SJeenu Viswambharan	 * SMCs and traps that are unhandled at lower ELs most
241caa84939SJeenu Viswambharan	 * commonly. SP_EL3 should point to a valid cpu context
242caa84939SJeenu Viswambharan	 * where the general purpose and system register state
243caa84939SJeenu Viswambharan	 * can be saved.
244caa84939SJeenu Viswambharan	 * -----------------------------------------------------
245caa84939SJeenu Viswambharan	 */
246caa84939SJeenu Viswambharan	handle_sync_exception
247a7934d69SJeenu Viswambharan	check_vector_size sync_exception_aarch64
2484f6ad66aSAchin Gupta
2494f6ad66aSAchin Gupta	.align	7
250caa84939SJeenu Viswambharan	/* -----------------------------------------------------
251caa84939SJeenu Viswambharan	 * Asynchronous exceptions from lower ELs are not
252caa84939SJeenu Viswambharan	 * currently supported. Report their occurrence.
253caa84939SJeenu Viswambharan	 * -----------------------------------------------------
254caa84939SJeenu Viswambharan	 */
2554f6ad66aSAchin Guptairq_aarch64:
256dce74b89SAchin Gupta	handle_interrupt_exception irq_aarch64
257a7934d69SJeenu Viswambharan	check_vector_size irq_aarch64
2584f6ad66aSAchin Gupta
2594f6ad66aSAchin Gupta	.align	7
2604f6ad66aSAchin Guptafiq_aarch64:
261dce74b89SAchin Gupta	handle_interrupt_exception fiq_aarch64
262a7934d69SJeenu Viswambharan	check_vector_size fiq_aarch64
2634f6ad66aSAchin Gupta
2644f6ad66aSAchin Gupta	.align	7
2654f6ad66aSAchin Guptaserror_aarch64:
266626ed510SSoby Mathew	bl	report_unhandled_exception
267a7934d69SJeenu Viswambharan	check_vector_size serror_aarch64
2684f6ad66aSAchin Gupta
2694f6ad66aSAchin Gupta	/* -----------------------------------------------------
27044804252SSandrine Bailleux	 * Lower EL using AArch32 : 0x600 - 0x800
2714f6ad66aSAchin Gupta	 * -----------------------------------------------------
2724f6ad66aSAchin Gupta	 */
2734f6ad66aSAchin Gupta	.align	7
2744f6ad66aSAchin Guptasync_exception_aarch32:
275caa84939SJeenu Viswambharan	/* -----------------------------------------------------
276caa84939SJeenu Viswambharan	 * This exception vector will be the entry point for
277caa84939SJeenu Viswambharan	 * SMCs and traps that are unhandled at lower ELs most
278caa84939SJeenu Viswambharan	 * commonly. SP_EL3 should point to a valid cpu context
279caa84939SJeenu Viswambharan	 * where the general purpose and system register state
280caa84939SJeenu Viswambharan	 * can be saved.
281caa84939SJeenu Viswambharan	 * -----------------------------------------------------
282caa84939SJeenu Viswambharan	 */
283caa84939SJeenu Viswambharan	handle_sync_exception
284a7934d69SJeenu Viswambharan	check_vector_size sync_exception_aarch32
2854f6ad66aSAchin Gupta
2864f6ad66aSAchin Gupta	.align	7
287caa84939SJeenu Viswambharan	/* -----------------------------------------------------
288caa84939SJeenu Viswambharan	 * Asynchronous exceptions from lower ELs are not
289caa84939SJeenu Viswambharan	 * currently supported. Report their occurrence.
290caa84939SJeenu Viswambharan	 * -----------------------------------------------------
291caa84939SJeenu Viswambharan	 */
2924f6ad66aSAchin Guptairq_aarch32:
293dce74b89SAchin Gupta	handle_interrupt_exception irq_aarch32
294a7934d69SJeenu Viswambharan	check_vector_size irq_aarch32
2954f6ad66aSAchin Gupta
2964f6ad66aSAchin Gupta	.align	7
2974f6ad66aSAchin Guptafiq_aarch32:
298dce74b89SAchin Gupta	handle_interrupt_exception fiq_aarch32
299a7934d69SJeenu Viswambharan	check_vector_size fiq_aarch32
3004f6ad66aSAchin Gupta
3014f6ad66aSAchin Gupta	.align	7
3024f6ad66aSAchin Guptaserror_aarch32:
303626ed510SSoby Mathew	bl	report_unhandled_exception
304a7934d69SJeenu Viswambharan	check_vector_size serror_aarch32
305a7934d69SJeenu Viswambharan
306caa84939SJeenu Viswambharan	.align	7
307caa84939SJeenu Viswambharan
308caa84939SJeenu Viswambharan	/* -----------------------------------------------------
309caa84939SJeenu Viswambharan	 * The following code handles secure monitor calls.
310caa84939SJeenu Viswambharan	 * Depending upon the execution state from where the SMC
311caa84939SJeenu Viswambharan	 * has been invoked, it frees some general purpose
312caa84939SJeenu Viswambharan	 * registers to perform the remaining tasks. They
313caa84939SJeenu Viswambharan	 * involve finding the runtime service handler that is
314caa84939SJeenu Viswambharan	 * the target of the SMC & switching to runtime stacks
315caa84939SJeenu Viswambharan	 * (SP_EL0) before calling the handler.
316caa84939SJeenu Viswambharan	 *
317caa84939SJeenu Viswambharan	 * Note that x30 has been explicitly saved and can be
318caa84939SJeenu Viswambharan	 * used here
319caa84939SJeenu Viswambharan	 * -----------------------------------------------------
320caa84939SJeenu Viswambharan	 */
3210a30cf54SAndrew Thoelkefunc smc_handler
322caa84939SJeenu Viswambharansmc_handler32:
323caa84939SJeenu Viswambharan	/* Check whether aarch32 issued an SMC64 */
324caa84939SJeenu Viswambharan	tbnz	x0, #FUNCID_CC_SHIFT, smc_prohibited
325caa84939SJeenu Viswambharan
326caa84939SJeenu Viswambharan	/* -----------------------------------------------------
327caa84939SJeenu Viswambharan	 * Since we're are coming from aarch32, x8-x18 need to
328caa84939SJeenu Viswambharan	 * be saved as per SMC32 calling convention. If a lower
329caa84939SJeenu Viswambharan	 * EL in aarch64 is making an SMC32 call then it must
330caa84939SJeenu Viswambharan	 * have saved x8-x17 already therein.
331caa84939SJeenu Viswambharan	 * -----------------------------------------------------
332caa84939SJeenu Viswambharan	 */
333caa84939SJeenu Viswambharan	stp	x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8]
334caa84939SJeenu Viswambharan	stp	x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10]
335caa84939SJeenu Viswambharan	stp	x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12]
336caa84939SJeenu Viswambharan	stp	x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14]
337caa84939SJeenu Viswambharan	stp	x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16]
338caa84939SJeenu Viswambharan
339caa84939SJeenu Viswambharan	/* x4-x7, x18, sp_el0 are saved below */
340caa84939SJeenu Viswambharan
341caa84939SJeenu Viswambharansmc_handler64:
342caa84939SJeenu Viswambharan	/* -----------------------------------------------------
343caa84939SJeenu Viswambharan	 * Populate the parameters for the SMC handler. We
344caa84939SJeenu Viswambharan	 * already have x0-x4 in place. x5 will point to a
345caa84939SJeenu Viswambharan	 * cookie (not used now). x6 will point to the context
346caa84939SJeenu Viswambharan	 * structure (SP_EL3) and x7 will contain flags we need
347caa84939SJeenu Viswambharan	 * to pass to the handler Hence save x5-x7. Note that x4
348caa84939SJeenu Viswambharan	 * only needs to be preserved for AArch32 callers but we
349caa84939SJeenu Viswambharan	 * do it for AArch64 callers as well for convenience
350caa84939SJeenu Viswambharan	 * -----------------------------------------------------
351caa84939SJeenu Viswambharan	 */
352caa84939SJeenu Viswambharan	stp	x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4]
353caa84939SJeenu Viswambharan	stp	x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6]
354caa84939SJeenu Viswambharan
355c3260f9bSSoby Mathew	/* Save rest of the gpregs and sp_el0*/
356c3260f9bSSoby Mathew	save_x18_to_x29_sp_el0
357c3260f9bSSoby Mathew
358caa84939SJeenu Viswambharan	mov	x5, xzr
359caa84939SJeenu Viswambharan	mov	x6, sp
360caa84939SJeenu Viswambharan
361caa84939SJeenu Viswambharan	/* Get the unique owning entity number */
362caa84939SJeenu Viswambharan	ubfx	x16, x0, #FUNCID_OEN_SHIFT, #FUNCID_OEN_WIDTH
363caa84939SJeenu Viswambharan	ubfx	x15, x0, #FUNCID_TYPE_SHIFT, #FUNCID_TYPE_WIDTH
364caa84939SJeenu Viswambharan	orr	x16, x16, x15, lsl #FUNCID_OEN_WIDTH
365caa84939SJeenu Viswambharan
366caa84939SJeenu Viswambharan	adr	x11, (__RT_SVC_DESCS_START__ + RT_SVC_DESC_HANDLE)
367caa84939SJeenu Viswambharan
368caa84939SJeenu Viswambharan	/* Load descriptor index from array of indices */
369caa84939SJeenu Viswambharan	adr	x14, rt_svc_descs_indices
370caa84939SJeenu Viswambharan	ldrb	w15, [x14, x16]
371caa84939SJeenu Viswambharan
372caa84939SJeenu Viswambharan	/* -----------------------------------------------------
373caa84939SJeenu Viswambharan	 * Restore the saved C runtime stack value which will
374caa84939SJeenu Viswambharan	 * become the new SP_EL0 i.e. EL3 runtime stack. It was
375caa84939SJeenu Viswambharan	 * saved in the 'cpu_context' structure prior to the last
376caa84939SJeenu Viswambharan	 * ERET from EL3.
377caa84939SJeenu Viswambharan	 * -----------------------------------------------------
378caa84939SJeenu Viswambharan	 */
379caa84939SJeenu Viswambharan	ldr	x12, [x6, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
380caa84939SJeenu Viswambharan
381caa84939SJeenu Viswambharan	/*
382caa84939SJeenu Viswambharan	 * Any index greater than 127 is invalid. Check bit 7 for
383caa84939SJeenu Viswambharan	 * a valid index
384caa84939SJeenu Viswambharan	 */
385caa84939SJeenu Viswambharan	tbnz	w15, 7, smc_unknown
386caa84939SJeenu Viswambharan
387caa84939SJeenu Viswambharan	/* Switch to SP_EL0 */
388caa84939SJeenu Viswambharan	msr	spsel, #0
389caa84939SJeenu Viswambharan
390caa84939SJeenu Viswambharan	/* -----------------------------------------------------
391caa84939SJeenu Viswambharan	 * Get the descriptor using the index
392caa84939SJeenu Viswambharan	 * x11 = (base + off), x15 = index
393caa84939SJeenu Viswambharan	 *
394caa84939SJeenu Viswambharan	 * handler = (base + off) + (index << log2(size))
395caa84939SJeenu Viswambharan	 * -----------------------------------------------------
396caa84939SJeenu Viswambharan	 */
397caa84939SJeenu Viswambharan	lsl	w10, w15, #RT_SVC_SIZE_LOG2
398caa84939SJeenu Viswambharan	ldr	x15, [x11, w10, uxtw]
399caa84939SJeenu Viswambharan
400caa84939SJeenu Viswambharan	/* -----------------------------------------------------
401caa84939SJeenu Viswambharan	 * Save the SPSR_EL3, ELR_EL3, & SCR_EL3 in case there
402caa84939SJeenu Viswambharan	 * is a world switch during SMC handling.
403caa84939SJeenu Viswambharan	 * TODO: Revisit if all system registers can be saved
404caa84939SJeenu Viswambharan	 * later.
405caa84939SJeenu Viswambharan	 * -----------------------------------------------------
406caa84939SJeenu Viswambharan	 */
407caa84939SJeenu Viswambharan	mrs	x16, spsr_el3
408caa84939SJeenu Viswambharan	mrs	x17, elr_el3
409caa84939SJeenu Viswambharan	mrs	x18, scr_el3
410caa84939SJeenu Viswambharan	stp	x16, x17, [x6, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
411b51da821SAchin Gupta	str	x18, [x6, #CTX_EL3STATE_OFFSET + CTX_SCR_EL3]
412caa84939SJeenu Viswambharan
413caa84939SJeenu Viswambharan	/* Copy SCR_EL3.NS bit to the flag to indicate caller's security */
414caa84939SJeenu Viswambharan	bfi	x7, x18, #0, #1
415caa84939SJeenu Viswambharan
416caa84939SJeenu Viswambharan	mov	sp, x12
417caa84939SJeenu Viswambharan
418caa84939SJeenu Viswambharan	/* -----------------------------------------------------
419caa84939SJeenu Viswambharan	 * Call the Secure Monitor Call handler and then drop
420caa84939SJeenu Viswambharan	 * directly into el3_exit() which will program any
421caa84939SJeenu Viswambharan	 * remaining architectural state prior to issuing the
422caa84939SJeenu Viswambharan	 * ERET to the desired lower EL.
423caa84939SJeenu Viswambharan	 * -----------------------------------------------------
424caa84939SJeenu Viswambharan	 */
425caa84939SJeenu Viswambharan#if DEBUG
426caa84939SJeenu Viswambharan	cbz	x15, rt_svc_fw_critical_error
427caa84939SJeenu Viswambharan#endif
428caa84939SJeenu Viswambharan	blr	x15
429caa84939SJeenu Viswambharan
430caa84939SJeenu Viswambharan	/* -----------------------------------------------------
431caa84939SJeenu Viswambharan	 * This routine assumes that the SP_EL3 is pointing to
432caa84939SJeenu Viswambharan	 * a valid context structure from where the gp regs and
433caa84939SJeenu Viswambharan	 * other special registers can be retrieved.
4340a30cf54SAndrew Thoelke	 *
4350a30cf54SAndrew Thoelke	 * Keep it in the same section as smc_handler as this
4360a30cf54SAndrew Thoelke	 * function uses a fall-through to el3_exit
437caa84939SJeenu Viswambharan	 * -----------------------------------------------------
438caa84939SJeenu Viswambharan	 */
439caa84939SJeenu Viswambharanel3_exit: ; .type el3_exit, %function
440caa84939SJeenu Viswambharan	/* -----------------------------------------------------
441caa84939SJeenu Viswambharan	 * Save the current SP_EL0 i.e. the EL3 runtime stack
442caa84939SJeenu Viswambharan	 * which will be used for handling the next SMC. Then
443caa84939SJeenu Viswambharan	 * switch to SP_EL3
444caa84939SJeenu Viswambharan	 * -----------------------------------------------------
445caa84939SJeenu Viswambharan	 */
446caa84939SJeenu Viswambharan	mov	x17, sp
447caa84939SJeenu Viswambharan	msr	spsel, #1
448caa84939SJeenu Viswambharan	str	x17, [sp, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
449caa84939SJeenu Viswambharan
450caa84939SJeenu Viswambharan	/* -----------------------------------------------------
451caa84939SJeenu Viswambharan	 * Restore SPSR_EL3, ELR_EL3 and SCR_EL3 prior to ERET
452caa84939SJeenu Viswambharan	 * -----------------------------------------------------
453caa84939SJeenu Viswambharan	 */
454b51da821SAchin Gupta	ldr	x18, [sp, #CTX_EL3STATE_OFFSET + CTX_SCR_EL3]
455caa84939SJeenu Viswambharan	ldp	x16, x17, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
456caa84939SJeenu Viswambharan	msr	scr_el3, x18
457caa84939SJeenu Viswambharan	msr	spsr_el3, x16
458caa84939SJeenu Viswambharan	msr	elr_el3, x17
459caa84939SJeenu Viswambharan
460caa84939SJeenu Viswambharan	/* Restore saved general purpose registers and return */
461a43d431bSSoby Mathew	b	restore_gp_registers_eret
4624f6ad66aSAchin Gupta
463caa84939SJeenu Viswambharansmc_unknown:
464caa84939SJeenu Viswambharan	/*
465caa84939SJeenu Viswambharan	 * Here we restore x4-x18 regardless of where we came from. AArch32
466caa84939SJeenu Viswambharan	 * callers will find the registers contents unchanged, but AArch64
467caa84939SJeenu Viswambharan	 * callers will find the registers modified (with stale earlier NS
468caa84939SJeenu Viswambharan	 * content). Either way, we aren't leaking any secure information
469caa84939SJeenu Viswambharan	 * through them
470caa84939SJeenu Viswambharan	 */
471a43d431bSSoby Mathew	mov	w0, #SMC_UNK
472a43d431bSSoby Mathew	b	restore_gp_registers_callee_eret
473caa84939SJeenu Viswambharan
474caa84939SJeenu Viswambharansmc_prohibited:
475c3260f9bSSoby Mathew	ldr	x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
476caa84939SJeenu Viswambharan	mov	w0, #SMC_UNK
477caa84939SJeenu Viswambharan	eret
478caa84939SJeenu Viswambharan
479caa84939SJeenu Viswambharanrt_svc_fw_critical_error:
480a43d431bSSoby Mathew	msr	spsel, #1 /* Switch to SP_ELx */
481626ed510SSoby Mathew	bl	report_unhandled_exception
482*8b779620SKévin Petitendfunc smc_handler
483caa84939SJeenu Viswambharan
484caa84939SJeenu Viswambharan	/* -----------------------------------------------------
485caa84939SJeenu Viswambharan	 * The following functions are used to saved and restore
486c3260f9bSSoby Mathew	 * all the general pupose registers. Ideally we would
487c3260f9bSSoby Mathew	 * only save and restore the callee saved registers when
488c3260f9bSSoby Mathew	 * a world switch occurs but that type of implementation
489c3260f9bSSoby Mathew	 * is more complex. So currently we will always save and
490c3260f9bSSoby Mathew	 * restore these registers on entry and exit of EL3.
491caa84939SJeenu Viswambharan	 * These are not macros to ensure their invocation fits
492caa84939SJeenu Viswambharan	 * within the 32 instructions per exception vector.
493caa84939SJeenu Viswambharan	 * -----------------------------------------------------
494caa84939SJeenu Viswambharan	 */
495c3260f9bSSoby Mathewfunc save_gp_registers
496caa84939SJeenu Viswambharan	stp	x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0]
497caa84939SJeenu Viswambharan	stp	x2, x3, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X2]
498caa84939SJeenu Viswambharan	stp	x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4]
499caa84939SJeenu Viswambharan	stp	x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6]
500caa84939SJeenu Viswambharan	stp	x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8]
501caa84939SJeenu Viswambharan	stp	x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10]
502caa84939SJeenu Viswambharan	stp	x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12]
503caa84939SJeenu Viswambharan	stp	x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14]
504caa84939SJeenu Viswambharan	stp	x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16]
505c3260f9bSSoby Mathew	save_x18_to_x29_sp_el0
506caa84939SJeenu Viswambharan	ret
507*8b779620SKévin Petitendfunc save_gp_registers
508caa84939SJeenu Viswambharan
509a43d431bSSoby Mathewfunc restore_gp_registers_eret
510caa84939SJeenu Viswambharan	ldp	x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0]
511caa84939SJeenu Viswambharan	ldp	x2, x3, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X2]
512caa84939SJeenu Viswambharan
513a43d431bSSoby Mathewrestore_gp_registers_callee_eret:
514caa84939SJeenu Viswambharan	ldp	x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4]
515caa84939SJeenu Viswambharan	ldp	x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6]
516caa84939SJeenu Viswambharan	ldp	x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8]
517caa84939SJeenu Viswambharan	ldp	x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10]
518caa84939SJeenu Viswambharan	ldp	x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12]
519caa84939SJeenu Viswambharan	ldp	x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14]
520c3260f9bSSoby Mathew	ldp	x18, x19, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X18]
521c3260f9bSSoby Mathew	ldp	x20, x21, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X20]
522c3260f9bSSoby Mathew	ldp	x22, x23, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X22]
523c3260f9bSSoby Mathew	ldp	x24, x25, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X24]
524c3260f9bSSoby Mathew	ldp	x26, x27, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X26]
525c3260f9bSSoby Mathew	ldp	x28, x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X28]
526a43d431bSSoby Mathew	ldp	x30, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
527a43d431bSSoby Mathew	msr	sp_el0, x17
528a43d431bSSoby Mathew	ldp	x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16]
529a43d431bSSoby Mathew	eret
530*8b779620SKévin Petitendfunc restore_gp_registers_eret
531