14f6ad66aSAchin Gupta/* 20709055eSAntonio Nino Diaz * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved. 34f6ad66aSAchin Gupta * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 54f6ad66aSAchin Gupta */ 64f6ad66aSAchin Gupta 709d40e0eSAntonio Nino Diaz#include <platform_def.h> 809d40e0eSAntonio Nino Diaz 94f6ad66aSAchin Gupta#include <arch.h> 1035e98e55SDan Handley#include <asm_macros.S> 1109d40e0eSAntonio Nino Diaz#include <bl31/ea_handle.h> 1209d40e0eSAntonio Nino Diaz#include <bl31/interrupt_mgmt.h> 1309d40e0eSAntonio Nino Diaz#include <common/runtime_svc.h> 1497043ac9SDan Handley#include <context.h> 1509d40e0eSAntonio Nino Diaz#include <lib/el3_runtime/cpu_data.h> 1609d40e0eSAntonio Nino Diaz#include <lib/smccc.h> 174f6ad66aSAchin Gupta 184f6ad66aSAchin Gupta .globl runtime_exceptions 194f6ad66aSAchin Gupta 20f62ad322SDimitris Papastamos .globl sync_exception_sp_el0 21f62ad322SDimitris Papastamos .globl irq_sp_el0 22f62ad322SDimitris Papastamos .globl fiq_sp_el0 23f62ad322SDimitris Papastamos .globl serror_sp_el0 24f62ad322SDimitris Papastamos 25f62ad322SDimitris Papastamos .globl sync_exception_sp_elx 26f62ad322SDimitris Papastamos .globl irq_sp_elx 27f62ad322SDimitris Papastamos .globl fiq_sp_elx 28f62ad322SDimitris Papastamos .globl serror_sp_elx 29f62ad322SDimitris Papastamos 30f62ad322SDimitris Papastamos .globl sync_exception_aarch64 31f62ad322SDimitris Papastamos .globl irq_aarch64 32f62ad322SDimitris Papastamos .globl fiq_aarch64 33f62ad322SDimitris Papastamos .globl serror_aarch64 34f62ad322SDimitris Papastamos 35f62ad322SDimitris Papastamos .globl sync_exception_aarch32 36f62ad322SDimitris Papastamos .globl irq_aarch32 37f62ad322SDimitris Papastamos .globl fiq_aarch32 38f62ad322SDimitris Papastamos .globl serror_aarch32 39f62ad322SDimitris Papastamos 4076454abfSJeenu Viswambharan /* 4114c6016aSJeenu Viswambharan * Macro that prepares entry to EL3 upon taking an exception. 4214c6016aSJeenu Viswambharan * 4314c6016aSJeenu Viswambharan * With RAS_EXTENSION, this macro synchronizes pending errors with an ESB 4414c6016aSJeenu Viswambharan * instruction. When an error is thus synchronized, the handling is 4514c6016aSJeenu Viswambharan * delegated to platform EA handler. 4614c6016aSJeenu Viswambharan * 4714c6016aSJeenu Viswambharan * Without RAS_EXTENSION, this macro just saves x30, and unmasks 4814c6016aSJeenu Viswambharan * Asynchronous External Aborts. 4914c6016aSJeenu Viswambharan */ 5014c6016aSJeenu Viswambharan .macro check_and_unmask_ea 5114c6016aSJeenu Viswambharan#if RAS_EXTENSION 5214c6016aSJeenu Viswambharan /* Synchronize pending External Aborts */ 5314c6016aSJeenu Viswambharan esb 5414c6016aSJeenu Viswambharan 5514c6016aSJeenu Viswambharan /* Unmask the SError interrupt */ 5614c6016aSJeenu Viswambharan msr daifclr, #DAIF_ABT_BIT 5714c6016aSJeenu Viswambharan 5814c6016aSJeenu Viswambharan /* 5914c6016aSJeenu Viswambharan * Explicitly save x30 so as to free up a register and to enable 6014c6016aSJeenu Viswambharan * branching 6114c6016aSJeenu Viswambharan */ 6214c6016aSJeenu Viswambharan str x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR] 6314c6016aSJeenu Viswambharan 6414c6016aSJeenu Viswambharan /* Check for SErrors synchronized by the ESB instruction */ 6514c6016aSJeenu Viswambharan mrs x30, DISR_EL1 6614c6016aSJeenu Viswambharan tbz x30, #DISR_A_BIT, 1f 6714c6016aSJeenu Viswambharan 6814c6016aSJeenu Viswambharan /* Save GP registers and restore them afterwards */ 6914c6016aSJeenu Viswambharan bl save_gp_registers 70df8f3188SJeenu Viswambharan bl handle_lower_el_ea_esb 7114c6016aSJeenu Viswambharan bl restore_gp_registers 7214c6016aSJeenu Viswambharan 7314c6016aSJeenu Viswambharan1: 7414c6016aSJeenu Viswambharan#else 7514c6016aSJeenu Viswambharan /* Unmask the SError interrupt */ 7614c6016aSJeenu Viswambharan msr daifclr, #DAIF_ABT_BIT 7714c6016aSJeenu Viswambharan 7814c6016aSJeenu Viswambharan str x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR] 7914c6016aSJeenu Viswambharan#endif 8014c6016aSJeenu Viswambharan .endm 8114c6016aSJeenu Viswambharan 82a6ef4393SDouglas Raillard /* --------------------------------------------------------------------- 83a6ef4393SDouglas Raillard * This macro handles Synchronous exceptions. 84a6ef4393SDouglas Raillard * Only SMC exceptions are supported. 85a6ef4393SDouglas Raillard * --------------------------------------------------------------------- 86dce74b89SAchin Gupta */ 87dce74b89SAchin Gupta .macro handle_sync_exception 88872be88aSdp-arm#if ENABLE_RUNTIME_INSTRUMENTATION 89872be88aSdp-arm /* 90a6ef4393SDouglas Raillard * Read the timestamp value and store it in per-cpu data. The value 91a6ef4393SDouglas Raillard * will be extracted from per-cpu data by the C level SMC handler and 92a6ef4393SDouglas Raillard * saved to the PMF timestamp region. 93872be88aSdp-arm */ 94872be88aSdp-arm mrs x30, cntpct_el0 95872be88aSdp-arm str x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29] 96872be88aSdp-arm mrs x29, tpidr_el3 97872be88aSdp-arm str x30, [x29, #CPU_DATA_PMF_TS0_OFFSET] 98872be88aSdp-arm ldr x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29] 99872be88aSdp-arm#endif 100872be88aSdp-arm 101dce74b89SAchin Gupta mrs x30, esr_el3 102dce74b89SAchin Gupta ubfx x30, x30, #ESR_EC_SHIFT, #ESR_EC_LENGTH 103dce74b89SAchin Gupta 104a6ef4393SDouglas Raillard /* Handle SMC exceptions separately from other synchronous exceptions */ 105dce74b89SAchin Gupta cmp x30, #EC_AARCH32_SMC 106dce74b89SAchin Gupta b.eq smc_handler32 107dce74b89SAchin Gupta 108dce74b89SAchin Gupta cmp x30, #EC_AARCH64_SMC 109dce74b89SAchin Gupta b.eq smc_handler64 110dce74b89SAchin Gupta 111df8f3188SJeenu Viswambharan /* Synchronous exceptions other than the above are assumed to be EA */ 1124d91838bSJulius Werner ldr x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR] 113df8f3188SJeenu Viswambharan b enter_lower_el_sync_ea 114dce74b89SAchin Gupta .endm 115dce74b89SAchin Gupta 116dce74b89SAchin Gupta 117a6ef4393SDouglas Raillard /* --------------------------------------------------------------------- 118a6ef4393SDouglas Raillard * This macro handles FIQ or IRQ interrupts i.e. EL3, S-EL1 and NS 119a6ef4393SDouglas Raillard * interrupts. 120a6ef4393SDouglas Raillard * --------------------------------------------------------------------- 121dce74b89SAchin Gupta */ 122dce74b89SAchin Gupta .macro handle_interrupt_exception label 123*5283962eSAntonio Nino Diaz 124dce74b89SAchin Gupta bl save_gp_registers 125*5283962eSAntonio Nino Diaz 126*5283962eSAntonio Nino Diaz#if CTX_INCLUDE_PAUTH_REGS 127*5283962eSAntonio Nino Diaz bl pauth_context_save 128*5283962eSAntonio Nino Diaz#endif 129*5283962eSAntonio Nino Diaz 130a6ef4393SDouglas Raillard /* Save the EL3 system registers needed to return from this exception */ 1315717aae1SAchin Gupta mrs x0, spsr_el3 1325717aae1SAchin Gupta mrs x1, elr_el3 1335717aae1SAchin Gupta stp x0, x1, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3] 1345717aae1SAchin Gupta 135dce74b89SAchin Gupta /* Switch to the runtime stack i.e. SP_EL0 */ 136dce74b89SAchin Gupta ldr x2, [sp, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP] 137dce74b89SAchin Gupta mov x20, sp 138dce74b89SAchin Gupta msr spsel, #0 139dce74b89SAchin Gupta mov sp, x2 140dce74b89SAchin Gupta 141dce74b89SAchin Gupta /* 142a6ef4393SDouglas Raillard * Find out whether this is a valid interrupt type. 143a6ef4393SDouglas Raillard * If the interrupt controller reports a spurious interrupt then return 144a6ef4393SDouglas Raillard * to where we came from. 145dce74b89SAchin Gupta */ 1469865ac15SDan Handley bl plat_ic_get_pending_interrupt_type 147dce74b89SAchin Gupta cmp x0, #INTR_TYPE_INVAL 148dce74b89SAchin Gupta b.eq interrupt_exit_\label 149dce74b89SAchin Gupta 150dce74b89SAchin Gupta /* 151a6ef4393SDouglas Raillard * Get the registered handler for this interrupt type. 152a6ef4393SDouglas Raillard * A NULL return value could be 'cause of the following conditions: 1535717aae1SAchin Gupta * 154a6ef4393SDouglas Raillard * a. An interrupt of a type was routed correctly but a handler for its 155a6ef4393SDouglas Raillard * type was not registered. 1565717aae1SAchin Gupta * 157a6ef4393SDouglas Raillard * b. An interrupt of a type was not routed correctly so a handler for 158a6ef4393SDouglas Raillard * its type was not registered. 1595717aae1SAchin Gupta * 160a6ef4393SDouglas Raillard * c. An interrupt of a type was routed correctly to EL3, but was 161a6ef4393SDouglas Raillard * deasserted before its pending state could be read. Another 162a6ef4393SDouglas Raillard * interrupt of a different type pended at the same time and its 163a6ef4393SDouglas Raillard * type was reported as pending instead. However, a handler for this 164a6ef4393SDouglas Raillard * type was not registered. 1655717aae1SAchin Gupta * 166a6ef4393SDouglas Raillard * a. and b. can only happen due to a programming error. The 167a6ef4393SDouglas Raillard * occurrence of c. could be beyond the control of Trusted Firmware. 168a6ef4393SDouglas Raillard * It makes sense to return from this exception instead of reporting an 169a6ef4393SDouglas Raillard * error. 170dce74b89SAchin Gupta */ 171dce74b89SAchin Gupta bl get_interrupt_type_handler 1725717aae1SAchin Gupta cbz x0, interrupt_exit_\label 173dce74b89SAchin Gupta mov x21, x0 174dce74b89SAchin Gupta 175dce74b89SAchin Gupta mov x0, #INTR_ID_UNAVAILABLE 176dce74b89SAchin Gupta 177dce74b89SAchin Gupta /* Set the current security state in the 'flags' parameter */ 178dce74b89SAchin Gupta mrs x2, scr_el3 179dce74b89SAchin Gupta ubfx x1, x2, #0, #1 180dce74b89SAchin Gupta 181dce74b89SAchin Gupta /* Restore the reference to the 'handle' i.e. SP_EL3 */ 182dce74b89SAchin Gupta mov x2, x20 183dce74b89SAchin Gupta 184b460b8bfSSoby Mathew /* x3 will point to a cookie (not used now) */ 185b460b8bfSSoby Mathew mov x3, xzr 186b460b8bfSSoby Mathew 187dce74b89SAchin Gupta /* Call the interrupt type handler */ 188dce74b89SAchin Gupta blr x21 189dce74b89SAchin Gupta 190dce74b89SAchin Guptainterrupt_exit_\label: 191dce74b89SAchin Gupta /* Return from exception, possibly in a different security state */ 192dce74b89SAchin Gupta b el3_exit 193dce74b89SAchin Gupta 194dce74b89SAchin Gupta .endm 195dce74b89SAchin Gupta 196dce74b89SAchin Gupta 197e0ae9fabSSandrine Bailleuxvector_base runtime_exceptions 198e0ae9fabSSandrine Bailleux 199a6ef4393SDouglas Raillard /* --------------------------------------------------------------------- 200a6ef4393SDouglas Raillard * Current EL with SP_EL0 : 0x0 - 0x200 201a6ef4393SDouglas Raillard * --------------------------------------------------------------------- 2024f6ad66aSAchin Gupta */ 203e0ae9fabSSandrine Bailleuxvector_entry sync_exception_sp_el0 204a6ef4393SDouglas Raillard /* We don't expect any synchronous exceptions from EL3 */ 2054d91838bSJulius Werner b report_unhandled_exception 206a9203edaSRoberto Vargasend_vector_entry sync_exception_sp_el0 2074f6ad66aSAchin Gupta 208e0ae9fabSSandrine Bailleuxvector_entry irq_sp_el0 209a6ef4393SDouglas Raillard /* 210a6ef4393SDouglas Raillard * EL3 code is non-reentrant. Any asynchronous exception is a serious 211a6ef4393SDouglas Raillard * error. Loop infinitely. 212a6ef4393SDouglas Raillard */ 2134d91838bSJulius Werner b report_unhandled_interrupt 214a9203edaSRoberto Vargasend_vector_entry irq_sp_el0 2154f6ad66aSAchin Gupta 216e0ae9fabSSandrine Bailleux 217e0ae9fabSSandrine Bailleuxvector_entry fiq_sp_el0 2184d91838bSJulius Werner b report_unhandled_interrupt 219a9203edaSRoberto Vargasend_vector_entry fiq_sp_el0 2204f6ad66aSAchin Gupta 221e0ae9fabSSandrine Bailleux 222e0ae9fabSSandrine Bailleuxvector_entry serror_sp_el0 223eaeaa4d0SJeenu Viswambharan no_ret plat_handle_el3_ea 224a9203edaSRoberto Vargasend_vector_entry serror_sp_el0 2254f6ad66aSAchin Gupta 226a6ef4393SDouglas Raillard /* --------------------------------------------------------------------- 227a6ef4393SDouglas Raillard * Current EL with SP_ELx: 0x200 - 0x400 228a6ef4393SDouglas Raillard * --------------------------------------------------------------------- 2294f6ad66aSAchin Gupta */ 230e0ae9fabSSandrine Bailleuxvector_entry sync_exception_sp_elx 231a6ef4393SDouglas Raillard /* 232a6ef4393SDouglas Raillard * This exception will trigger if anything went wrong during a previous 233a6ef4393SDouglas Raillard * exception entry or exit or while handling an earlier unexpected 234a6ef4393SDouglas Raillard * synchronous exception. There is a high probability that SP_EL3 is 235a6ef4393SDouglas Raillard * corrupted. 236caa84939SJeenu Viswambharan */ 2374d91838bSJulius Werner b report_unhandled_exception 238a9203edaSRoberto Vargasend_vector_entry sync_exception_sp_elx 2394f6ad66aSAchin Gupta 240e0ae9fabSSandrine Bailleuxvector_entry irq_sp_elx 2414d91838bSJulius Werner b report_unhandled_interrupt 242a9203edaSRoberto Vargasend_vector_entry irq_sp_elx 243a7934d69SJeenu Viswambharan 244e0ae9fabSSandrine Bailleuxvector_entry fiq_sp_elx 2454d91838bSJulius Werner b report_unhandled_interrupt 246a9203edaSRoberto Vargasend_vector_entry fiq_sp_elx 247a7934d69SJeenu Viswambharan 248e0ae9fabSSandrine Bailleuxvector_entry serror_sp_elx 249eaeaa4d0SJeenu Viswambharan no_ret plat_handle_el3_ea 250a9203edaSRoberto Vargasend_vector_entry serror_sp_elx 2514f6ad66aSAchin Gupta 252a6ef4393SDouglas Raillard /* --------------------------------------------------------------------- 25344804252SSandrine Bailleux * Lower EL using AArch64 : 0x400 - 0x600 254a6ef4393SDouglas Raillard * --------------------------------------------------------------------- 2554f6ad66aSAchin Gupta */ 256e0ae9fabSSandrine Bailleuxvector_entry sync_exception_aarch64 257a6ef4393SDouglas Raillard /* 258a6ef4393SDouglas Raillard * This exception vector will be the entry point for SMCs and traps 259a6ef4393SDouglas Raillard * that are unhandled at lower ELs most commonly. SP_EL3 should point 260a6ef4393SDouglas Raillard * to a valid cpu context where the general purpose and system register 261a6ef4393SDouglas Raillard * state can be saved. 262caa84939SJeenu Viswambharan */ 26314c6016aSJeenu Viswambharan check_and_unmask_ea 264caa84939SJeenu Viswambharan handle_sync_exception 265a9203edaSRoberto Vargasend_vector_entry sync_exception_aarch64 2664f6ad66aSAchin Gupta 267e0ae9fabSSandrine Bailleuxvector_entry irq_aarch64 26814c6016aSJeenu Viswambharan check_and_unmask_ea 269dce74b89SAchin Gupta handle_interrupt_exception irq_aarch64 270a9203edaSRoberto Vargasend_vector_entry irq_aarch64 2714f6ad66aSAchin Gupta 272e0ae9fabSSandrine Bailleuxvector_entry fiq_aarch64 27314c6016aSJeenu Viswambharan check_and_unmask_ea 274dce74b89SAchin Gupta handle_interrupt_exception fiq_aarch64 275a9203edaSRoberto Vargasend_vector_entry fiq_aarch64 2764f6ad66aSAchin Gupta 277e0ae9fabSSandrine Bailleuxvector_entry serror_aarch64 27876454abfSJeenu Viswambharan msr daifclr, #DAIF_ABT_BIT 279df8f3188SJeenu Viswambharan b enter_lower_el_async_ea 280a9203edaSRoberto Vargasend_vector_entry serror_aarch64 2814f6ad66aSAchin Gupta 282a6ef4393SDouglas Raillard /* --------------------------------------------------------------------- 28344804252SSandrine Bailleux * Lower EL using AArch32 : 0x600 - 0x800 284a6ef4393SDouglas Raillard * --------------------------------------------------------------------- 2854f6ad66aSAchin Gupta */ 286e0ae9fabSSandrine Bailleuxvector_entry sync_exception_aarch32 287a6ef4393SDouglas Raillard /* 288a6ef4393SDouglas Raillard * This exception vector will be the entry point for SMCs and traps 289a6ef4393SDouglas Raillard * that are unhandled at lower ELs most commonly. SP_EL3 should point 290a6ef4393SDouglas Raillard * to a valid cpu context where the general purpose and system register 291a6ef4393SDouglas Raillard * state can be saved. 292caa84939SJeenu Viswambharan */ 29314c6016aSJeenu Viswambharan check_and_unmask_ea 294caa84939SJeenu Viswambharan handle_sync_exception 295a9203edaSRoberto Vargasend_vector_entry sync_exception_aarch32 2964f6ad66aSAchin Gupta 297e0ae9fabSSandrine Bailleuxvector_entry irq_aarch32 29814c6016aSJeenu Viswambharan check_and_unmask_ea 299dce74b89SAchin Gupta handle_interrupt_exception irq_aarch32 300a9203edaSRoberto Vargasend_vector_entry irq_aarch32 3014f6ad66aSAchin Gupta 302e0ae9fabSSandrine Bailleuxvector_entry fiq_aarch32 30314c6016aSJeenu Viswambharan check_and_unmask_ea 304dce74b89SAchin Gupta handle_interrupt_exception fiq_aarch32 305a9203edaSRoberto Vargasend_vector_entry fiq_aarch32 3064f6ad66aSAchin Gupta 307e0ae9fabSSandrine Bailleuxvector_entry serror_aarch32 30876454abfSJeenu Viswambharan msr daifclr, #DAIF_ABT_BIT 309df8f3188SJeenu Viswambharan b enter_lower_el_async_ea 310a9203edaSRoberto Vargasend_vector_entry serror_aarch32 311a7934d69SJeenu Viswambharan 3122f370465SAntonio Nino Diaz /* --------------------------------------------------------------------- 313caa84939SJeenu Viswambharan * The following code handles secure monitor calls. 314a6ef4393SDouglas Raillard * Depending upon the execution state from where the SMC has been 315a6ef4393SDouglas Raillard * invoked, it frees some general purpose registers to perform the 316a6ef4393SDouglas Raillard * remaining tasks. They involve finding the runtime service handler 317a6ef4393SDouglas Raillard * that is the target of the SMC & switching to runtime stacks (SP_EL0) 318a6ef4393SDouglas Raillard * before calling the handler. 319caa84939SJeenu Viswambharan * 320a6ef4393SDouglas Raillard * Note that x30 has been explicitly saved and can be used here 321a6ef4393SDouglas Raillard * --------------------------------------------------------------------- 322caa84939SJeenu Viswambharan */ 3230a30cf54SAndrew Thoelkefunc smc_handler 324caa84939SJeenu Viswambharansmc_handler32: 325caa84939SJeenu Viswambharan /* Check whether aarch32 issued an SMC64 */ 326caa84939SJeenu Viswambharan tbnz x0, #FUNCID_CC_SHIFT, smc_prohibited 327caa84939SJeenu Viswambharan 328caa84939SJeenu Viswambharansmc_handler64: 329*5283962eSAntonio Nino Diaz /* NOTE: The code below must preserve x0-x4 */ 330*5283962eSAntonio Nino Diaz 331*5283962eSAntonio Nino Diaz /* Save general purpose registers */ 332*5283962eSAntonio Nino Diaz bl save_gp_registers 333*5283962eSAntonio Nino Diaz 334*5283962eSAntonio Nino Diaz#if CTX_INCLUDE_PAUTH_REGS 335*5283962eSAntonio Nino Diaz bl pauth_context_save 336*5283962eSAntonio Nino Diaz#endif 337*5283962eSAntonio Nino Diaz 338a6ef4393SDouglas Raillard /* 339a6ef4393SDouglas Raillard * Populate the parameters for the SMC handler. 340a6ef4393SDouglas Raillard * We already have x0-x4 in place. x5 will point to a cookie (not used 341a6ef4393SDouglas Raillard * now). x6 will point to the context structure (SP_EL3) and x7 will 342201ca5b6SDimitris Papastamos * contain flags we need to pass to the handler. 343caa84939SJeenu Viswambharan */ 344caa84939SJeenu Viswambharan mov x5, xzr 345caa84939SJeenu Viswambharan mov x6, sp 346caa84939SJeenu Viswambharan 347caa84939SJeenu Viswambharan /* Get the unique owning entity number */ 348caa84939SJeenu Viswambharan ubfx x16, x0, #FUNCID_OEN_SHIFT, #FUNCID_OEN_WIDTH 349caa84939SJeenu Viswambharan ubfx x15, x0, #FUNCID_TYPE_SHIFT, #FUNCID_TYPE_WIDTH 350caa84939SJeenu Viswambharan orr x16, x16, x15, lsl #FUNCID_OEN_WIDTH 351caa84939SJeenu Viswambharan 3520709055eSAntonio Nino Diaz /* Load descriptor index from array of indices */ 3530709055eSAntonio Nino Diaz adr x14, rt_svc_descs_indices 3540709055eSAntonio Nino Diaz ldrb w15, [x14, x16] 355caa84939SJeenu Viswambharan 3560709055eSAntonio Nino Diaz /* Any index greater than 127 is invalid. Check bit 7. */ 3570709055eSAntonio Nino Diaz tbnz w15, 7, smc_unknown 3582f370465SAntonio Nino Diaz 3592f370465SAntonio Nino Diaz /* 3600709055eSAntonio Nino Diaz * Get the descriptor using the index 3610709055eSAntonio Nino Diaz * x11 = (base + off), w15 = index 3622f370465SAntonio Nino Diaz * 3630709055eSAntonio Nino Diaz * handler = (base + off) + (index << log2(size)) 3642f370465SAntonio Nino Diaz */ 3650709055eSAntonio Nino Diaz adr x11, (__RT_SVC_DESCS_START__ + RT_SVC_DESC_HANDLE) 3660709055eSAntonio Nino Diaz lsl w10, w15, #RT_SVC_SIZE_LOG2 3670709055eSAntonio Nino Diaz ldr x15, [x11, w10, uxtw] 368caa84939SJeenu Viswambharan 369a6ef4393SDouglas Raillard /* 370a6ef4393SDouglas Raillard * Restore the saved C runtime stack value which will become the new 371a6ef4393SDouglas Raillard * SP_EL0 i.e. EL3 runtime stack. It was saved in the 'cpu_context' 372a6ef4393SDouglas Raillard * structure prior to the last ERET from EL3. 373caa84939SJeenu Viswambharan */ 374caa84939SJeenu Viswambharan ldr x12, [x6, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP] 375caa84939SJeenu Viswambharan 376caa84939SJeenu Viswambharan /* Switch to SP_EL0 */ 377caa84939SJeenu Viswambharan msr spsel, #0 378caa84939SJeenu Viswambharan 379a6ef4393SDouglas Raillard /* 380a6ef4393SDouglas Raillard * Save the SPSR_EL3, ELR_EL3, & SCR_EL3 in case there is a world 381a6ef4393SDouglas Raillard * switch during SMC handling. 382a6ef4393SDouglas Raillard * TODO: Revisit if all system registers can be saved later. 383caa84939SJeenu Viswambharan */ 384caa84939SJeenu Viswambharan mrs x16, spsr_el3 385caa84939SJeenu Viswambharan mrs x17, elr_el3 386caa84939SJeenu Viswambharan mrs x18, scr_el3 387caa84939SJeenu Viswambharan stp x16, x17, [x6, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3] 388b51da821SAchin Gupta str x18, [x6, #CTX_EL3STATE_OFFSET + CTX_SCR_EL3] 389caa84939SJeenu Viswambharan 390caa84939SJeenu Viswambharan /* Copy SCR_EL3.NS bit to the flag to indicate caller's security */ 391caa84939SJeenu Viswambharan bfi x7, x18, #0, #1 392caa84939SJeenu Viswambharan 393caa84939SJeenu Viswambharan mov sp, x12 394caa84939SJeenu Viswambharan 395a6ef4393SDouglas Raillard /* 396a6ef4393SDouglas Raillard * Call the Secure Monitor Call handler and then drop directly into 397a6ef4393SDouglas Raillard * el3_exit() which will program any remaining architectural state 398a6ef4393SDouglas Raillard * prior to issuing the ERET to the desired lower EL. 399caa84939SJeenu Viswambharan */ 400caa84939SJeenu Viswambharan#if DEBUG 401caa84939SJeenu Viswambharan cbz x15, rt_svc_fw_critical_error 402caa84939SJeenu Viswambharan#endif 403caa84939SJeenu Viswambharan blr x15 404caa84939SJeenu Viswambharan 405bbf8f6f9SYatharth Kochar b el3_exit 4064f6ad66aSAchin Gupta 407caa84939SJeenu Viswambharansmc_unknown: 408caa84939SJeenu Viswambharan /* 409ef653d93SJeenu Viswambharan * Unknown SMC call. Populate return value with SMC_UNK, restore 410ef653d93SJeenu Viswambharan * GP registers, and return to caller. 411caa84939SJeenu Viswambharan */ 4124abd7fa7SAntonio Nino Diaz mov x0, #SMC_UNK 413ef653d93SJeenu Viswambharan str x0, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0] 414ef653d93SJeenu Viswambharan b restore_gp_registers_eret 415caa84939SJeenu Viswambharan 416caa84939SJeenu Viswambharansmc_prohibited: 417c3260f9bSSoby Mathew ldr x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR] 4184abd7fa7SAntonio Nino Diaz mov x0, #SMC_UNK 419caa84939SJeenu Viswambharan eret 420caa84939SJeenu Viswambharan 421caa84939SJeenu Viswambharanrt_svc_fw_critical_error: 422a6ef4393SDouglas Raillard /* Switch to SP_ELx */ 423a6ef4393SDouglas Raillard msr spsel, #1 424a806dad5SJeenu Viswambharan no_ret report_unhandled_exception 4258b779620SKévin Petitendfunc smc_handler 426