14f6ad66aSAchin Gupta/* 2e83b0cadSDan Handley * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved. 34f6ad66aSAchin Gupta * 44f6ad66aSAchin Gupta * Redistribution and use in source and binary forms, with or without 54f6ad66aSAchin Gupta * modification, are permitted provided that the following conditions are met: 64f6ad66aSAchin Gupta * 74f6ad66aSAchin Gupta * Redistributions of source code must retain the above copyright notice, this 84f6ad66aSAchin Gupta * list of conditions and the following disclaimer. 94f6ad66aSAchin Gupta * 104f6ad66aSAchin Gupta * Redistributions in binary form must reproduce the above copyright notice, 114f6ad66aSAchin Gupta * this list of conditions and the following disclaimer in the documentation 124f6ad66aSAchin Gupta * and/or other materials provided with the distribution. 134f6ad66aSAchin Gupta * 144f6ad66aSAchin Gupta * Neither the name of ARM nor the names of its contributors may be used 154f6ad66aSAchin Gupta * to endorse or promote products derived from this software without specific 164f6ad66aSAchin Gupta * prior written permission. 174f6ad66aSAchin Gupta * 184f6ad66aSAchin Gupta * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 194f6ad66aSAchin Gupta * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 204f6ad66aSAchin Gupta * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 214f6ad66aSAchin Gupta * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 224f6ad66aSAchin Gupta * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 234f6ad66aSAchin Gupta * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 244f6ad66aSAchin Gupta * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 254f6ad66aSAchin Gupta * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 264f6ad66aSAchin Gupta * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 274f6ad66aSAchin Gupta * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 284f6ad66aSAchin Gupta * POSSIBILITY OF SUCH DAMAGE. 294f6ad66aSAchin Gupta */ 304f6ad66aSAchin Gupta 314f6ad66aSAchin Gupta#include <arch.h> 324f6ad66aSAchin Gupta#include <runtime_svc.h> 33caa84939SJeenu Viswambharan#include <platform.h> 34caa84939SJeenu Viswambharan#include <context.h> 35a7934d69SJeenu Viswambharan#include "asm_macros.S" 36caa84939SJeenu Viswambharan#include "cm_macros.S" 374f6ad66aSAchin Gupta 384f6ad66aSAchin Gupta .globl runtime_exceptions 39caa84939SJeenu Viswambharan .globl el3_exit 40caa84939SJeenu Viswambharan .globl get_exception_stack 414f6ad66aSAchin Gupta 42b739f22aSAchin Gupta .section .vectors, "ax"; .align 11 434f6ad66aSAchin Gupta 444f6ad66aSAchin Gupta .align 7 454f6ad66aSAchin Guptaruntime_exceptions: 464f6ad66aSAchin Gupta /* ----------------------------------------------------- 474f6ad66aSAchin Gupta * Current EL with _sp_el0 : 0x0 - 0x180 484f6ad66aSAchin Gupta * ----------------------------------------------------- 494f6ad66aSAchin Gupta */ 504f6ad66aSAchin Guptasync_exception_sp_el0: 51caa84939SJeenu Viswambharan /* ----------------------------------------------------- 52caa84939SJeenu Viswambharan * We don't expect any synchronous exceptions from EL3 53caa84939SJeenu Viswambharan * ----------------------------------------------------- 54caa84939SJeenu Viswambharan */ 55caa84939SJeenu Viswambharan wfi 56caa84939SJeenu Viswambharan b sync_exception_sp_el0 57a7934d69SJeenu Viswambharan check_vector_size sync_exception_sp_el0 584f6ad66aSAchin Gupta 594f6ad66aSAchin Gupta .align 7 60caa84939SJeenu Viswambharan /* ----------------------------------------------------- 61caa84939SJeenu Viswambharan * EL3 code is non-reentrant. Any asynchronous exception 62caa84939SJeenu Viswambharan * is a serious error. Loop infinitely. 63caa84939SJeenu Viswambharan * ----------------------------------------------------- 64caa84939SJeenu Viswambharan */ 654f6ad66aSAchin Guptairq_sp_el0: 66caa84939SJeenu Viswambharan handle_async_exception IRQ_SP_EL0 67caa84939SJeenu Viswambharan b irq_sp_el0 68a7934d69SJeenu Viswambharan check_vector_size irq_sp_el0 694f6ad66aSAchin Gupta 704f6ad66aSAchin Gupta .align 7 714f6ad66aSAchin Guptafiq_sp_el0: 72caa84939SJeenu Viswambharan handle_async_exception FIQ_SP_EL0 73caa84939SJeenu Viswambharan b fiq_sp_el0 74a7934d69SJeenu Viswambharan check_vector_size fiq_sp_el0 754f6ad66aSAchin Gupta 764f6ad66aSAchin Gupta .align 7 774f6ad66aSAchin Guptaserror_sp_el0: 78caa84939SJeenu Viswambharan handle_async_exception SERROR_SP_EL0 79caa84939SJeenu Viswambharan b serror_sp_el0 80a7934d69SJeenu Viswambharan check_vector_size serror_sp_el0 814f6ad66aSAchin Gupta 824f6ad66aSAchin Gupta /* ----------------------------------------------------- 834f6ad66aSAchin Gupta * Current EL with SPx: 0x200 - 0x380 844f6ad66aSAchin Gupta * ----------------------------------------------------- 854f6ad66aSAchin Gupta */ 864f6ad66aSAchin Gupta .align 7 874f6ad66aSAchin Guptasync_exception_sp_elx: 88caa84939SJeenu Viswambharan /* ----------------------------------------------------- 89caa84939SJeenu Viswambharan * This exception will trigger if anything went wrong 90caa84939SJeenu Viswambharan * during a previous exception entry or exit or while 91caa84939SJeenu Viswambharan * handling an earlier unexpected synchronous exception. 92caa84939SJeenu Viswambharan * In any case we cannot rely on SP_EL3. Switching to a 93caa84939SJeenu Viswambharan * known safe area of memory will corrupt at least a 94caa84939SJeenu Viswambharan * single register. It is best to enter wfi in loop as 95caa84939SJeenu Viswambharan * that will preserve the system state for analysis 96caa84939SJeenu Viswambharan * through a debugger later. 97caa84939SJeenu Viswambharan * ----------------------------------------------------- 98caa84939SJeenu Viswambharan */ 99caa84939SJeenu Viswambharan wfi 100caa84939SJeenu Viswambharan b sync_exception_sp_elx 101a7934d69SJeenu Viswambharan check_vector_size sync_exception_sp_elx 1024f6ad66aSAchin Gupta 103caa84939SJeenu Viswambharan /* ----------------------------------------------------- 104caa84939SJeenu Viswambharan * As mentioned in the previous comment, all bets are 105caa84939SJeenu Viswambharan * off if SP_EL3 cannot be relied upon. Report their 106caa84939SJeenu Viswambharan * occurrence. 107caa84939SJeenu Viswambharan * ----------------------------------------------------- 108caa84939SJeenu Viswambharan */ 1094f6ad66aSAchin Gupta .align 7 1104f6ad66aSAchin Guptairq_sp_elx: 111caa84939SJeenu Viswambharan b irq_sp_elx 112a7934d69SJeenu Viswambharan check_vector_size irq_sp_elx 113a7934d69SJeenu Viswambharan 1144f6ad66aSAchin Gupta .align 7 1154f6ad66aSAchin Guptafiq_sp_elx: 116caa84939SJeenu Viswambharan b fiq_sp_elx 117a7934d69SJeenu Viswambharan check_vector_size fiq_sp_elx 118a7934d69SJeenu Viswambharan 1194f6ad66aSAchin Gupta .align 7 1204f6ad66aSAchin Guptaserror_sp_elx: 121caa84939SJeenu Viswambharan b serror_sp_elx 122a7934d69SJeenu Viswambharan check_vector_size serror_sp_elx 1234f6ad66aSAchin Gupta 1244f6ad66aSAchin Gupta /* ----------------------------------------------------- 1254f6ad66aSAchin Gupta * Lower EL using AArch64 : 0x400 - 0x580 1264f6ad66aSAchin Gupta * ----------------------------------------------------- 1274f6ad66aSAchin Gupta */ 1284f6ad66aSAchin Gupta .align 7 1294f6ad66aSAchin Guptasync_exception_aarch64: 130caa84939SJeenu Viswambharan /* ----------------------------------------------------- 131caa84939SJeenu Viswambharan * This exception vector will be the entry point for 132caa84939SJeenu Viswambharan * SMCs and traps that are unhandled at lower ELs most 133caa84939SJeenu Viswambharan * commonly. SP_EL3 should point to a valid cpu context 134caa84939SJeenu Viswambharan * where the general purpose and system register state 135caa84939SJeenu Viswambharan * can be saved. 136caa84939SJeenu Viswambharan * ----------------------------------------------------- 137caa84939SJeenu Viswambharan */ 138caa84939SJeenu Viswambharan handle_sync_exception 139a7934d69SJeenu Viswambharan check_vector_size sync_exception_aarch64 1404f6ad66aSAchin Gupta 1414f6ad66aSAchin Gupta .align 7 142caa84939SJeenu Viswambharan /* ----------------------------------------------------- 143caa84939SJeenu Viswambharan * Asynchronous exceptions from lower ELs are not 144caa84939SJeenu Viswambharan * currently supported. Report their occurrence. 145caa84939SJeenu Viswambharan * ----------------------------------------------------- 146caa84939SJeenu Viswambharan */ 1474f6ad66aSAchin Guptairq_aarch64: 148caa84939SJeenu Viswambharan handle_async_exception IRQ_AARCH64 149caa84939SJeenu Viswambharan b irq_aarch64 150a7934d69SJeenu Viswambharan check_vector_size irq_aarch64 1514f6ad66aSAchin Gupta 1524f6ad66aSAchin Gupta .align 7 1534f6ad66aSAchin Guptafiq_aarch64: 154caa84939SJeenu Viswambharan handle_async_exception FIQ_AARCH64 155caa84939SJeenu Viswambharan b fiq_aarch64 156a7934d69SJeenu Viswambharan check_vector_size fiq_aarch64 1574f6ad66aSAchin Gupta 1584f6ad66aSAchin Gupta .align 7 1594f6ad66aSAchin Guptaserror_aarch64: 160caa84939SJeenu Viswambharan handle_async_exception SERROR_AARCH64 161caa84939SJeenu Viswambharan b serror_aarch64 162a7934d69SJeenu Viswambharan check_vector_size serror_aarch64 1634f6ad66aSAchin Gupta 1644f6ad66aSAchin Gupta /* ----------------------------------------------------- 1654f6ad66aSAchin Gupta * Lower EL using AArch32 : 0x600 - 0x780 1664f6ad66aSAchin Gupta * ----------------------------------------------------- 1674f6ad66aSAchin Gupta */ 1684f6ad66aSAchin Gupta .align 7 1694f6ad66aSAchin Guptasync_exception_aarch32: 170caa84939SJeenu Viswambharan /* ----------------------------------------------------- 171caa84939SJeenu Viswambharan * This exception vector will be the entry point for 172caa84939SJeenu Viswambharan * SMCs and traps that are unhandled at lower ELs most 173caa84939SJeenu Viswambharan * commonly. SP_EL3 should point to a valid cpu context 174caa84939SJeenu Viswambharan * where the general purpose and system register state 175caa84939SJeenu Viswambharan * can be saved. 176caa84939SJeenu Viswambharan * ----------------------------------------------------- 177caa84939SJeenu Viswambharan */ 178caa84939SJeenu Viswambharan handle_sync_exception 179a7934d69SJeenu Viswambharan check_vector_size sync_exception_aarch32 1804f6ad66aSAchin Gupta 1814f6ad66aSAchin Gupta .align 7 182caa84939SJeenu Viswambharan /* ----------------------------------------------------- 183caa84939SJeenu Viswambharan * Asynchronous exceptions from lower ELs are not 184caa84939SJeenu Viswambharan * currently supported. Report their occurrence. 185caa84939SJeenu Viswambharan * ----------------------------------------------------- 186caa84939SJeenu Viswambharan */ 1874f6ad66aSAchin Guptairq_aarch32: 188caa84939SJeenu Viswambharan handle_async_exception IRQ_AARCH32 189caa84939SJeenu Viswambharan b irq_aarch32 190a7934d69SJeenu Viswambharan check_vector_size irq_aarch32 1914f6ad66aSAchin Gupta 1924f6ad66aSAchin Gupta .align 7 1934f6ad66aSAchin Guptafiq_aarch32: 194caa84939SJeenu Viswambharan handle_async_exception FIQ_AARCH32 195caa84939SJeenu Viswambharan b fiq_aarch32 196a7934d69SJeenu Viswambharan check_vector_size fiq_aarch32 1974f6ad66aSAchin Gupta 1984f6ad66aSAchin Gupta .align 7 1994f6ad66aSAchin Guptaserror_aarch32: 200caa84939SJeenu Viswambharan handle_async_exception SERROR_AARCH32 201caa84939SJeenu Viswambharan b serror_aarch32 202a7934d69SJeenu Viswambharan check_vector_size serror_aarch32 203a7934d69SJeenu Viswambharan 204caa84939SJeenu Viswambharan .align 7 205caa84939SJeenu Viswambharan 206caa84939SJeenu Viswambharan /* ----------------------------------------------------- 207caa84939SJeenu Viswambharan * The following code handles secure monitor calls. 208caa84939SJeenu Viswambharan * Depending upon the execution state from where the SMC 209caa84939SJeenu Viswambharan * has been invoked, it frees some general purpose 210caa84939SJeenu Viswambharan * registers to perform the remaining tasks. They 211caa84939SJeenu Viswambharan * involve finding the runtime service handler that is 212caa84939SJeenu Viswambharan * the target of the SMC & switching to runtime stacks 213caa84939SJeenu Viswambharan * (SP_EL0) before calling the handler. 214caa84939SJeenu Viswambharan * 215caa84939SJeenu Viswambharan * Note that x30 has been explicitly saved and can be 216caa84939SJeenu Viswambharan * used here 217caa84939SJeenu Viswambharan * ----------------------------------------------------- 218caa84939SJeenu Viswambharan */ 219*0a30cf54SAndrew Thoelkefunc smc_handler 220caa84939SJeenu Viswambharansmc_handler32: 221caa84939SJeenu Viswambharan /* Check whether aarch32 issued an SMC64 */ 222caa84939SJeenu Viswambharan tbnz x0, #FUNCID_CC_SHIFT, smc_prohibited 223caa84939SJeenu Viswambharan 224caa84939SJeenu Viswambharan /* ----------------------------------------------------- 225caa84939SJeenu Viswambharan * Since we're are coming from aarch32, x8-x18 need to 226caa84939SJeenu Viswambharan * be saved as per SMC32 calling convention. If a lower 227caa84939SJeenu Viswambharan * EL in aarch64 is making an SMC32 call then it must 228caa84939SJeenu Viswambharan * have saved x8-x17 already therein. 229caa84939SJeenu Viswambharan * ----------------------------------------------------- 230caa84939SJeenu Viswambharan */ 231caa84939SJeenu Viswambharan stp x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8] 232caa84939SJeenu Viswambharan stp x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10] 233caa84939SJeenu Viswambharan stp x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12] 234caa84939SJeenu Viswambharan stp x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14] 235caa84939SJeenu Viswambharan stp x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16] 236caa84939SJeenu Viswambharan 237caa84939SJeenu Viswambharan /* x4-x7, x18, sp_el0 are saved below */ 238caa84939SJeenu Viswambharan 239caa84939SJeenu Viswambharansmc_handler64: 240caa84939SJeenu Viswambharan /* ----------------------------------------------------- 241caa84939SJeenu Viswambharan * Populate the parameters for the SMC handler. We 242caa84939SJeenu Viswambharan * already have x0-x4 in place. x5 will point to a 243caa84939SJeenu Viswambharan * cookie (not used now). x6 will point to the context 244caa84939SJeenu Viswambharan * structure (SP_EL3) and x7 will contain flags we need 245caa84939SJeenu Viswambharan * to pass to the handler Hence save x5-x7. Note that x4 246caa84939SJeenu Viswambharan * only needs to be preserved for AArch32 callers but we 247caa84939SJeenu Viswambharan * do it for AArch64 callers as well for convenience 248caa84939SJeenu Viswambharan * ----------------------------------------------------- 249caa84939SJeenu Viswambharan */ 250caa84939SJeenu Viswambharan stp x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4] 251caa84939SJeenu Viswambharan stp x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6] 252caa84939SJeenu Viswambharan 253caa84939SJeenu Viswambharan mov x5, xzr 254caa84939SJeenu Viswambharan mov x6, sp 255caa84939SJeenu Viswambharan 256caa84939SJeenu Viswambharan /* Get the unique owning entity number */ 257caa84939SJeenu Viswambharan ubfx x16, x0, #FUNCID_OEN_SHIFT, #FUNCID_OEN_WIDTH 258caa84939SJeenu Viswambharan ubfx x15, x0, #FUNCID_TYPE_SHIFT, #FUNCID_TYPE_WIDTH 259caa84939SJeenu Viswambharan orr x16, x16, x15, lsl #FUNCID_OEN_WIDTH 260caa84939SJeenu Viswambharan 261caa84939SJeenu Viswambharan adr x11, (__RT_SVC_DESCS_START__ + RT_SVC_DESC_HANDLE) 262caa84939SJeenu Viswambharan 263caa84939SJeenu Viswambharan /* Load descriptor index from array of indices */ 264caa84939SJeenu Viswambharan adr x14, rt_svc_descs_indices 265caa84939SJeenu Viswambharan ldrb w15, [x14, x16] 266caa84939SJeenu Viswambharan 267caa84939SJeenu Viswambharan /* Save x18 and SP_EL0 */ 268caa84939SJeenu Viswambharan mrs x17, sp_el0 269caa84939SJeenu Viswambharan stp x18, x17, [x6, #CTX_GPREGS_OFFSET + CTX_GPREG_X18] 270caa84939SJeenu Viswambharan 271caa84939SJeenu Viswambharan /* ----------------------------------------------------- 272caa84939SJeenu Viswambharan * Restore the saved C runtime stack value which will 273caa84939SJeenu Viswambharan * become the new SP_EL0 i.e. EL3 runtime stack. It was 274caa84939SJeenu Viswambharan * saved in the 'cpu_context' structure prior to the last 275caa84939SJeenu Viswambharan * ERET from EL3. 276caa84939SJeenu Viswambharan * ----------------------------------------------------- 277caa84939SJeenu Viswambharan */ 278caa84939SJeenu Viswambharan ldr x12, [x6, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP] 279caa84939SJeenu Viswambharan 280caa84939SJeenu Viswambharan /* 281caa84939SJeenu Viswambharan * Any index greater than 127 is invalid. Check bit 7 for 282caa84939SJeenu Viswambharan * a valid index 283caa84939SJeenu Viswambharan */ 284caa84939SJeenu Viswambharan tbnz w15, 7, smc_unknown 285caa84939SJeenu Viswambharan 286caa84939SJeenu Viswambharan /* Switch to SP_EL0 */ 287caa84939SJeenu Viswambharan msr spsel, #0 288caa84939SJeenu Viswambharan 289caa84939SJeenu Viswambharan /* ----------------------------------------------------- 290caa84939SJeenu Viswambharan * Get the descriptor using the index 291caa84939SJeenu Viswambharan * x11 = (base + off), x15 = index 292caa84939SJeenu Viswambharan * 293caa84939SJeenu Viswambharan * handler = (base + off) + (index << log2(size)) 294caa84939SJeenu Viswambharan * ----------------------------------------------------- 295caa84939SJeenu Viswambharan */ 296caa84939SJeenu Viswambharan lsl w10, w15, #RT_SVC_SIZE_LOG2 297caa84939SJeenu Viswambharan ldr x15, [x11, w10, uxtw] 298caa84939SJeenu Viswambharan 299caa84939SJeenu Viswambharan /* ----------------------------------------------------- 300caa84939SJeenu Viswambharan * Save the SPSR_EL3, ELR_EL3, & SCR_EL3 in case there 301caa84939SJeenu Viswambharan * is a world switch during SMC handling. 302caa84939SJeenu Viswambharan * TODO: Revisit if all system registers can be saved 303caa84939SJeenu Viswambharan * later. 304caa84939SJeenu Viswambharan * ----------------------------------------------------- 305caa84939SJeenu Viswambharan */ 306caa84939SJeenu Viswambharan mrs x16, spsr_el3 307caa84939SJeenu Viswambharan mrs x17, elr_el3 308caa84939SJeenu Viswambharan mrs x18, scr_el3 309caa84939SJeenu Viswambharan stp x16, x17, [x6, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3] 310caa84939SJeenu Viswambharan stp x18, xzr, [x6, #CTX_EL3STATE_OFFSET + CTX_SCR_EL3] 311caa84939SJeenu Viswambharan 312caa84939SJeenu Viswambharan /* Copy SCR_EL3.NS bit to the flag to indicate caller's security */ 313caa84939SJeenu Viswambharan bfi x7, x18, #0, #1 314caa84939SJeenu Viswambharan 315caa84939SJeenu Viswambharan mov sp, x12 316caa84939SJeenu Viswambharan 317caa84939SJeenu Viswambharan /* ----------------------------------------------------- 318caa84939SJeenu Viswambharan * Call the Secure Monitor Call handler and then drop 319caa84939SJeenu Viswambharan * directly into el3_exit() which will program any 320caa84939SJeenu Viswambharan * remaining architectural state prior to issuing the 321caa84939SJeenu Viswambharan * ERET to the desired lower EL. 322caa84939SJeenu Viswambharan * ----------------------------------------------------- 323caa84939SJeenu Viswambharan */ 324caa84939SJeenu Viswambharan#if DEBUG 325caa84939SJeenu Viswambharan cbz x15, rt_svc_fw_critical_error 326caa84939SJeenu Viswambharan#endif 327caa84939SJeenu Viswambharan blr x15 328caa84939SJeenu Viswambharan 329caa84939SJeenu Viswambharan /* ----------------------------------------------------- 330caa84939SJeenu Viswambharan * This routine assumes that the SP_EL3 is pointing to 331caa84939SJeenu Viswambharan * a valid context structure from where the gp regs and 332caa84939SJeenu Viswambharan * other special registers can be retrieved. 333*0a30cf54SAndrew Thoelke * 334*0a30cf54SAndrew Thoelke * Keep it in the same section as smc_handler as this 335*0a30cf54SAndrew Thoelke * function uses a fall-through to el3_exit 336caa84939SJeenu Viswambharan * ----------------------------------------------------- 337caa84939SJeenu Viswambharan */ 338caa84939SJeenu Viswambharanel3_exit: ; .type el3_exit, %function 339caa84939SJeenu Viswambharan /* ----------------------------------------------------- 340caa84939SJeenu Viswambharan * Save the current SP_EL0 i.e. the EL3 runtime stack 341caa84939SJeenu Viswambharan * which will be used for handling the next SMC. Then 342caa84939SJeenu Viswambharan * switch to SP_EL3 343caa84939SJeenu Viswambharan * ----------------------------------------------------- 344caa84939SJeenu Viswambharan */ 345caa84939SJeenu Viswambharan mov x17, sp 346caa84939SJeenu Viswambharan msr spsel, #1 347caa84939SJeenu Viswambharan str x17, [sp, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP] 348caa84939SJeenu Viswambharan 349caa84939SJeenu Viswambharan /* ----------------------------------------------------- 350caa84939SJeenu Viswambharan * Restore SPSR_EL3, ELR_EL3 and SCR_EL3 prior to ERET 351caa84939SJeenu Viswambharan * ----------------------------------------------------- 352caa84939SJeenu Viswambharan */ 353caa84939SJeenu Viswambharan ldp x18, xzr, [sp, #CTX_EL3STATE_OFFSET + CTX_SCR_EL3] 354caa84939SJeenu Viswambharan ldp x16, x17, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3] 355caa84939SJeenu Viswambharan msr scr_el3, x18 356caa84939SJeenu Viswambharan msr spsr_el3, x16 357caa84939SJeenu Viswambharan msr elr_el3, x17 358caa84939SJeenu Viswambharan 359caa84939SJeenu Viswambharan /* Restore saved general purpose registers and return */ 360caa84939SJeenu Viswambharan bl restore_scratch_registers 361caa84939SJeenu Viswambharan ldp x30, xzr, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR] 3624f6ad66aSAchin Gupta eret 3634f6ad66aSAchin Gupta 364caa84939SJeenu Viswambharansmc_unknown: 365caa84939SJeenu Viswambharan /* 366caa84939SJeenu Viswambharan * Here we restore x4-x18 regardless of where we came from. AArch32 367caa84939SJeenu Viswambharan * callers will find the registers contents unchanged, but AArch64 368caa84939SJeenu Viswambharan * callers will find the registers modified (with stale earlier NS 369caa84939SJeenu Viswambharan * content). Either way, we aren't leaking any secure information 370caa84939SJeenu Viswambharan * through them 371caa84939SJeenu Viswambharan */ 372caa84939SJeenu Viswambharan bl restore_scratch_registers_callee 373caa84939SJeenu Viswambharan 374caa84939SJeenu Viswambharansmc_prohibited: 375caa84939SJeenu Viswambharan ldp x30, xzr, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR] 376caa84939SJeenu Viswambharan mov w0, #SMC_UNK 377caa84939SJeenu Viswambharan eret 378caa84939SJeenu Viswambharan 379caa84939SJeenu Viswambharanrt_svc_fw_critical_error: 380caa84939SJeenu Viswambharan b rt_svc_fw_critical_error 381caa84939SJeenu Viswambharan 382caa84939SJeenu Viswambharan /* ----------------------------------------------------- 383caa84939SJeenu Viswambharan * The following functions are used to saved and restore 384caa84939SJeenu Viswambharan * all the caller saved registers as per the aapcs_64. 385caa84939SJeenu Viswambharan * These are not macros to ensure their invocation fits 386caa84939SJeenu Viswambharan * within the 32 instructions per exception vector. 387caa84939SJeenu Viswambharan * ----------------------------------------------------- 388caa84939SJeenu Viswambharan */ 389*0a30cf54SAndrew Thoelkefunc save_scratch_registers 390caa84939SJeenu Viswambharan stp x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0] 391caa84939SJeenu Viswambharan stp x2, x3, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X2] 392caa84939SJeenu Viswambharan stp x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4] 393caa84939SJeenu Viswambharan stp x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6] 394caa84939SJeenu Viswambharan stp x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8] 395caa84939SJeenu Viswambharan stp x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10] 396caa84939SJeenu Viswambharan stp x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12] 397caa84939SJeenu Viswambharan stp x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14] 398caa84939SJeenu Viswambharan stp x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16] 399caa84939SJeenu Viswambharan mrs x17, sp_el0 400caa84939SJeenu Viswambharan stp x18, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X18] 401caa84939SJeenu Viswambharan ret 402caa84939SJeenu Viswambharan 403*0a30cf54SAndrew Thoelkefunc restore_scratch_registers 404caa84939SJeenu Viswambharan ldp x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0] 405caa84939SJeenu Viswambharan ldp x2, x3, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X2] 406caa84939SJeenu Viswambharan 407caa84939SJeenu Viswambharanrestore_scratch_registers_callee: 408caa84939SJeenu Viswambharan ldp x18, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X18] 409caa84939SJeenu Viswambharan 410caa84939SJeenu Viswambharan ldp x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4] 411caa84939SJeenu Viswambharan ldp x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6] 412caa84939SJeenu Viswambharan ldp x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8] 413caa84939SJeenu Viswambharan ldp x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10] 414caa84939SJeenu Viswambharan ldp x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12] 415caa84939SJeenu Viswambharan ldp x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14] 416caa84939SJeenu Viswambharan 417caa84939SJeenu Viswambharan msr sp_el0, x17 418caa84939SJeenu Viswambharan ldp x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16] 419caa84939SJeenu Viswambharan ret 420caa84939SJeenu Viswambharan 421caa84939SJeenu Viswambharan /* ----------------------------------------------------- 422caa84939SJeenu Viswambharan * 256 bytes of exception stack for each cpu 423caa84939SJeenu Viswambharan * ----------------------------------------------------- 424caa84939SJeenu Viswambharan */ 425caa84939SJeenu Viswambharan#if DEBUG 426caa84939SJeenu Viswambharan#define PCPU_EXCEPTION_STACK_SIZE 0x300 427caa84939SJeenu Viswambharan#else 428caa84939SJeenu Viswambharan#define PCPU_EXCEPTION_STACK_SIZE 0x100 429caa84939SJeenu Viswambharan#endif 430caa84939SJeenu Viswambharan /* ----------------------------------------------------- 431caa84939SJeenu Viswambharan * void get_exception_stack (uint64_t mpidr) : This 432caa84939SJeenu Viswambharan * function is used to allocate a small stack for 433caa84939SJeenu Viswambharan * reporting unhandled exceptions 434caa84939SJeenu Viswambharan * ----------------------------------------------------- 435caa84939SJeenu Viswambharan */ 436*0a30cf54SAndrew Thoelkefunc get_exception_stack 437caa84939SJeenu Viswambharan mov x10, x30 // lr 438caa84939SJeenu Viswambharan bl platform_get_core_pos 439caa84939SJeenu Viswambharan add x0, x0, #1 440caa84939SJeenu Viswambharan mov x1, #PCPU_EXCEPTION_STACK_SIZE 441caa84939SJeenu Viswambharan mul x0, x0, x1 442caa84939SJeenu Viswambharan ldr x1, =pcpu_exception_stack 443caa84939SJeenu Viswambharan add x0, x1, x0 444caa84939SJeenu Viswambharan ret x10 445caa84939SJeenu Viswambharan 446caa84939SJeenu Viswambharan /* ----------------------------------------------------- 447caa84939SJeenu Viswambharan * Per-cpu exception stacks in normal memory. 448caa84939SJeenu Viswambharan * ----------------------------------------------------- 449caa84939SJeenu Viswambharan */ 450d8b07aa0SVikram Kanigiri .section tzfw_normal_stacks, "aw", %nobits; .align 6 451caa84939SJeenu Viswambharan 452caa84939SJeenu Viswambharanpcpu_exception_stack: 453caa84939SJeenu Viswambharan /* Zero fill */ 454caa84939SJeenu Viswambharan .space (PLATFORM_CORE_COUNT * PCPU_EXCEPTION_STACK_SIZE), 0 4554f6ad66aSAchin Gupta 456