xref: /rk3399_ARM-atf/bl31/aarch64/ea_delegate.S (revision ed108b56051de5da8024568a06781ce287e86c78)
1df8f3188SJeenu Viswambharan/*
25283962eSAntonio Nino Diaz * Copyright (c) 2018-2019, ARM Limited and Contributors. All rights reserved.
3df8f3188SJeenu Viswambharan *
4df8f3188SJeenu Viswambharan * SPDX-License-Identifier: BSD-3-Clause
5df8f3188SJeenu Viswambharan */
6df8f3188SJeenu Viswambharan
7df8f3188SJeenu Viswambharan
8d5a23af5SJeenu Viswambharan#include <assert_macros.S>
9df8f3188SJeenu Viswambharan#include <asm_macros.S>
10ee6ff1bbSJeenu Viswambharan#include <assert_macros.S>
1109d40e0eSAntonio Nino Diaz#include <bl31/ea_handle.h>
12df8f3188SJeenu Viswambharan#include <context.h>
1309d40e0eSAntonio Nino Diaz#include <lib/extensions/ras_arch.h>
14df8f3188SJeenu Viswambharan
15df8f3188SJeenu Viswambharan
16df8f3188SJeenu Viswambharan	.globl	handle_lower_el_ea_esb
17df8f3188SJeenu Viswambharan	.globl	enter_lower_el_sync_ea
18df8f3188SJeenu Viswambharan	.globl	enter_lower_el_async_ea
19df8f3188SJeenu Viswambharan
20df8f3188SJeenu Viswambharan
21df8f3188SJeenu Viswambharan/*
22df8f3188SJeenu Viswambharan * Function to delegate External Aborts synchronized by ESB instruction at EL3
23df8f3188SJeenu Viswambharan * vector entry. This function assumes GP registers x0-x29 have been saved, and
24df8f3188SJeenu Viswambharan * are available for use. It delegates the handling of the EA to platform
25df8f3188SJeenu Viswambharan * handler, and returns only upon successfully handling the EA; otherwise
26df8f3188SJeenu Viswambharan * panics. On return from this function, the original exception handler is
27df8f3188SJeenu Viswambharan * expected to resume.
28df8f3188SJeenu Viswambharan */
29df8f3188SJeenu Viswambharanfunc handle_lower_el_ea_esb
30df8f3188SJeenu Viswambharan	mov	x0, #ERROR_EA_ESB
31df8f3188SJeenu Viswambharan	mrs	x1, DISR_EL1
32df8f3188SJeenu Viswambharan	b	ea_proceed
33df8f3188SJeenu Viswambharanendfunc handle_lower_el_ea_esb
34df8f3188SJeenu Viswambharan
35df8f3188SJeenu Viswambharan
36df8f3188SJeenu Viswambharan/*
37df8f3188SJeenu Viswambharan * This function forms the tail end of Synchronous Exception entry from lower
38df8f3188SJeenu Viswambharan * EL, and expects to handle only Synchronous External Aborts from lower EL. If
39df8f3188SJeenu Viswambharan * any other kind of exception is detected, then this function reports unhandled
40df8f3188SJeenu Viswambharan * exception.
41df8f3188SJeenu Viswambharan *
42df8f3188SJeenu Viswambharan * Since it's part of exception vector, this function doesn't expect any GP
43df8f3188SJeenu Viswambharan * registers to have been saved. It delegates the handling of the EA to platform
44df8f3188SJeenu Viswambharan * handler, and upon successfully handling the EA, exits EL3; otherwise panics.
45df8f3188SJeenu Viswambharan */
46df8f3188SJeenu Viswambharanfunc enter_lower_el_sync_ea
47df8f3188SJeenu Viswambharan	/*
48df8f3188SJeenu Viswambharan	 * Explicitly save x30 so as to free up a register and to enable
49df8f3188SJeenu Viswambharan	 * branching.
50df8f3188SJeenu Viswambharan	 */
51df8f3188SJeenu Viswambharan	str	x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
52df8f3188SJeenu Viswambharan
53df8f3188SJeenu Viswambharan	mrs	x30, esr_el3
54df8f3188SJeenu Viswambharan	ubfx	x30, x30, #ESR_EC_SHIFT, #ESR_EC_LENGTH
55df8f3188SJeenu Viswambharan
56df8f3188SJeenu Viswambharan	/* Check for I/D aborts from lower EL */
57df8f3188SJeenu Viswambharan	cmp	x30, #EC_IABORT_LOWER_EL
58df8f3188SJeenu Viswambharan	b.eq	1f
59df8f3188SJeenu Viswambharan
60df8f3188SJeenu Viswambharan	cmp	x30, #EC_DABORT_LOWER_EL
61df8f3188SJeenu Viswambharan	b.ne	2f
62df8f3188SJeenu Viswambharan
63df8f3188SJeenu Viswambharan1:
64df8f3188SJeenu Viswambharan	/* Test for EA bit in the instruction syndrome */
65df8f3188SJeenu Viswambharan	mrs	x30, esr_el3
66df8f3188SJeenu Viswambharan	tbz	x30, #ESR_ISS_EABORT_EA_BIT, 2f
67df8f3188SJeenu Viswambharan
68e290a8fcSAlexei Fedorov	/*
69*ed108b56SAlexei Fedorov	 * Save general purpose and ARMv8.3-PAuth registers (if enabled).
70*ed108b56SAlexei Fedorov	 * If Secure Cycle Counter is not disabled in MDCR_EL3 when
71*ed108b56SAlexei Fedorov	 * ARMv8.5-PMU is implemented, save PMCR_EL0 and disable Cycle Counter.
72e290a8fcSAlexei Fedorov	 */
73*ed108b56SAlexei Fedorov	bl	save_gp_pmcr_pauth_regs
74e290a8fcSAlexei Fedorov
75b86048c4SAntonio Nino Diaz#if ENABLE_PAUTH
76*ed108b56SAlexei Fedorov	/* Load and program APIAKey firmware key */
77*ed108b56SAlexei Fedorov	bl	pauth_load_bl31_apiakey
78b86048c4SAntonio Nino Diaz#endif
795283962eSAntonio Nino Diaz
80df8f3188SJeenu Viswambharan	/* Setup exception class and syndrome arguments for platform handler */
81df8f3188SJeenu Viswambharan	mov	x0, #ERROR_EA_SYNC
82df8f3188SJeenu Viswambharan	mrs	x1, esr_el3
83df8f3188SJeenu Viswambharan	adr	x30, el3_exit
84b56dc2a9SJeenu Viswambharan	b	delegate_sync_ea
85df8f3188SJeenu Viswambharan
86df8f3188SJeenu Viswambharan2:
87df8f3188SJeenu Viswambharan	/* Synchronous exceptions other than the above are assumed to be EA */
88df8f3188SJeenu Viswambharan	ldr	x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
89df8f3188SJeenu Viswambharan	no_ret	report_unhandled_exception
90df8f3188SJeenu Viswambharanendfunc enter_lower_el_sync_ea
91df8f3188SJeenu Viswambharan
92df8f3188SJeenu Viswambharan
93df8f3188SJeenu Viswambharan/*
94df8f3188SJeenu Viswambharan * This function handles SErrors from lower ELs.
95df8f3188SJeenu Viswambharan *
96df8f3188SJeenu Viswambharan * Since it's part of exception vector, this function doesn't expect any GP
97df8f3188SJeenu Viswambharan * registers to have been saved. It delegates the handling of the EA to platform
98df8f3188SJeenu Viswambharan * handler, and upon successfully handling the EA, exits EL3; otherwise panics.
99df8f3188SJeenu Viswambharan */
100df8f3188SJeenu Viswambharanfunc enter_lower_el_async_ea
101df8f3188SJeenu Viswambharan	/*
102df8f3188SJeenu Viswambharan	 * Explicitly save x30 so as to free up a register and to enable
103df8f3188SJeenu Viswambharan	 * branching
104df8f3188SJeenu Viswambharan	 */
105df8f3188SJeenu Viswambharan	str	x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
106df8f3188SJeenu Viswambharan
107e290a8fcSAlexei Fedorov	/*
108*ed108b56SAlexei Fedorov	 * Save general purpose and ARMv8.3-PAuth registers (if enabled).
109*ed108b56SAlexei Fedorov	 * If Secure Cycle Counter is not disabled in MDCR_EL3 when
110*ed108b56SAlexei Fedorov	 * ARMv8.5-PMU is implemented, save PMCR_EL0 and disable Cycle Counter.
111e290a8fcSAlexei Fedorov	 */
112*ed108b56SAlexei Fedorov	bl	save_gp_pmcr_pauth_regs
113e290a8fcSAlexei Fedorov
114b86048c4SAntonio Nino Diaz#if ENABLE_PAUTH
115*ed108b56SAlexei Fedorov	/* Load and program APIAKey firmware key */
116*ed108b56SAlexei Fedorov	bl	pauth_load_bl31_apiakey
117b86048c4SAntonio Nino Diaz#endif
1185283962eSAntonio Nino Diaz
119df8f3188SJeenu Viswambharan	/* Setup exception class and syndrome arguments for platform handler */
120df8f3188SJeenu Viswambharan	mov	x0, #ERROR_EA_ASYNC
121df8f3188SJeenu Viswambharan	mrs	x1, esr_el3
122df8f3188SJeenu Viswambharan	adr	x30, el3_exit
123b56dc2a9SJeenu Viswambharan	b	delegate_async_ea
124df8f3188SJeenu Viswambharanendfunc enter_lower_el_async_ea
125df8f3188SJeenu Viswambharan
126df8f3188SJeenu Viswambharan
127df8f3188SJeenu Viswambharan/*
128b56dc2a9SJeenu Viswambharan * Prelude for Synchronous External Abort handling. This function assumes that
129b56dc2a9SJeenu Viswambharan * all GP registers have been saved by the caller.
130b56dc2a9SJeenu Viswambharan *
131b56dc2a9SJeenu Viswambharan * x0: EA reason
132b56dc2a9SJeenu Viswambharan * x1: EA syndrome
133b56dc2a9SJeenu Viswambharan */
134b56dc2a9SJeenu Viswambharanfunc delegate_sync_ea
135b56dc2a9SJeenu Viswambharan#if RAS_EXTENSION
136b56dc2a9SJeenu Viswambharan	/*
137b56dc2a9SJeenu Viswambharan	 * Check for Uncontainable error type. If so, route to the platform
138b56dc2a9SJeenu Viswambharan	 * fatal error handler rather than the generic EA one.
139b56dc2a9SJeenu Viswambharan	 */
140b56dc2a9SJeenu Viswambharan	ubfx    x2, x1, #EABORT_SET_SHIFT, #EABORT_SET_WIDTH
141b56dc2a9SJeenu Viswambharan	cmp     x2, #ERROR_STATUS_SET_UC
142b56dc2a9SJeenu Viswambharan	b.ne    1f
143b56dc2a9SJeenu Viswambharan
144b56dc2a9SJeenu Viswambharan	/* Check fault status code */
145b56dc2a9SJeenu Viswambharan	ubfx    x3, x1, #EABORT_DFSC_SHIFT, #EABORT_DFSC_WIDTH
146b56dc2a9SJeenu Viswambharan	cmp     x3, #SYNC_EA_FSC
147b56dc2a9SJeenu Viswambharan	b.ne    1f
148b56dc2a9SJeenu Viswambharan
149b56dc2a9SJeenu Viswambharan	no_ret  plat_handle_uncontainable_ea
150b56dc2a9SJeenu Viswambharan1:
151b56dc2a9SJeenu Viswambharan#endif
152b56dc2a9SJeenu Viswambharan
153b56dc2a9SJeenu Viswambharan	b       ea_proceed
154b56dc2a9SJeenu Viswambharanendfunc delegate_sync_ea
155b56dc2a9SJeenu Viswambharan
156b56dc2a9SJeenu Viswambharan
157b56dc2a9SJeenu Viswambharan/*
158b56dc2a9SJeenu Viswambharan * Prelude for Asynchronous External Abort handling. This function assumes that
159b56dc2a9SJeenu Viswambharan * all GP registers have been saved by the caller.
160b56dc2a9SJeenu Viswambharan *
161b56dc2a9SJeenu Viswambharan * x0: EA reason
162b56dc2a9SJeenu Viswambharan * x1: EA syndrome
163b56dc2a9SJeenu Viswambharan */
164b56dc2a9SJeenu Viswambharanfunc delegate_async_ea
165b56dc2a9SJeenu Viswambharan#if RAS_EXTENSION
166b56dc2a9SJeenu Viswambharan	/*
167b56dc2a9SJeenu Viswambharan	 * Check for Implementation Defined Syndrome. If so, skip checking
168b56dc2a9SJeenu Viswambharan	 * Uncontainable error type from the syndrome as the format is unknown.
169b56dc2a9SJeenu Viswambharan	 */
170b56dc2a9SJeenu Viswambharan	tbnz	x1, #SERROR_IDS_BIT, 1f
171b56dc2a9SJeenu Viswambharan
172b56dc2a9SJeenu Viswambharan	/*
173b56dc2a9SJeenu Viswambharan	 * Check for Uncontainable error type. If so, route to the platform
174b56dc2a9SJeenu Viswambharan	 * fatal error handler rather than the generic EA one.
175b56dc2a9SJeenu Viswambharan	 */
176b56dc2a9SJeenu Viswambharan	ubfx	x2, x1, #EABORT_AET_SHIFT, #EABORT_AET_WIDTH
177b56dc2a9SJeenu Viswambharan	cmp	x2, #ERROR_STATUS_UET_UC
178b56dc2a9SJeenu Viswambharan	b.ne	1f
179b56dc2a9SJeenu Viswambharan
180b56dc2a9SJeenu Viswambharan	/* Check DFSC for SError type */
181b56dc2a9SJeenu Viswambharan	ubfx	x3, x1, #EABORT_DFSC_SHIFT, #EABORT_DFSC_WIDTH
182b56dc2a9SJeenu Viswambharan	cmp	x3, #DFSC_SERROR
183b56dc2a9SJeenu Viswambharan	b.ne	1f
184b56dc2a9SJeenu Viswambharan
185b56dc2a9SJeenu Viswambharan	no_ret	plat_handle_uncontainable_ea
186b56dc2a9SJeenu Viswambharan1:
187b56dc2a9SJeenu Viswambharan#endif
188b56dc2a9SJeenu Viswambharan
189b56dc2a9SJeenu Viswambharan	b	ea_proceed
190b56dc2a9SJeenu Viswambharanendfunc delegate_async_ea
191b56dc2a9SJeenu Viswambharan
192b56dc2a9SJeenu Viswambharan
193b56dc2a9SJeenu Viswambharan/*
194df8f3188SJeenu Viswambharan * Delegate External Abort handling to platform's EA handler. This function
195df8f3188SJeenu Viswambharan * assumes that all GP registers have been saved by the caller.
196df8f3188SJeenu Viswambharan *
197df8f3188SJeenu Viswambharan * x0: EA reason
198df8f3188SJeenu Viswambharan * x1: EA syndrome
199df8f3188SJeenu Viswambharan */
200df8f3188SJeenu Viswambharanfunc ea_proceed
201d5a23af5SJeenu Viswambharan	/*
202d5a23af5SJeenu Viswambharan	 * If the ESR loaded earlier is not zero, we were processing an EA
203d5a23af5SJeenu Viswambharan	 * already, and this is a double fault.
204d5a23af5SJeenu Viswambharan	 */
205d5a23af5SJeenu Viswambharan	ldr	x5, [sp, #CTX_EL3STATE_OFFSET + CTX_ESR_EL3]
206d5a23af5SJeenu Viswambharan	cbz	x5, 1f
207d5a23af5SJeenu Viswambharan	no_ret	plat_handle_double_fault
208d5a23af5SJeenu Viswambharan
209d5a23af5SJeenu Viswambharan1:
210df8f3188SJeenu Viswambharan	/* Save EL3 state */
211df8f3188SJeenu Viswambharan	mrs	x2, spsr_el3
212df8f3188SJeenu Viswambharan	mrs	x3, elr_el3
213df8f3188SJeenu Viswambharan	stp	x2, x3, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
214df8f3188SJeenu Viswambharan
215df8f3188SJeenu Viswambharan	/*
216df8f3188SJeenu Viswambharan	 * Save ESR as handling might involve lower ELs, and returning back to
217df8f3188SJeenu Viswambharan	 * EL3 from there would trample the original ESR.
218df8f3188SJeenu Viswambharan	 */
219df8f3188SJeenu Viswambharan	mrs	x4, scr_el3
220df8f3188SJeenu Viswambharan	mrs	x5, esr_el3
221df8f3188SJeenu Viswambharan	stp	x4, x5, [sp, #CTX_EL3STATE_OFFSET + CTX_SCR_EL3]
222df8f3188SJeenu Viswambharan
223df8f3188SJeenu Viswambharan	/*
224df8f3188SJeenu Viswambharan	 * Setup rest of arguments, and call platform External Abort handler.
225df8f3188SJeenu Viswambharan	 *
226df8f3188SJeenu Viswambharan	 * x0: EA reason (already in place)
227df8f3188SJeenu Viswambharan	 * x1: Exception syndrome (already in place).
228df8f3188SJeenu Viswambharan	 * x2: Cookie (unused for now).
229df8f3188SJeenu Viswambharan	 * x3: Context pointer.
230df8f3188SJeenu Viswambharan	 * x4: Flags (security state from SCR for now).
231df8f3188SJeenu Viswambharan	 */
232df8f3188SJeenu Viswambharan	mov	x2, xzr
233df8f3188SJeenu Viswambharan	mov	x3, sp
234df8f3188SJeenu Viswambharan	ubfx	x4, x4, #0, #1
235df8f3188SJeenu Viswambharan
236df8f3188SJeenu Viswambharan	/* Switch to runtime stack */
237df8f3188SJeenu Viswambharan	ldr	x5, [sp, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
238*ed108b56SAlexei Fedorov	msr	spsel, #MODE_SP_EL0
239df8f3188SJeenu Viswambharan	mov	sp, x5
240df8f3188SJeenu Viswambharan
241df8f3188SJeenu Viswambharan	mov	x29, x30
242ee6ff1bbSJeenu Viswambharan#if ENABLE_ASSERTIONS
243ee6ff1bbSJeenu Viswambharan	/* Stash the stack pointer */
244ee6ff1bbSJeenu Viswambharan	mov	x28, sp
245ee6ff1bbSJeenu Viswambharan#endif
246df8f3188SJeenu Viswambharan	bl	plat_ea_handler
247df8f3188SJeenu Viswambharan
248ee6ff1bbSJeenu Viswambharan#if ENABLE_ASSERTIONS
249ee6ff1bbSJeenu Viswambharan	/*
250ee6ff1bbSJeenu Viswambharan	 * Error handling flows might involve long jumps; so upon returning from
251ee6ff1bbSJeenu Viswambharan	 * the platform error handler, validate that the we've completely
252ee6ff1bbSJeenu Viswambharan	 * unwound the stack.
253ee6ff1bbSJeenu Viswambharan	 */
254ee6ff1bbSJeenu Viswambharan	mov	x27, sp
255ee6ff1bbSJeenu Viswambharan	cmp	x28, x27
256ee6ff1bbSJeenu Viswambharan	ASM_ASSERT(eq)
257ee6ff1bbSJeenu Viswambharan#endif
258ee6ff1bbSJeenu Viswambharan
259df8f3188SJeenu Viswambharan	/* Make SP point to context */
260*ed108b56SAlexei Fedorov	msr	spsel, #MODE_SP_ELX
261df8f3188SJeenu Viswambharan
262d5a23af5SJeenu Viswambharan	/* Restore EL3 state and ESR */
263df8f3188SJeenu Viswambharan	ldp	x1, x2, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
264df8f3188SJeenu Viswambharan	msr	spsr_el3, x1
265df8f3188SJeenu Viswambharan	msr	elr_el3, x2
266df8f3188SJeenu Viswambharan
267df8f3188SJeenu Viswambharan	/* Restore ESR_EL3 and SCR_EL3 */
268df8f3188SJeenu Viswambharan	ldp	x3, x4, [sp, #CTX_EL3STATE_OFFSET + CTX_SCR_EL3]
269df8f3188SJeenu Viswambharan	msr	scr_el3, x3
270df8f3188SJeenu Viswambharan	msr	esr_el3, x4
271df8f3188SJeenu Viswambharan
272d5a23af5SJeenu Viswambharan#if ENABLE_ASSERTIONS
273d5a23af5SJeenu Viswambharan	cmp	x4, xzr
274d5a23af5SJeenu Viswambharan	ASM_ASSERT(ne)
275d5a23af5SJeenu Viswambharan#endif
276d5a23af5SJeenu Viswambharan
277d5a23af5SJeenu Viswambharan	/* Clear ESR storage */
278d5a23af5SJeenu Viswambharan	str	xzr, [sp, #CTX_EL3STATE_OFFSET + CTX_ESR_EL3]
279d5a23af5SJeenu Viswambharan
280d5a23af5SJeenu Viswambharan	ret	x29
281df8f3188SJeenu Viswambharanendfunc ea_proceed
282