1/* 2 * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved. 3 * 4 * Redistribution and use in source and binary forms, with or without 5 * modification, are permitted provided that the following conditions are met: 6 * 7 * Redistributions of source code must retain the above copyright notice, this 8 * list of conditions and the following disclaimer. 9 * 10 * Redistributions in binary form must reproduce the above copyright notice, 11 * this list of conditions and the following disclaimer in the documentation 12 * and/or other materials provided with the distribution. 13 * 14 * Neither the name of ARM nor the names of its contributors may be used 15 * to endorse or promote products derived from this software without specific 16 * prior written permission. 17 * 18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 28 * POSSIBILITY OF SUCH DAMAGE. 29 */ 30 31#include <arch.h> 32#include <asm_macros.S> 33#include <bl_common.h> 34 35 .globl bl31_entrypoint 36 37 38 /* ----------------------------------------------------- 39 * bl31_entrypoint() is the cold boot entrypoint, 40 * executed only by the primary cpu. 41 * ----------------------------------------------------- 42 */ 43 44func bl31_entrypoint 45 /* --------------------------------------------------------------- 46 * Preceding bootloader has populated x0 with a pointer to a 47 * 'bl31_params' structure & x1 with a pointer to platform 48 * specific structure 49 * --------------------------------------------------------------- 50 */ 51#if !RESET_TO_BL31 52 mov x20, x0 53 mov x21, x1 54#else 55 56 /* ----------------------------------------------------- 57 * Perform any processor specific actions upon reset 58 * e.g. cache, tlb invalidations etc. Override the 59 * Boot ROM(BL0) programming sequence 60 * ----------------------------------------------------- 61 */ 62 bl cpu_reset_handler 63#endif 64 65 /* --------------------------------------------- 66 * Enable the instruction cache. 67 * --------------------------------------------- 68 */ 69 mrs x1, sctlr_el3 70 orr x1, x1, #SCTLR_I_BIT 71 msr sctlr_el3, x1 72 isb 73 74 /* --------------------------------------------- 75 * Set the exception vector to something sane. 76 * --------------------------------------------- 77 */ 78 adr x1, early_exceptions 79 msr vbar_el3, x1 80 81 /* --------------------------------------------------------------------- 82 * The initial state of the Architectural feature trap register 83 * (CPTR_EL3) is unknown and it must be set to a known state. All 84 * feature traps are disabled. Some bits in this register are marked as 85 * Reserved and should not be modified. 86 * 87 * CPTR_EL3.TCPAC: This causes a direct access to the CPACR_EL1 from EL1 88 * or the CPTR_EL2 from EL2 to trap to EL3 unless it is trapped at EL2. 89 * CPTR_EL3.TTA: This causes access to the Trace functionality to trap 90 * to EL3 when executed from EL0, EL1, EL2, or EL3. If system register 91 * access to trace functionality is not supported, this bit is RES0. 92 * CPTR_EL3.TFP: This causes instructions that access the registers 93 * associated with Floating Point and Advanced SIMD execution to trap 94 * to EL3 when executed from any exception level, unless trapped to EL1 95 * or EL2. 96 * --------------------------------------------------------------------- 97 */ 98 mrs x1, cptr_el3 99 bic w1, w1, #TCPAC_BIT 100 bic w1, w1, #TTA_BIT 101 bic w1, w1, #TFP_BIT 102 msr cptr_el3, x1 103 104#if RESET_TO_BL31 105 wait_for_entrypoint 106 bl platform_mem_init 107#else 108 /* --------------------------------------------- 109 * This is BL31 which is expected to be executed 110 * only by the primary cpu (at least for now). 111 * So, make sure no secondary has lost its way. 112 * --------------------------------------------- 113 */ 114 mrs x0, mpidr_el1 115 bl platform_is_primary_cpu 116 cbz x0, _panic 117#endif 118 119 /* --------------------------------------------- 120 * Zero out NOBITS sections. There are 2 of them: 121 * - the .bss section; 122 * - the coherent memory section. 123 * --------------------------------------------- 124 */ 125 ldr x0, =__BSS_START__ 126 ldr x1, =__BSS_SIZE__ 127 bl zeromem16 128 129 ldr x0, =__COHERENT_RAM_START__ 130 ldr x1, =__COHERENT_RAM_UNALIGNED_SIZE__ 131 bl zeromem16 132 133 /* --------------------------------------------- 134 * Use SP_EL0 for the C runtime stack. 135 * --------------------------------------------- 136 */ 137 msr spsel, #0 138 139 /* -------------------------------------------- 140 * Give ourselves a small coherent stack to 141 * ease the pain of initializing the MMU 142 * -------------------------------------------- 143 */ 144 mrs x0, mpidr_el1 145 bl platform_set_coherent_stack 146 147 /* --------------------------------------------- 148 * Perform platform specific early arch. setup 149 * --------------------------------------------- 150 */ 151#if RESET_TO_BL31 152 mov x0, 0 153 mov x1, 0 154#else 155 mov x0, x20 156 mov x1, x21 157#endif 158 159 bl bl31_early_platform_setup 160 bl bl31_plat_arch_setup 161 162 /* --------------------------------------------- 163 * Give ourselves a stack allocated in Normal 164 * -IS-WBWA memory 165 * --------------------------------------------- 166 */ 167 mrs x0, mpidr_el1 168 bl platform_set_stack 169 170 /* --------------------------------------------- 171 * Jump to main function. 172 * --------------------------------------------- 173 */ 174 bl bl31_main 175 176 b el3_exit 177 178_panic: 179 wfi 180 b _panic 181