xref: /rk3399_ARM-atf/bl31/aarch64/bl31_entrypoint.S (revision e83b0cadc67882c1ba7f430d16dab80c9b3a0228)
14f6ad66aSAchin Gupta/*
2*e83b0cadSDan Handley * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
34f6ad66aSAchin Gupta *
44f6ad66aSAchin Gupta * Redistribution and use in source and binary forms, with or without
54f6ad66aSAchin Gupta * modification, are permitted provided that the following conditions are met:
64f6ad66aSAchin Gupta *
74f6ad66aSAchin Gupta * Redistributions of source code must retain the above copyright notice, this
84f6ad66aSAchin Gupta * list of conditions and the following disclaimer.
94f6ad66aSAchin Gupta *
104f6ad66aSAchin Gupta * Redistributions in binary form must reproduce the above copyright notice,
114f6ad66aSAchin Gupta * this list of conditions and the following disclaimer in the documentation
124f6ad66aSAchin Gupta * and/or other materials provided with the distribution.
134f6ad66aSAchin Gupta *
144f6ad66aSAchin Gupta * Neither the name of ARM nor the names of its contributors may be used
154f6ad66aSAchin Gupta * to endorse or promote products derived from this software without specific
164f6ad66aSAchin Gupta * prior written permission.
174f6ad66aSAchin Gupta *
184f6ad66aSAchin Gupta * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
194f6ad66aSAchin Gupta * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
204f6ad66aSAchin Gupta * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
214f6ad66aSAchin Gupta * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
224f6ad66aSAchin Gupta * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
234f6ad66aSAchin Gupta * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
244f6ad66aSAchin Gupta * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
254f6ad66aSAchin Gupta * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
264f6ad66aSAchin Gupta * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
274f6ad66aSAchin Gupta * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
284f6ad66aSAchin Gupta * POSSIBILITY OF SUCH DAMAGE.
294f6ad66aSAchin Gupta */
304f6ad66aSAchin Gupta
314f6ad66aSAchin Gupta#include <bl_common.h>
324f6ad66aSAchin Gupta#include <platform.h>
33c10bd2ceSSandrine Bailleux#include <arch.h>
344f6ad66aSAchin Gupta
354f6ad66aSAchin Gupta
364f6ad66aSAchin Gupta	.globl	bl31_entrypoint
374f6ad66aSAchin Gupta
384f6ad66aSAchin Gupta
398d69a03fSSandrine Bailleux	.section	.text, "ax"; .align 3
404f6ad66aSAchin Gupta
414f6ad66aSAchin Gupta	/* -----------------------------------------------------
424f6ad66aSAchin Gupta	 * bl31_entrypoint() is the cold boot entrypoint,
434f6ad66aSAchin Gupta	 * executed only by the primary cpu.
444f6ad66aSAchin Gupta	 * -----------------------------------------------------
454f6ad66aSAchin Gupta	 */
464f6ad66aSAchin Gupta
474f6ad66aSAchin Guptabl31_entrypoint:; .type bl31_entrypoint, %function
484f6ad66aSAchin Gupta	/* ---------------------------------------------
494f6ad66aSAchin Gupta	 * BL2 has populated x0,x3,x4 with the opcode
504f6ad66aSAchin Gupta	 * indicating BL31 should be run, memory layout
514f6ad66aSAchin Gupta	 * of the trusted SRAM available to BL31 and
524f6ad66aSAchin Gupta	 * information about running the non-trusted
53c10bd2ceSSandrine Bailleux	 * software already loaded by BL2.
54c10bd2ceSSandrine Bailleux	 * ---------------------------------------------
55c10bd2ceSSandrine Bailleux	 */
56c10bd2ceSSandrine Bailleux
57c10bd2ceSSandrine Bailleux	/* ---------------------------------------------
58c10bd2ceSSandrine Bailleux	 * Set the exception vector to something sane.
59c10bd2ceSSandrine Bailleux	 * ---------------------------------------------
60c10bd2ceSSandrine Bailleux	 */
61c10bd2ceSSandrine Bailleux	adr	x1, runtime_exceptions
62c10bd2ceSSandrine Bailleux	msr	vbar_el3, x1
63c10bd2ceSSandrine Bailleux
64c10bd2ceSSandrine Bailleux	/* ---------------------------------------------
65c10bd2ceSSandrine Bailleux	 * Enable the instruction cache.
66c10bd2ceSSandrine Bailleux	 * ---------------------------------------------
67c10bd2ceSSandrine Bailleux	 */
68c10bd2ceSSandrine Bailleux	mrs	x1, sctlr_el3
69c10bd2ceSSandrine Bailleux	orr	x1, x1, #SCTLR_I_BIT
70c10bd2ceSSandrine Bailleux	msr	sctlr_el3, x1
71c10bd2ceSSandrine Bailleux
72c10bd2ceSSandrine Bailleux	isb
73c10bd2ceSSandrine Bailleux
74c10bd2ceSSandrine Bailleux	/* ---------------------------------------------
75c10bd2ceSSandrine Bailleux	 * Check the opcodes out of paranoia.
764f6ad66aSAchin Gupta	 * ---------------------------------------------
774f6ad66aSAchin Gupta	 */
784f6ad66aSAchin Gupta	mov	x19, #RUN_IMAGE
794f6ad66aSAchin Gupta	cmp	x0, x19
804f6ad66aSAchin Gupta	b.ne	_panic
814f6ad66aSAchin Gupta	mov	x20, x3
824f6ad66aSAchin Gupta	mov	x21, x4
834f6ad66aSAchin Gupta
844f6ad66aSAchin Gupta	/* ---------------------------------------------
854f6ad66aSAchin Gupta	 * This is BL31 which is expected to be executed
864f6ad66aSAchin Gupta	 * only by the primary cpu (at least for now).
874f6ad66aSAchin Gupta	 * So, make sure no secondary has lost its way.
884f6ad66aSAchin Gupta	 * ---------------------------------------------
894f6ad66aSAchin Gupta	 */
904f6ad66aSAchin Gupta	bl	read_mpidr
914f6ad66aSAchin Gupta	mov	x19, x0
924f6ad66aSAchin Gupta	bl	platform_is_primary_cpu
934f6ad66aSAchin Gupta	cbz	x0, _panic
944f6ad66aSAchin Gupta
9565f546a1SSandrine Bailleux	/* ---------------------------------------------
9665f546a1SSandrine Bailleux	 * Zero out NOBITS sections. There are 2 of them:
9765f546a1SSandrine Bailleux	 *   - the .bss section;
9865f546a1SSandrine Bailleux	 *   - the coherent memory section.
9965f546a1SSandrine Bailleux	 * ---------------------------------------------
10065f546a1SSandrine Bailleux	 */
10165f546a1SSandrine Bailleux	ldr	x0, =__BSS_START__
10265f546a1SSandrine Bailleux	ldr	x1, =__BSS_SIZE__
10365f546a1SSandrine Bailleux	bl	zeromem16
10465f546a1SSandrine Bailleux
10565f546a1SSandrine Bailleux	ldr	x0, =__COHERENT_RAM_START__
10665f546a1SSandrine Bailleux	ldr	x1, =__COHERENT_RAM_UNALIGNED_SIZE__
10765f546a1SSandrine Bailleux	bl	zeromem16
10865f546a1SSandrine Bailleux
1094f6ad66aSAchin Gupta	/* --------------------------------------------
1104f6ad66aSAchin Gupta	 * Give ourselves a small coherent stack to
1114f6ad66aSAchin Gupta	 * ease the pain of initializing the MMU
1124f6ad66aSAchin Gupta	 * --------------------------------------------
1134f6ad66aSAchin Gupta	 */
1144f6ad66aSAchin Gupta	mov	x0, x19
1154f6ad66aSAchin Gupta	bl	platform_set_coherent_stack
1164f6ad66aSAchin Gupta
1174f6ad66aSAchin Gupta	/* ---------------------------------------------
1184f6ad66aSAchin Gupta	 * Perform platform specific early arch. setup
1194f6ad66aSAchin Gupta	 * ---------------------------------------------
1204f6ad66aSAchin Gupta	 */
1214f6ad66aSAchin Gupta	mov	x0, x20
1224f6ad66aSAchin Gupta	mov	x1, x21
1234f6ad66aSAchin Gupta	bl	bl31_early_platform_setup
1244f6ad66aSAchin Gupta	bl	bl31_plat_arch_setup
1254f6ad66aSAchin Gupta
1264f6ad66aSAchin Gupta	/* ---------------------------------------------
1274f6ad66aSAchin Gupta	 * Give ourselves a stack allocated in Normal
1284f6ad66aSAchin Gupta	 * -IS-WBWA memory
1294f6ad66aSAchin Gupta	 * ---------------------------------------------
1304f6ad66aSAchin Gupta	 */
1314f6ad66aSAchin Gupta	mov	x0, x19
1324f6ad66aSAchin Gupta	bl	platform_set_stack
1334f6ad66aSAchin Gupta
1344f6ad66aSAchin Gupta	/* ---------------------------------------------
1354f6ad66aSAchin Gupta	 * Use SP_EL0 to initialize BL31. It allows us
1364f6ad66aSAchin Gupta	 * to jump to the next image without having to
1374f6ad66aSAchin Gupta	 * come back here to ensure all of the stack's
1384f6ad66aSAchin Gupta	 * been popped out. run_image() is not nice
1394f6ad66aSAchin Gupta	 * enough to reset the stack pointer before
1404f6ad66aSAchin Gupta	 * handing control to the next stage.
1414f6ad66aSAchin Gupta	 * ---------------------------------------------
1424f6ad66aSAchin Gupta	 */
1434f6ad66aSAchin Gupta	mov	x0, sp
1444f6ad66aSAchin Gupta	msr	sp_el0, x0
1454f6ad66aSAchin Gupta	msr	spsel, #0
1464f6ad66aSAchin Gupta	isb
1474f6ad66aSAchin Gupta
1484f6ad66aSAchin Gupta	/* ---------------------------------------------
1494f6ad66aSAchin Gupta	 * Jump to main function.
1504f6ad66aSAchin Gupta	 * ---------------------------------------------
1514f6ad66aSAchin Gupta	 */
1524f6ad66aSAchin Gupta	bl	bl31_main
1534f6ad66aSAchin Gupta
1544f6ad66aSAchin Gupta_panic:
1554f6ad66aSAchin Gupta	b	_panic
156