xref: /rk3399_ARM-atf/bl2u/bl2u.ld.S (revision a2aedac221d36624ee1da27741b7f2a0daaa6345)
19003fa0bSYatharth Kochar/*
2308d359bSDouglas Raillard * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
39003fa0bSYatharth Kochar *
482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause
59003fa0bSYatharth Kochar */
69003fa0bSYatharth Kochar
79003fa0bSYatharth Kochar#include <platform_def.h>
8*a2aedac2SAntonio Nino Diaz#include <xlat_tables_defs.h>
99003fa0bSYatharth Kochar
109003fa0bSYatharth KocharOUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
119003fa0bSYatharth KocharOUTPUT_ARCH(PLATFORM_LINKER_ARCH)
129003fa0bSYatharth KocharENTRY(bl2u_entrypoint)
139003fa0bSYatharth Kochar
149003fa0bSYatharth KocharMEMORY {
159003fa0bSYatharth Kochar    RAM (rwx): ORIGIN = BL2U_BASE, LENGTH = BL2U_LIMIT - BL2U_BASE
169003fa0bSYatharth Kochar}
179003fa0bSYatharth Kochar
189003fa0bSYatharth Kochar
199003fa0bSYatharth KocharSECTIONS
209003fa0bSYatharth Kochar{
219003fa0bSYatharth Kochar    . = BL2U_BASE;
22*a2aedac2SAntonio Nino Diaz    ASSERT(. == ALIGN(PAGE_SIZE),
239003fa0bSYatharth Kochar           "BL2U_BASE address is not aligned on a page boundary.")
249003fa0bSYatharth Kochar
255d1c104fSSandrine Bailleux#if SEPARATE_CODE_AND_RODATA
265d1c104fSSandrine Bailleux    .text . : {
275d1c104fSSandrine Bailleux        __TEXT_START__ = .;
285d1c104fSSandrine Bailleux        *bl2u_entrypoint.o(.text*)
295d1c104fSSandrine Bailleux        *(.text*)
305d1c104fSSandrine Bailleux        *(.vectors)
31*a2aedac2SAntonio Nino Diaz        . = NEXT(PAGE_SIZE);
325d1c104fSSandrine Bailleux        __TEXT_END__ = .;
335d1c104fSSandrine Bailleux     } >RAM
345d1c104fSSandrine Bailleux
355d1c104fSSandrine Bailleux    .rodata . : {
365d1c104fSSandrine Bailleux        __RODATA_START__ = .;
375d1c104fSSandrine Bailleux        *(.rodata*)
38*a2aedac2SAntonio Nino Diaz        . = NEXT(PAGE_SIZE);
395d1c104fSSandrine Bailleux        __RODATA_END__ = .;
405d1c104fSSandrine Bailleux    } >RAM
415d1c104fSSandrine Bailleux#else
429003fa0bSYatharth Kochar    ro . : {
439003fa0bSYatharth Kochar        __RO_START__ = .;
449003fa0bSYatharth Kochar        *bl2u_entrypoint.o(.text*)
459003fa0bSYatharth Kochar        *(.text*)
469003fa0bSYatharth Kochar        *(.rodata*)
479003fa0bSYatharth Kochar
489003fa0bSYatharth Kochar        *(.vectors)
499003fa0bSYatharth Kochar        __RO_END_UNALIGNED__ = .;
509003fa0bSYatharth Kochar        /*
519003fa0bSYatharth Kochar         * Memory page(s) mapped to this section will be marked as
529003fa0bSYatharth Kochar         * read-only, executable.  No RW data from the next section must
539003fa0bSYatharth Kochar         * creep in.  Ensure the rest of the current memory page is unused.
549003fa0bSYatharth Kochar         */
55*a2aedac2SAntonio Nino Diaz        . = NEXT(PAGE_SIZE);
569003fa0bSYatharth Kochar        __RO_END__ = .;
579003fa0bSYatharth Kochar    } >RAM
585d1c104fSSandrine Bailleux#endif
599003fa0bSYatharth Kochar
609003fa0bSYatharth Kochar    /*
619003fa0bSYatharth Kochar     * Define a linker symbol to mark start of the RW memory area for this
629003fa0bSYatharth Kochar     * image.
639003fa0bSYatharth Kochar     */
649003fa0bSYatharth Kochar    __RW_START__ = . ;
659003fa0bSYatharth Kochar
6651faada7SDouglas Raillard    /*
6751faada7SDouglas Raillard     * .data must be placed at a lower address than the stacks if the stack
6851faada7SDouglas Raillard     * protector is enabled. Alternatively, the .data.stack_protector_canary
6951faada7SDouglas Raillard     * section can be placed independently of the main .data section.
7051faada7SDouglas Raillard     */
719003fa0bSYatharth Kochar    .data . : {
729003fa0bSYatharth Kochar        __DATA_START__ = .;
739003fa0bSYatharth Kochar        *(.data*)
749003fa0bSYatharth Kochar        __DATA_END__ = .;
759003fa0bSYatharth Kochar    } >RAM
769003fa0bSYatharth Kochar
779003fa0bSYatharth Kochar    stacks (NOLOAD) : {
789003fa0bSYatharth Kochar        __STACKS_START__ = .;
799003fa0bSYatharth Kochar        *(tzfw_normal_stacks)
809003fa0bSYatharth Kochar        __STACKS_END__ = .;
819003fa0bSYatharth Kochar    } >RAM
829003fa0bSYatharth Kochar
839003fa0bSYatharth Kochar    /*
849003fa0bSYatharth Kochar     * The .bss section gets initialised to 0 at runtime.
85308d359bSDouglas Raillard     * Its base address should be 16-byte aligned for better performance of the
86308d359bSDouglas Raillard     * zero-initialization code.
879003fa0bSYatharth Kochar     */
889003fa0bSYatharth Kochar    .bss : ALIGN(16) {
899003fa0bSYatharth Kochar        __BSS_START__ = .;
909003fa0bSYatharth Kochar        *(SORT_BY_ALIGNMENT(.bss*))
919003fa0bSYatharth Kochar        *(COMMON)
929003fa0bSYatharth Kochar        __BSS_END__ = .;
939003fa0bSYatharth Kochar    } >RAM
949003fa0bSYatharth Kochar
959003fa0bSYatharth Kochar    /*
969003fa0bSYatharth Kochar     * The xlat_table section is for full, aligned page tables (4K).
979003fa0bSYatharth Kochar     * Removing them from .bss avoids forcing 4K alignment on
989003fa0bSYatharth Kochar     * the .bss section and eliminates the unecessary zero init
999003fa0bSYatharth Kochar     */
1009003fa0bSYatharth Kochar    xlat_table (NOLOAD) : {
1019003fa0bSYatharth Kochar        *(xlat_table)
1029003fa0bSYatharth Kochar    } >RAM
1039003fa0bSYatharth Kochar
1049003fa0bSYatharth Kochar#if USE_COHERENT_MEM
1059003fa0bSYatharth Kochar    /*
1069003fa0bSYatharth Kochar     * The base address of the coherent memory section must be page-aligned (4K)
1079003fa0bSYatharth Kochar     * to guarantee that the coherent data are stored on their own pages and
1089003fa0bSYatharth Kochar     * are not mixed with normal data.  This is required to set up the correct
1099003fa0bSYatharth Kochar     * memory attributes for the coherent data page tables.
1109003fa0bSYatharth Kochar     */
111*a2aedac2SAntonio Nino Diaz    coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) {
1129003fa0bSYatharth Kochar        __COHERENT_RAM_START__ = .;
1139003fa0bSYatharth Kochar        *(tzfw_coherent_mem)
1149003fa0bSYatharth Kochar        __COHERENT_RAM_END_UNALIGNED__ = .;
1159003fa0bSYatharth Kochar        /*
1169003fa0bSYatharth Kochar         * Memory page(s) mapped to this section will be marked
1179003fa0bSYatharth Kochar         * as device memory.  No other unexpected data must creep in.
1189003fa0bSYatharth Kochar         * Ensure the rest of the current memory page is unused.
1199003fa0bSYatharth Kochar         */
120*a2aedac2SAntonio Nino Diaz        . = NEXT(PAGE_SIZE);
1219003fa0bSYatharth Kochar        __COHERENT_RAM_END__ = .;
1229003fa0bSYatharth Kochar    } >RAM
1239003fa0bSYatharth Kochar#endif
1249003fa0bSYatharth Kochar
1259003fa0bSYatharth Kochar    /*
1269003fa0bSYatharth Kochar     * Define a linker symbol to mark end of the RW memory area for this
1279003fa0bSYatharth Kochar     * image.
1289003fa0bSYatharth Kochar     */
1299003fa0bSYatharth Kochar    __RW_END__ = .;
1309003fa0bSYatharth Kochar    __BL2U_END__ = .;
1319003fa0bSYatharth Kochar
1329003fa0bSYatharth Kochar    __BSS_SIZE__ = SIZEOF(.bss);
1339003fa0bSYatharth Kochar
1349003fa0bSYatharth Kochar    ASSERT(. <= BL2U_LIMIT, "BL2U image has exceeded its limit.")
1359003fa0bSYatharth Kochar}
136