xref: /rk3399_ARM-atf/bl2/bl2_main.c (revision 29fb905d5f36a415a170a4bffeadf13b5f084345)
14f6ad66aSAchin Gupta /*
2e83b0cadSDan Handley  * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
34f6ad66aSAchin Gupta  *
44f6ad66aSAchin Gupta  * Redistribution and use in source and binary forms, with or without
54f6ad66aSAchin Gupta  * modification, are permitted provided that the following conditions are met:
64f6ad66aSAchin Gupta  *
74f6ad66aSAchin Gupta  * Redistributions of source code must retain the above copyright notice, this
84f6ad66aSAchin Gupta  * list of conditions and the following disclaimer.
94f6ad66aSAchin Gupta  *
104f6ad66aSAchin Gupta  * Redistributions in binary form must reproduce the above copyright notice,
114f6ad66aSAchin Gupta  * this list of conditions and the following disclaimer in the documentation
124f6ad66aSAchin Gupta  * and/or other materials provided with the distribution.
134f6ad66aSAchin Gupta  *
144f6ad66aSAchin Gupta  * Neither the name of ARM nor the names of its contributors may be used
154f6ad66aSAchin Gupta  * to endorse or promote products derived from this software without specific
164f6ad66aSAchin Gupta  * prior written permission.
174f6ad66aSAchin Gupta  *
184f6ad66aSAchin Gupta  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
194f6ad66aSAchin Gupta  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
204f6ad66aSAchin Gupta  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
214f6ad66aSAchin Gupta  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
224f6ad66aSAchin Gupta  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
234f6ad66aSAchin Gupta  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
244f6ad66aSAchin Gupta  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
254f6ad66aSAchin Gupta  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
264f6ad66aSAchin Gupta  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
274f6ad66aSAchin Gupta  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
284f6ad66aSAchin Gupta  * POSSIBILITY OF SUCH DAMAGE.
294f6ad66aSAchin Gupta  */
304f6ad66aSAchin Gupta 
3197043ac9SDan Handley #include <arch.h>
324f6ad66aSAchin Gupta #include <arch_helpers.h>
3397043ac9SDan Handley #include <assert.h>
344f6ad66aSAchin Gupta #include <bl_common.h>
354f6ad66aSAchin Gupta #include <bl2.h>
3635e98e55SDan Handley #include <debug.h>
3797043ac9SDan Handley #include <platform.h>
3897043ac9SDan Handley #include <stdio.h>
395b827a8fSDan Handley #include "bl2_private.h"
404f6ad66aSAchin Gupta 
414f6ad66aSAchin Gupta /*******************************************************************************
42*29fb905dSVikram Kanigiri  * Runs BL31 from the given entry point. It jumps to a higher exception level
43*29fb905dSVikram Kanigiri  * through an SMC.
44*29fb905dSVikram Kanigiri  ******************************************************************************/
45*29fb905dSVikram Kanigiri static void __dead2 bl2_run_bl31(bl31_args_t *bl2_to_bl31_args,
46*29fb905dSVikram Kanigiri 				unsigned long arg1,
47*29fb905dSVikram Kanigiri 				unsigned long arg2)
48*29fb905dSVikram Kanigiri {
49*29fb905dSVikram Kanigiri 	/* Set the args pointers for X0 and X1 to BL31 */
50*29fb905dSVikram Kanigiri 	bl2_to_bl31_args->bl31_image_info.args.arg0 = arg1;
51*29fb905dSVikram Kanigiri 	bl2_to_bl31_args->bl31_image_info.args.arg1 = arg2;
52*29fb905dSVikram Kanigiri 
53*29fb905dSVikram Kanigiri 	/* Flush the entire BL31 args buffer */
54*29fb905dSVikram Kanigiri 	flush_dcache_range((unsigned long) bl2_to_bl31_args,
55*29fb905dSVikram Kanigiri 			   sizeof(*bl2_to_bl31_args));
56*29fb905dSVikram Kanigiri 
57*29fb905dSVikram Kanigiri 	smc(RUN_IMAGE, (unsigned long)&bl2_to_bl31_args->bl31_image_info,
58*29fb905dSVikram Kanigiri 				0, 0, 0, 0, 0, 0);
59*29fb905dSVikram Kanigiri }
60*29fb905dSVikram Kanigiri 
61*29fb905dSVikram Kanigiri 
62*29fb905dSVikram Kanigiri /*******************************************************************************
634f6ad66aSAchin Gupta  * The only thing to do in BL2 is to load further images and pass control to
644f6ad66aSAchin Gupta  * BL31. The memory occupied by BL2 will be reclaimed by BL3_x stages. BL2 runs
654f6ad66aSAchin Gupta  * entirely in S-EL1. Since arm standard c libraries are not PIC, printf et al
664f6ad66aSAchin Gupta  * are not available. We rely on assertions to signal error conditions
674f6ad66aSAchin Gupta  ******************************************************************************/
684f6ad66aSAchin Gupta void bl2_main(void)
694f6ad66aSAchin Gupta {
70fb037bfbSDan Handley 	meminfo_t *bl2_tzram_layout;
71fb037bfbSDan Handley 	bl31_args_t *bl2_to_bl31_args;
72a3050ed5SAchin Gupta 	unsigned long bl31_base, bl32_base = 0, bl33_base, el_status;
734f6ad66aSAchin Gupta 	unsigned int bl2_load, bl31_load, mode;
744f6ad66aSAchin Gupta 
754f6ad66aSAchin Gupta 	/* Perform remaining generic architectural setup in S-El1 */
764f6ad66aSAchin Gupta 	bl2_arch_setup();
774f6ad66aSAchin Gupta 
784f6ad66aSAchin Gupta 	/* Perform platform setup in BL1 */
794f6ad66aSAchin Gupta 	bl2_platform_setup();
804f6ad66aSAchin Gupta 
81fb052462SJon Medhurst 	printf("BL2 %s\n\r", build_message);
824f6ad66aSAchin Gupta 
834f6ad66aSAchin Gupta 	/* Find out how much free trusted ram remains after BL2 load */
84ee12f6f7SSandrine Bailleux 	bl2_tzram_layout = bl2_plat_sec_mem_layout();
854f6ad66aSAchin Gupta 
864f6ad66aSAchin Gupta 	/*
874f6ad66aSAchin Gupta 	 * Load BL31. BL1 tells BL2 whether it has been TOP or BOTTOM loaded.
884f6ad66aSAchin Gupta 	 * To avoid fragmentation of trusted SRAM memory, BL31 is always
894f6ad66aSAchin Gupta 	 * loaded opposite to BL2. This allows BL31 to reclaim BL2 memory
904f6ad66aSAchin Gupta 	 * while maintaining its free space in one contiguous chunk.
914f6ad66aSAchin Gupta 	 */
92ee12f6f7SSandrine Bailleux 	bl2_load = bl2_tzram_layout->attr & LOAD_MASK;
934f6ad66aSAchin Gupta 	assert((bl2_load == TOP_LOAD) || (bl2_load == BOT_LOAD));
944f6ad66aSAchin Gupta 	bl31_load = (bl2_load == TOP_LOAD) ? BOT_LOAD : TOP_LOAD;
95ee12f6f7SSandrine Bailleux 	bl31_base = load_image(bl2_tzram_layout, BL31_IMAGE_NAME,
964f6ad66aSAchin Gupta 	                       bl31_load, BL31_BASE);
974f6ad66aSAchin Gupta 
984f6ad66aSAchin Gupta 	/* Assert if it has not been possible to load BL31 */
99e4d084eaSAchin Gupta 	if (bl31_base == 0) {
100e4d084eaSAchin Gupta 		ERROR("Failed to load BL3-1.\n");
101e4d084eaSAchin Gupta 		panic();
102e4d084eaSAchin Gupta 	}
103e4d084eaSAchin Gupta 
104e4d084eaSAchin Gupta 	/*
105e4d084eaSAchin Gupta 	 * Get a pointer to the memory the platform has set aside to pass
106e4d084eaSAchin Gupta 	 * information to BL31.
107e4d084eaSAchin Gupta 	 */
108e4d084eaSAchin Gupta 	bl2_to_bl31_args = bl2_get_bl31_args_ptr();
1094f6ad66aSAchin Gupta 
110*29fb905dSVikram Kanigiri 	bl2_to_bl31_args->bl31_image_info.entrypoint = bl31_base;
111*29fb905dSVikram Kanigiri 	bl2_to_bl31_args->bl31_image_info.spsr =
112*29fb905dSVikram Kanigiri 			SPSR_64(MODE_EL3, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
113a3050ed5SAchin Gupta 
114a3050ed5SAchin Gupta 	/*
1154f6ad66aSAchin Gupta 	 * Create a new layout of memory for BL31 as seen by BL2. This
1164f6ad66aSAchin Gupta 	 * will gobble up all the BL2 memory.
1174f6ad66aSAchin Gupta 	 */
118e4d084eaSAchin Gupta 	init_bl31_mem_layout(bl2_tzram_layout,
119e4d084eaSAchin Gupta 			     &bl2_to_bl31_args->bl31_meminfo,
120e4d084eaSAchin Gupta 			     bl31_load);
1214f6ad66aSAchin Gupta 
122e4d084eaSAchin Gupta 	/* Load the BL33 image in non-secure memory provided by the platform */
123e4d084eaSAchin Gupta 	bl33_base = load_image(&bl2_to_bl31_args->bl33_meminfo,
124e4d084eaSAchin Gupta 			       BL33_IMAGE_NAME,
125e4d084eaSAchin Gupta 			       BOT_LOAD,
126e4d084eaSAchin Gupta 			       plat_get_ns_image_entrypoint());
127561cd33eSHarry Liebel 	/* Halt if failed to load normal world firmware. */
128561cd33eSHarry Liebel 	if (bl33_base == 0) {
129561cd33eSHarry Liebel 		ERROR("Failed to load BL3-3.\n");
130561cd33eSHarry Liebel 		panic();
131561cd33eSHarry Liebel 	}
132561cd33eSHarry Liebel 
1334f6ad66aSAchin Gupta 	/*
1344f6ad66aSAchin Gupta 	 * BL2 also needs to tell BL31 where the non-trusted software image
135e4d084eaSAchin Gupta 	 * is located.
1364f6ad66aSAchin Gupta 	 */
137e4d084eaSAchin Gupta 	bl2_to_bl31_args->bl33_image_info.entrypoint = bl33_base;
1384f6ad66aSAchin Gupta 
1394f6ad66aSAchin Gupta 	/* Figure out what mode we enter the non-secure world in */
1404f6ad66aSAchin Gupta 	el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
1414f6ad66aSAchin Gupta 	el_status &= ID_AA64PFR0_ELX_MASK;
1424f6ad66aSAchin Gupta 
1434f6ad66aSAchin Gupta 	if (el_status)
1444f6ad66aSAchin Gupta 		mode = MODE_EL2;
1454f6ad66aSAchin Gupta 	else
1464f6ad66aSAchin Gupta 		mode = MODE_EL1;
1474f6ad66aSAchin Gupta 
148e4d084eaSAchin Gupta 	/*
149e4d084eaSAchin Gupta 	 * TODO: Consider the possibility of specifying the SPSR in
150e4d084eaSAchin Gupta 	 * the FIP ToC and allowing the platform to have a say as
151e4d084eaSAchin Gupta 	 * well.
152e4d084eaSAchin Gupta 	 */
153e4d084eaSAchin Gupta 	bl2_to_bl31_args->bl33_image_info.spsr =
15423ff9baaSVikram Kanigiri 			SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
155e4d084eaSAchin Gupta 	bl2_to_bl31_args->bl33_image_info.security_state = NON_SECURE;
156e4d084eaSAchin Gupta 
157*29fb905dSVikram Kanigiri 	/*
158*29fb905dSVikram Kanigiri 	 * Load the BL32 image if there's one. It is upto to platform
159*29fb905dSVikram Kanigiri 	 * to specify where BL32 should be loaded if it exists. It
160*29fb905dSVikram Kanigiri 	 * could create space in the secure sram or point to a
161*29fb905dSVikram Kanigiri 	 * completely different memory. A zero size indicates that the
162*29fb905dSVikram Kanigiri 	 * platform does not want to load a BL32 image.
163*29fb905dSVikram Kanigiri 	 */
164*29fb905dSVikram Kanigiri 	if (bl2_to_bl31_args->bl32_meminfo.total_size)
165*29fb905dSVikram Kanigiri 		bl32_base = load_image(&bl2_to_bl31_args->bl32_meminfo,
166*29fb905dSVikram Kanigiri 				       BL32_IMAGE_NAME,
167*29fb905dSVikram Kanigiri 				       bl2_to_bl31_args->bl32_meminfo.attr &
168*29fb905dSVikram Kanigiri 				       LOAD_MASK,
169*29fb905dSVikram Kanigiri 				       BL32_BASE);
170*29fb905dSVikram Kanigiri 
171a3050ed5SAchin Gupta 	if (bl32_base) {
172a3050ed5SAchin Gupta 		/* Fill BL32 image info */
173a3050ed5SAchin Gupta 		bl2_to_bl31_args->bl32_image_info.entrypoint = bl32_base;
174a3050ed5SAchin Gupta 		bl2_to_bl31_args->bl32_image_info.security_state = SECURE;
175a3050ed5SAchin Gupta 
176a3050ed5SAchin Gupta 		/*
177a3050ed5SAchin Gupta 		 * The Secure Payload Dispatcher service is responsible for
178a3050ed5SAchin Gupta 		 * setting the SPSR prior to entry into the BL32 image.
179a3050ed5SAchin Gupta 		 */
180a3050ed5SAchin Gupta 		bl2_to_bl31_args->bl32_image_info.spsr = 0;
181a3050ed5SAchin Gupta 	}
182a3050ed5SAchin Gupta 
1834f6ad66aSAchin Gupta 	/*
1844f6ad66aSAchin Gupta 	 * Run BL31 via an SMC to BL1. Information on how to pass control to
185e4d084eaSAchin Gupta 	 * the BL32 (if present) and BL33 software images will be passed to
186e4d084eaSAchin Gupta 	 * BL31 as an argument.
1874f6ad66aSAchin Gupta 	 */
188*29fb905dSVikram Kanigiri 	 bl2_run_bl31(bl2_to_bl31_args, (unsigned long)bl2_to_bl31_args, 0);
1894f6ad66aSAchin Gupta }
190