xref: /rk3399_ARM-atf/bl2/bl2_el3.ld.S (revision f7d445fcbbd3d5146d95698ace3381fcf522b9af)
1b1d27b48SRoberto Vargas/*
2da04341eSChris Kay * Copyright (c) 2017-2023, Arm Limited and Contributors. All rights reserved.
3b1d27b48SRoberto Vargas *
4b1d27b48SRoberto Vargas * SPDX-License-Identifier: BSD-3-Clause
5b1d27b48SRoberto Vargas */
6b1d27b48SRoberto Vargas
7665e71b8SMasahiro Yamada#include <common/bl_common.ld.h>
809d40e0eSAntonio Nino Diaz#include <lib/xlat_tables/xlat_tables_defs.h>
9b1d27b48SRoberto Vargas
10b1d27b48SRoberto VargasOUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
11b1d27b48SRoberto VargasOUTPUT_ARCH(PLATFORM_LINKER_ARCH)
12b1d27b48SRoberto VargasENTRY(bl2_entrypoint)
13b1d27b48SRoberto Vargas
14b1d27b48SRoberto VargasMEMORY {
157d173fc5SJiafei Pan#if BL2_IN_XIP_MEM
167d173fc5SJiafei Pan    ROM (rx): ORIGIN = BL2_RO_BASE, LENGTH = BL2_RO_LIMIT - BL2_RO_BASE
177d173fc5SJiafei Pan    RAM (rwx): ORIGIN = BL2_RW_BASE, LENGTH = BL2_RW_LIMIT - BL2_RW_BASE
18f90fe02fSChris Kay#else /* BL2_IN_XIP_MEM */
19b1d27b48SRoberto Vargas    RAM (rwx): ORIGIN = BL2_BASE, LENGTH = BL2_LIMIT - BL2_BASE
20f90fe02fSChris Kay#endif /* BL2_IN_XIP_MEM */
21f90fe02fSChris Kay
2296a8ed14SJiafei Pan#if SEPARATE_BL2_NOLOAD_REGION
2396a8ed14SJiafei Pan    RAM_NOLOAD (rw!a): ORIGIN = BL2_NOLOAD_START, LENGTH = BL2_NOLOAD_LIMIT - BL2_NOLOAD_START
24f90fe02fSChris Kay#else /* SEPARATE_BL2_NOLOAD_REGION */
2596a8ed14SJiafei Pan#   define RAM_NOLOAD RAM
26f90fe02fSChris Kay#endif /* SEPARATE_BL2_NOLOAD_REGION */
27b1d27b48SRoberto Vargas}
28b1d27b48SRoberto Vargas
292f6f00dcSMasahiro Yamada#if !BL2_IN_XIP_MEM
302f6f00dcSMasahiro Yamada#   define ROM RAM
31f90fe02fSChris Kay#endif /* !BL2_IN_XIP_MEM */
32b1d27b48SRoberto Vargas
33f90fe02fSChris KaySECTIONS {
34f6088168SHarrison Mutai    RAM_REGION_START = ORIGIN(RAM);
35f6088168SHarrison Mutai    RAM_REGION_LENGTH = LENGTH(RAM);
367d173fc5SJiafei Pan#if BL2_IN_XIP_MEM
37f6088168SHarrison Mutai    ROM_REGION_START = ORIGIN(ROM);
38f6088168SHarrison Mutai    ROM_REGION_LENGTH = LENGTH(ROM);
39f6088168SHarrison Mutai
407d173fc5SJiafei Pan    . = BL2_RO_BASE;
41f90fe02fSChris Kay
427d173fc5SJiafei Pan    ASSERT(. == ALIGN(PAGE_SIZE),
437d173fc5SJiafei Pan        "BL2_RO_BASE address is not aligned on a page boundary.")
44f90fe02fSChris Kay#else /* BL2_IN_XIP_MEM */
45b1d27b48SRoberto Vargas    . = BL2_BASE;
46f90fe02fSChris Kay
47b1d27b48SRoberto Vargas    ASSERT(. == ALIGN(PAGE_SIZE),
48b1d27b48SRoberto Vargas        "BL2_BASE address is not aligned on a page boundary.")
49f90fe02fSChris Kay#endif /* BL2_IN_XIP_MEM */
50b1d27b48SRoberto Vargas
51f6088168SHarrison Mutai#if SEPARATE_BL2_NOLOAD_REGION
52f6088168SHarrison Mutai    RAM_NOLOAD_REGION_START = ORIGIN(RAM_NOLOAD);
53f6088168SHarrison Mutai    RAM_NOLOAD_REGION_LENGTH = LENGTH(RAM_NOLOAD);
54f6088168SHarrison Mutai#endif
55f6088168SHarrison Mutai
56b1d27b48SRoberto Vargas#if SEPARATE_CODE_AND_RODATA
57b1d27b48SRoberto Vargas    .text . : {
58b1d27b48SRoberto Vargas        __TEXT_START__ = .;
59487d3bf2SRoberto Vargas        __TEXT_RESIDENT_START__ = .;
60f90fe02fSChris Kay
61b1d27b48SRoberto Vargas        *bl2_el3_entrypoint.o(.text*)
62487d3bf2SRoberto Vargas        *(.text.asm.*)
63f90fe02fSChris Kay
64487d3bf2SRoberto Vargas        __TEXT_RESIDENT_END__ = .;
65f90fe02fSChris Kay
66ebd6efaeSSamuel Holland        *(SORT_BY_ALIGNMENT(.text*))
67b1d27b48SRoberto Vargas        *(.vectors)
68*f7d445fcSMichal Simek        __TEXT_END_UNALIGNED__ = .;
69f90fe02fSChris Kay
705629b2b1SRoberto Vargas        . = ALIGN(PAGE_SIZE);
71f90fe02fSChris Kay
72b1d27b48SRoberto Vargas        __TEXT_END__ = .;
737d173fc5SJiafei Pan    } >ROM
74b1d27b48SRoberto Vargas
75b1d27b48SRoberto Vargas    .rodata . : {
76b1d27b48SRoberto Vargas        __RODATA_START__ = .;
77f90fe02fSChris Kay
78ebd6efaeSSamuel Holland        *(SORT_BY_ALIGNMENT(.rodata*))
79b1d27b48SRoberto Vargas
800a0a7a9aSMasahiro Yamada        RODATA_COMMON
8169af7fcfSMasahiro Yamada
82*f7d445fcSMichal Simek        __RODATA_END_UNALIGNED__ = .;
835629b2b1SRoberto Vargas        . = ALIGN(PAGE_SIZE);
84f90fe02fSChris Kay
85b1d27b48SRoberto Vargas        __RODATA_END__ = .;
867d173fc5SJiafei Pan    } >ROM
87487d3bf2SRoberto Vargas
88487d3bf2SRoberto Vargas    ASSERT(__TEXT_RESIDENT_END__ - __TEXT_RESIDENT_START__ <= PAGE_SIZE,
89487d3bf2SRoberto Vargas        "Resident part of BL2 has exceeded its limit.")
90f90fe02fSChris Kay#else /* SEPARATE_CODE_AND_RODATA */
91da04341eSChris Kay    .ro . : {
92b1d27b48SRoberto Vargas        __RO_START__ = .;
93487d3bf2SRoberto Vargas        __TEXT_RESIDENT_START__ = .;
94f90fe02fSChris Kay
95b1d27b48SRoberto Vargas        *bl2_el3_entrypoint.o(.text*)
96487d3bf2SRoberto Vargas        *(.text.asm.*)
97f90fe02fSChris Kay
98487d3bf2SRoberto Vargas        __TEXT_RESIDENT_END__ = .;
99f90fe02fSChris Kay
100ebd6efaeSSamuel Holland        *(SORT_BY_ALIGNMENT(.text*))
101ebd6efaeSSamuel Holland        *(SORT_BY_ALIGNMENT(.rodata*))
102b1d27b48SRoberto Vargas
1030a0a7a9aSMasahiro Yamada        RODATA_COMMON
10469af7fcfSMasahiro Yamada
105b1d27b48SRoberto Vargas        *(.vectors)
106f90fe02fSChris Kay
107b1d27b48SRoberto Vargas        __RO_END_UNALIGNED__ = .;
108f90fe02fSChris Kay
109b1d27b48SRoberto Vargas        /*
110f90fe02fSChris Kay         * Memory page(s) mapped to this section will be marked as read-only,
111f90fe02fSChris Kay         * executable. No RW data from the next section must creep in. Ensure
112f90fe02fSChris Kay         * that the rest of the current memory page is unused.
113b1d27b48SRoberto Vargas         */
1145629b2b1SRoberto Vargas        . = ALIGN(PAGE_SIZE);
115b1d27b48SRoberto Vargas
116b1d27b48SRoberto Vargas        __RO_END__ = .;
1177d173fc5SJiafei Pan    } >ROM
118f90fe02fSChris Kay#endif /* SEPARATE_CODE_AND_RODATA */
119b1d27b48SRoberto Vargas
120b1d27b48SRoberto Vargas    ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__,
121b1d27b48SRoberto Vargas        "cpu_ops not defined for this platform.")
122b1d27b48SRoberto Vargas
1237d173fc5SJiafei Pan#if BL2_IN_XIP_MEM
124f6088168SHarrison Mutai    ROM_REGION_END = .;
1257d173fc5SJiafei Pan    . = BL2_RW_BASE;
126f90fe02fSChris Kay
1277d173fc5SJiafei Pan    ASSERT(BL2_RW_BASE == ALIGN(PAGE_SIZE),
1287d173fc5SJiafei Pan           "BL2_RW_BASE address is not aligned on a page boundary.")
129f90fe02fSChris Kay#endif /* BL2_IN_XIP_MEM */
1307d173fc5SJiafei Pan
131b1d27b48SRoberto Vargas    __RW_START__ = .;
132b1d27b48SRoberto Vargas
133caa3e7e0SMasahiro Yamada    DATA_SECTION >RAM AT>ROM
134f90fe02fSChris Kay
135caa3e7e0SMasahiro Yamada    __DATA_RAM_START__ = __DATA_START__;
136caa3e7e0SMasahiro Yamada    __DATA_RAM_END__ = __DATA_END__;
137b1d27b48SRoberto Vargas
138e8ad6168SMasahiro Yamada    RELA_SECTION >RAM
139f90fe02fSChris Kay
14096a8ed14SJiafei Pan#if SEPARATE_BL2_NOLOAD_REGION
14196a8ed14SJiafei Pan    SAVED_ADDR = .;
142f90fe02fSChris Kay
14396a8ed14SJiafei Pan    . = BL2_NOLOAD_START;
144f90fe02fSChris Kay
14596a8ed14SJiafei Pan    __BL2_NOLOAD_START__ = .;
146f90fe02fSChris Kay#endif /* SEPARATE_BL2_NOLOAD_REGION */
147f90fe02fSChris Kay
14896a8ed14SJiafei Pan    STACK_SECTION >RAM_NOLOAD
14996a8ed14SJiafei Pan    BSS_SECTION >RAM_NOLOAD
15096a8ed14SJiafei Pan    XLAT_TABLE_SECTION >RAM_NOLOAD
151f90fe02fSChris Kay
15296a8ed14SJiafei Pan#if SEPARATE_BL2_NOLOAD_REGION
15396a8ed14SJiafei Pan    __BL2_NOLOAD_END__ = .;
154f6088168SHarrison Mutai    RAM_NOLOAD_REGION_END = .;
155f90fe02fSChris Kay
15696a8ed14SJiafei Pan    . = SAVED_ADDR;
157f90fe02fSChris Kay#endif /* SEPARATE_BL2_NOLOAD_REGION */
158b1d27b48SRoberto Vargas
159b1d27b48SRoberto Vargas#if USE_COHERENT_MEM
160b1d27b48SRoberto Vargas    /*
161f90fe02fSChris Kay     * The base address of the coherent memory section must be page-aligned to
162f90fe02fSChris Kay     * guarantee that the coherent data are stored on their own pages and are
163f90fe02fSChris Kay     * not mixed with normal data.  This is required to set up the correct
164b1d27b48SRoberto Vargas     * memory attributes for the coherent data page tables.
165b1d27b48SRoberto Vargas     */
166da04341eSChris Kay    .coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) {
167b1d27b48SRoberto Vargas        __COHERENT_RAM_START__ = .;
168f90fe02fSChris Kay
169da04341eSChris Kay        *(.tzfw_coherent_mem)
170f90fe02fSChris Kay
171b1d27b48SRoberto Vargas        __COHERENT_RAM_END_UNALIGNED__ = .;
172b1d27b48SRoberto Vargas
173b1d27b48SRoberto Vargas        /*
174f90fe02fSChris Kay         * Memory page(s) mapped to this section will be marked as device
175f90fe02fSChris Kay         * memory. No other unexpected data must creep in. Ensure the rest of
176f90fe02fSChris Kay         * the current memory page is unused.
177b1d27b48SRoberto Vargas         */
178f90fe02fSChris Kay        . = ALIGN(PAGE_SIZE);
179f90fe02fSChris Kay
180f90fe02fSChris Kay        __COHERENT_RAM_END__ = .;
181f90fe02fSChris Kay    } >RAM
182f90fe02fSChris Kay#endif /* USE_COHERENT_MEM */
183f90fe02fSChris Kay
184b1d27b48SRoberto Vargas    __RW_END__ = .;
185b1d27b48SRoberto Vargas    __BL2_END__ = .;
186b1d27b48SRoberto Vargas
18769af7fcfSMasahiro Yamada    /DISCARD/ : {
18869af7fcfSMasahiro Yamada        *(.dynsym .dynstr .hash .gnu.hash)
18969af7fcfSMasahiro Yamada    }
19069af7fcfSMasahiro Yamada
1917d173fc5SJiafei Pan#if BL2_IN_XIP_MEM
1927d173fc5SJiafei Pan    __BL2_RAM_START__ = ADDR(.data);
1937d173fc5SJiafei Pan    __BL2_RAM_END__ = .;
1947d173fc5SJiafei Pan
1957d173fc5SJiafei Pan    __DATA_ROM_START__ = LOADADDR(.data);
1967d173fc5SJiafei Pan    __DATA_SIZE__ = SIZEOF(.data);
1977d173fc5SJiafei Pan
1987d173fc5SJiafei Pan    /*
1997d173fc5SJiafei Pan     * The .data section is the last PROGBITS section so its end marks the end
200f90fe02fSChris Kay     * of BL2's RO content in XIP memory.
2017d173fc5SJiafei Pan     */
2027d173fc5SJiafei Pan    __BL2_ROM_END__ =  __DATA_ROM_START__ + __DATA_SIZE__;
203f90fe02fSChris Kay
2047d173fc5SJiafei Pan    ASSERT(__BL2_ROM_END__ <= BL2_RO_LIMIT,
2057d173fc5SJiafei Pan           "BL2's RO content has exceeded its limit.")
206f90fe02fSChris Kay#endif /* BL2_IN_XIP_MEM */
207b1d27b48SRoberto Vargas
208f90fe02fSChris Kay    __BSS_SIZE__ = SIZEOF(.bss);
2097d173fc5SJiafei Pan
210b1d27b48SRoberto Vargas#if USE_COHERENT_MEM
211b1d27b48SRoberto Vargas    __COHERENT_RAM_UNALIGNED_SIZE__ =
212b1d27b48SRoberto Vargas        __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
213f90fe02fSChris Kay#endif /* USE_COHERENT_MEM */
214b1d27b48SRoberto Vargas
215f6088168SHarrison Mutai    RAM_REGION_END = .;
2167d173fc5SJiafei Pan#if BL2_IN_XIP_MEM
2177d173fc5SJiafei Pan    ASSERT(. <= BL2_RW_LIMIT, "BL2's RW content has exceeded its limit.")
218f90fe02fSChris Kay#else /* BL2_IN_XIP_MEM */
219b1d27b48SRoberto Vargas    ASSERT(. <= BL2_LIMIT, "BL2 image has exceeded its limit.")
220f90fe02fSChris Kay#endif /* BL2_IN_XIP_MEM */
221b1d27b48SRoberto Vargas}
222