xref: /rk3399_ARM-atf/bl1/bl1_main.c (revision ed8f06ddda52bc0333f79e9ff798419e67771ae5)
14f6ad66aSAchin Gupta /*
2*ed8f06ddSthagon01-arm  * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved.
34f6ad66aSAchin Gupta  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
54f6ad66aSAchin Gupta  */
64f6ad66aSAchin Gupta 
709d40e0eSAntonio Nino Diaz #include <assert.h>
809d40e0eSAntonio Nino Diaz 
909d40e0eSAntonio Nino Diaz #include <platform_def.h>
1009d40e0eSAntonio Nino Diaz 
1197043ac9SDan Handley #include <arch.h>
12ed108b56SAlexei Fedorov #include <arch_features.h>
134f6ad66aSAchin Gupta #include <arch_helpers.h>
1409d40e0eSAntonio Nino Diaz #include <bl1/bl1.h>
1509d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1609d40e0eSAntonio Nino Diaz #include <common/debug.h>
1709d40e0eSAntonio Nino Diaz #include <drivers/auth/auth_mod.h>
180aa0b3afSManish V Badarkhe #include <drivers/auth/crypto_mod.h>
1909d40e0eSAntonio Nino Diaz #include <drivers/console.h>
20*ed8f06ddSthagon01-arm #include <lib/bootmarker_capture.h>
216bb96fa6SBoyan Karatotev #include <lib/cpus/errata.h>
22*ed8f06ddSthagon01-arm #include <lib/pmf/pmf.h>
2309d40e0eSAntonio Nino Diaz #include <lib/utils.h>
2409d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
25085e80ecSAntonio Nino Diaz #include <smccc_helpers.h>
2609d40e0eSAntonio Nino Diaz #include <tools_share/uuid.h>
2709d40e0eSAntonio Nino Diaz 
282a4b4b71SIsla Mitchell #include "bl1_private.h"
2948bfb88eSYatharth Kochar 
307baff11fSYatharth Kochar static void bl1_load_bl2(void);
3129fb905dSVikram Kanigiri 
32530ceda5SAlexei Fedorov #if ENABLE_PAUTH
33530ceda5SAlexei Fedorov uint64_t bl1_apiakey[2];
34530ceda5SAlexei Fedorov #endif
35530ceda5SAlexei Fedorov 
36*ed8f06ddSthagon01-arm #if ENABLE_RUNTIME_INSTRUMENTATION
37*ed8f06ddSthagon01-arm 	PMF_REGISTER_SERVICE(bl_svc, PMF_RT_INSTR_SVC_ID,
38*ed8f06ddSthagon01-arm 		BL_TOTAL_IDS, PMF_DUMP_ENABLE)
39*ed8f06ddSthagon01-arm #endif
40*ed8f06ddSthagon01-arm 
418f55dfb4SSandrine Bailleux /*******************************************************************************
42101d01e2SSoby Mathew  * Helper utility to calculate the BL2 memory layout taking into consideration
43101d01e2SSoby Mathew  * the BL1 RW data assuming that it is at the top of the memory layout.
448f55dfb4SSandrine Bailleux  ******************************************************************************/
45101d01e2SSoby Mathew void bl1_calc_bl2_mem_layout(const meminfo_t *bl1_mem_layout,
468f55dfb4SSandrine Bailleux 			meminfo_t *bl2_mem_layout)
478f55dfb4SSandrine Bailleux {
488f55dfb4SSandrine Bailleux 	assert(bl1_mem_layout != NULL);
498f55dfb4SSandrine Bailleux 	assert(bl2_mem_layout != NULL);
508f55dfb4SSandrine Bailleux 
5142019bf4SYatharth Kochar 	/*
5242019bf4SYatharth Kochar 	 * Remove BL1 RW data from the scope of memory visible to BL2.
5342019bf4SYatharth Kochar 	 * This is assuming BL1 RW data is at the top of bl1_mem_layout.
5442019bf4SYatharth Kochar 	 */
5542019bf4SYatharth Kochar 	assert(BL1_RW_BASE > bl1_mem_layout->total_base);
5642019bf4SYatharth Kochar 	bl2_mem_layout->total_base = bl1_mem_layout->total_base;
5742019bf4SYatharth Kochar 	bl2_mem_layout->total_size = BL1_RW_BASE - bl1_mem_layout->total_base;
588f55dfb4SSandrine Bailleux 
59ee006a79SDeepika Bhavnani 	flush_dcache_range((uintptr_t)bl2_mem_layout, sizeof(meminfo_t));
608f55dfb4SSandrine Bailleux }
6129fb905dSVikram Kanigiri 
6229fb905dSVikram Kanigiri /*******************************************************************************
63cd7d6b0eSAntonio Nino Diaz  * Setup function for BL1.
64cd7d6b0eSAntonio Nino Diaz  ******************************************************************************/
65cd7d6b0eSAntonio Nino Diaz void bl1_setup(void)
66cd7d6b0eSAntonio Nino Diaz {
67cd7d6b0eSAntonio Nino Diaz 	/* Perform early platform-specific setup */
68cd7d6b0eSAntonio Nino Diaz 	bl1_early_platform_setup();
69cd7d6b0eSAntonio Nino Diaz 
70cd7d6b0eSAntonio Nino Diaz 	/* Perform late platform-specific setup */
71cd7d6b0eSAntonio Nino Diaz 	bl1_plat_arch_setup();
72ed108b56SAlexei Fedorov 
73ed108b56SAlexei Fedorov #if CTX_INCLUDE_PAUTH_REGS
74ed108b56SAlexei Fedorov 	/*
75ed108b56SAlexei Fedorov 	 * Assert that the ARMv8.3-PAuth registers are present or an access
76ed108b56SAlexei Fedorov 	 * fault will be triggered when they are being saved or restored.
77ed108b56SAlexei Fedorov 	 */
78ed108b56SAlexei Fedorov 	assert(is_armv8_3_pauth_present());
79ed108b56SAlexei Fedorov #endif /* CTX_INCLUDE_PAUTH_REGS */
80cd7d6b0eSAntonio Nino Diaz }
81cd7d6b0eSAntonio Nino Diaz 
82cd7d6b0eSAntonio Nino Diaz /*******************************************************************************
834f6ad66aSAchin Gupta  * Function to perform late architectural and platform specific initialization.
847baff11fSYatharth Kochar  * It also queries the platform to load and run next BL image. Only called
857baff11fSYatharth Kochar  * by the primary cpu after a cold boot.
864f6ad66aSAchin Gupta  ******************************************************************************/
874f6ad66aSAchin Gupta void bl1_main(void)
884f6ad66aSAchin Gupta {
897baff11fSYatharth Kochar 	unsigned int image_id;
907baff11fSYatharth Kochar 
91*ed8f06ddSthagon01-arm #if ENABLE_RUNTIME_INSTRUMENTATION
92*ed8f06ddSthagon01-arm 	PMF_CAPTURE_TIMESTAMP(bl_svc, BL1_ENTRY, PMF_CACHE_MAINT);
93*ed8f06ddSthagon01-arm #endif
94*ed8f06ddSthagon01-arm 
956ad2e461SDan Handley 	/* Announce our arrival */
966ad2e461SDan Handley 	NOTICE(FIRMWARE_WELCOME_STR);
976ad2e461SDan Handley 	NOTICE("BL1: %s\n", version_string);
986ad2e461SDan Handley 	NOTICE("BL1: %s\n", build_message);
996ad2e461SDan Handley 
1003443a702SJohn Powell 	INFO("BL1: RAM %p - %p\n", (void *)BL1_RAM_BASE, (void *)BL1_RAM_LIMIT);
1016ad2e461SDan Handley 
10210bcd761SJeenu Viswambharan 	print_errata_status();
1034f6ad66aSAchin Gupta 
104aa61368eSAntonio Nino Diaz #if ENABLE_ASSERTIONS
105f3b4914bSYatharth Kochar 	u_register_t val;
1064f6ad66aSAchin Gupta 	/*
1074f6ad66aSAchin Gupta 	 * Ensure that MMU/Caches and coherency are turned on
1084f6ad66aSAchin Gupta 	 */
109402b3cf8SJulius Werner #ifdef __aarch64__
110ce4c820dSDan Handley 	val = read_sctlr_el3();
111402b3cf8SJulius Werner #else
112402b3cf8SJulius Werner 	val = read_sctlr();
113f3b4914bSYatharth Kochar #endif
1143443a702SJohn Powell 	assert((val & SCTLR_M_BIT) != 0);
1153443a702SJohn Powell 	assert((val & SCTLR_C_BIT) != 0);
1163443a702SJohn Powell 	assert((val & SCTLR_I_BIT) != 0);
117ce4c820dSDan Handley 	/*
118ce4c820dSDan Handley 	 * Check that Cache Writeback Granule (CWG) in CTR_EL0 matches the
119ce4c820dSDan Handley 	 * provided platform value
120ce4c820dSDan Handley 	 */
121ce4c820dSDan Handley 	val = (read_ctr_el0() >> CTR_CWG_SHIFT) & CTR_CWG_MASK;
122ce4c820dSDan Handley 	/*
123ce4c820dSDan Handley 	 * If CWG is zero, then no CWG information is available but we can
124ce4c820dSDan Handley 	 * at least check the platform value is less than the architectural
125ce4c820dSDan Handley 	 * maximum.
126ce4c820dSDan Handley 	 */
127ce4c820dSDan Handley 	if (val != 0)
128ce4c820dSDan Handley 		assert(CACHE_WRITEBACK_GRANULE == SIZE_FROM_LOG2_WORDS(val));
129ce4c820dSDan Handley 	else
130ce4c820dSDan Handley 		assert(CACHE_WRITEBACK_GRANULE <= MAX_CACHE_LINE_SIZE);
131aa61368eSAntonio Nino Diaz #endif /* ENABLE_ASSERTIONS */
1324f6ad66aSAchin Gupta 
1334f6ad66aSAchin Gupta 	/* Perform remaining generic architectural setup from EL3 */
1344f6ad66aSAchin Gupta 	bl1_arch_setup();
1354f6ad66aSAchin Gupta 
1360aa0b3afSManish V Badarkhe 	crypto_mod_init();
1370aa0b3afSManish V Badarkhe 
1387baff11fSYatharth Kochar 	/* Initialize authentication module */
1397baff11fSYatharth Kochar 	auth_mod_init();
1407baff11fSYatharth Kochar 
14148ba0345SManish V Badarkhe 	/* Initialize the measured boot */
14248ba0345SManish V Badarkhe 	bl1_plat_mboot_init();
14348ba0345SManish V Badarkhe 
1444f6ad66aSAchin Gupta 	/* Perform platform setup in BL1. */
1454f6ad66aSAchin Gupta 	bl1_platform_setup();
1464f6ad66aSAchin Gupta 
147530ceda5SAlexei Fedorov #if ENABLE_PAUTH
148530ceda5SAlexei Fedorov 	/* Store APIAKey_EL1 key */
149530ceda5SAlexei Fedorov 	bl1_apiakey[0] = read_apiakeylo_el1();
150530ceda5SAlexei Fedorov 	bl1_apiakey[1] = read_apiakeyhi_el1();
151530ceda5SAlexei Fedorov #endif /* ENABLE_PAUTH */
152530ceda5SAlexei Fedorov 
1537baff11fSYatharth Kochar 	/* Get the image id of next image to load and run. */
1547baff11fSYatharth Kochar 	image_id = bl1_plat_get_next_image_id();
1557baff11fSYatharth Kochar 
15648bfb88eSYatharth Kochar 	/*
15748bfb88eSYatharth Kochar 	 * We currently interpret any image id other than
15848bfb88eSYatharth Kochar 	 * BL2_IMAGE_ID as the start of firmware update.
15948bfb88eSYatharth Kochar 	 */
1607baff11fSYatharth Kochar 	if (image_id == BL2_IMAGE_ID)
1617baff11fSYatharth Kochar 		bl1_load_bl2();
16248bfb88eSYatharth Kochar 	else
16348bfb88eSYatharth Kochar 		NOTICE("BL1-FWU: *******FWU Process Started*******\n");
1647baff11fSYatharth Kochar 
16548ba0345SManish V Badarkhe 	/* Teardown the measured boot driver */
16648ba0345SManish V Badarkhe 	bl1_plat_mboot_finish();
16748ba0345SManish V Badarkhe 
1687baff11fSYatharth Kochar 	bl1_prepare_next_image(image_id);
1690b32628eSAntonio Nino Diaz 
170*ed8f06ddSthagon01-arm #if ENABLE_RUNTIME_INSTRUMENTATION
171*ed8f06ddSthagon01-arm 	PMF_CAPTURE_TIMESTAMP(bl_svc, BL1_EXIT, PMF_CACHE_MAINT);
172*ed8f06ddSthagon01-arm #endif
173*ed8f06ddSthagon01-arm 
1740b32628eSAntonio Nino Diaz 	console_flush();
1757baff11fSYatharth Kochar }
1767baff11fSYatharth Kochar 
1777baff11fSYatharth Kochar /*******************************************************************************
1787baff11fSYatharth Kochar  * This function locates and loads the BL2 raw binary image in the trusted SRAM.
1797baff11fSYatharth Kochar  * Called by the primary cpu after a cold boot.
1807baff11fSYatharth Kochar  * TODO: Add support for alternative image load mechanism e.g using virtio/elf
1817baff11fSYatharth Kochar  * loader etc.
1827baff11fSYatharth Kochar  ******************************************************************************/
183ce3f9a6dSRoberto Vargas static void bl1_load_bl2(void)
1847baff11fSYatharth Kochar {
1853443a702SJohn Powell 	image_desc_t *desc;
1863443a702SJohn Powell 	image_info_t *info;
1877baff11fSYatharth Kochar 	int err;
1887baff11fSYatharth Kochar 
1897baff11fSYatharth Kochar 	/* Get the image descriptor */
1903443a702SJohn Powell 	desc = bl1_plat_get_image_desc(BL2_IMAGE_ID);
1913443a702SJohn Powell 	assert(desc != NULL);
1927baff11fSYatharth Kochar 
1937baff11fSYatharth Kochar 	/* Get the image info */
1943443a702SJohn Powell 	info = &desc->image_info;
19516948ae1SJuan Castillo 	INFO("BL1: Loading BL2\n");
19616948ae1SJuan Castillo 
197566034fcSSoby Mathew 	err = bl1_plat_handle_pre_image_load(BL2_IMAGE_ID);
1983443a702SJohn Powell 	if (err != 0) {
19911f001cbSMasahiro Yamada 		ERROR("Failure in pre image load handling of BL2 (%d)\n", err);
20011f001cbSMasahiro Yamada 		plat_error_handler(err);
20111f001cbSMasahiro Yamada 	}
20211f001cbSMasahiro Yamada 
2033443a702SJohn Powell 	err = load_auth_image(BL2_IMAGE_ID, info);
2043443a702SJohn Powell 	if (err != 0) {
2056ad2e461SDan Handley 		ERROR("Failed to load BL2 firmware.\n");
20640fc6cd1SJuan Castillo 		plat_error_handler(err);
2074112bfa0SVikram Kanigiri 	}
20801df3c14SJuan Castillo 
20911f001cbSMasahiro Yamada 	/* Allow platform to handle image information. */
210566034fcSSoby Mathew 	err = bl1_plat_handle_post_image_load(BL2_IMAGE_ID);
2113443a702SJohn Powell 	if (err != 0) {
21211f001cbSMasahiro Yamada 		ERROR("Failure in post image load handling of BL2 (%d)\n", err);
21311f001cbSMasahiro Yamada 		plat_error_handler(err);
21411f001cbSMasahiro Yamada 	}
21511f001cbSMasahiro Yamada 
2167baff11fSYatharth Kochar 	NOTICE("BL1: Booting BL2\n");
2174f6ad66aSAchin Gupta }
2184f6ad66aSAchin Gupta 
2194f6ad66aSAchin Gupta /*******************************************************************************
220f3b4914bSYatharth Kochar  * Function called just before handing over to the next BL to inform the user
221f3b4914bSYatharth Kochar  * about the boot progress. In debug mode, also print details about the BL
222f3b4914bSYatharth Kochar  * image's execution context.
2234f6ad66aSAchin Gupta  ******************************************************************************/
224f3b4914bSYatharth Kochar void bl1_print_next_bl_ep_info(const entry_point_info_t *bl_ep_info)
2254f6ad66aSAchin Gupta {
226402b3cf8SJulius Werner #ifdef __aarch64__
227d178637dSJuan Castillo 	NOTICE("BL1: Booting BL31\n");
228402b3cf8SJulius Werner #else
229402b3cf8SJulius Werner 	NOTICE("BL1: Booting BL32\n");
230402b3cf8SJulius Werner #endif /* __aarch64__ */
231f3b4914bSYatharth Kochar 	print_entry_point_info(bl_ep_info);
2324f6ad66aSAchin Gupta }
23335e8c766SSandrine Bailleux 
23435e8c766SSandrine Bailleux #if SPIN_ON_BL1_EXIT
23535e8c766SSandrine Bailleux void print_debug_loop_message(void)
23635e8c766SSandrine Bailleux {
23735e8c766SSandrine Bailleux 	NOTICE("BL1: Debug loop, spinning forever\n");
23835e8c766SSandrine Bailleux 	NOTICE("BL1: Please connect the debugger to continue\n");
23935e8c766SSandrine Bailleux }
24035e8c766SSandrine Bailleux #endif
24148bfb88eSYatharth Kochar 
24248bfb88eSYatharth Kochar /*******************************************************************************
24348bfb88eSYatharth Kochar  * Top level handler for servicing BL1 SMCs.
24448bfb88eSYatharth Kochar  ******************************************************************************/
2452fe75a2dSZelalem u_register_t bl1_smc_handler(unsigned int smc_fid,
2462fe75a2dSZelalem 	u_register_t x1,
2472fe75a2dSZelalem 	u_register_t x2,
2482fe75a2dSZelalem 	u_register_t x3,
2492fe75a2dSZelalem 	u_register_t x4,
25048bfb88eSYatharth Kochar 	void *cookie,
25148bfb88eSYatharth Kochar 	void *handle,
25248bfb88eSYatharth Kochar 	unsigned int flags)
25348bfb88eSYatharth Kochar {
254a14988c6SJimmy Brisson 	/* BL1 Service UUID */
255a14988c6SJimmy Brisson 	DEFINE_SVC_UUID2(bl1_svc_uid,
256a14988c6SJimmy Brisson 		U(0xd46739fd), 0xcb72, 0x9a4d, 0xb5, 0x75,
257a14988c6SJimmy Brisson 		0x67, 0x15, 0xd6, 0xf4, 0xbb, 0x4a);
258a14988c6SJimmy Brisson 
25948bfb88eSYatharth Kochar 
26048bfb88eSYatharth Kochar #if TRUSTED_BOARD_BOOT
26148bfb88eSYatharth Kochar 	/*
26248bfb88eSYatharth Kochar 	 * Dispatch FWU calls to FWU SMC handler and return its return
26348bfb88eSYatharth Kochar 	 * value
26448bfb88eSYatharth Kochar 	 */
26548bfb88eSYatharth Kochar 	if (is_fwu_fid(smc_fid)) {
26648bfb88eSYatharth Kochar 		return bl1_fwu_smc_handler(smc_fid, x1, x2, x3, x4, cookie,
26748bfb88eSYatharth Kochar 			handle, flags);
26848bfb88eSYatharth Kochar 	}
26948bfb88eSYatharth Kochar #endif
27048bfb88eSYatharth Kochar 
27148bfb88eSYatharth Kochar 	switch (smc_fid) {
27248bfb88eSYatharth Kochar 	case BL1_SMC_CALL_COUNT:
27348bfb88eSYatharth Kochar 		SMC_RET1(handle, BL1_NUM_SMC_CALLS);
27448bfb88eSYatharth Kochar 
27548bfb88eSYatharth Kochar 	case BL1_SMC_UID:
27648bfb88eSYatharth Kochar 		SMC_UUID_RET(handle, bl1_svc_uid);
27748bfb88eSYatharth Kochar 
27848bfb88eSYatharth Kochar 	case BL1_SMC_VERSION:
27948bfb88eSYatharth Kochar 		SMC_RET1(handle, BL1_SMC_MAJOR_VER | BL1_SMC_MINOR_VER);
28048bfb88eSYatharth Kochar 
28148bfb88eSYatharth Kochar 	default:
28248bfb88eSYatharth Kochar 		WARN("Unimplemented BL1 SMC Call: 0x%x\n", smc_fid);
28348bfb88eSYatharth Kochar 		SMC_RET1(handle, SMC_UNK);
28448bfb88eSYatharth Kochar 	}
2853443a702SJohn Powell }
286a4409008Sdp-arm 
287a4409008Sdp-arm /*******************************************************************************
288a4409008Sdp-arm  * BL1 SMC wrapper.  This function is only used in AArch32 mode to ensure ABI
289a4409008Sdp-arm  * compliance when invoking bl1_smc_handler.
290a4409008Sdp-arm  ******************************************************************************/
2912fe75a2dSZelalem u_register_t bl1_smc_wrapper(uint32_t smc_fid,
292a4409008Sdp-arm 	void *cookie,
293a4409008Sdp-arm 	void *handle,
294a4409008Sdp-arm 	unsigned int flags)
295a4409008Sdp-arm {
2962fe75a2dSZelalem 	u_register_t x1, x2, x3, x4;
297a4409008Sdp-arm 
298466bb285SZelalem 	assert(handle != NULL);
299a4409008Sdp-arm 
300a4409008Sdp-arm 	get_smc_params_from_ctx(handle, x1, x2, x3, x4);
301a4409008Sdp-arm 	return bl1_smc_handler(smc_fid, x1, x2, x3, x4, cookie, handle, flags);
302a4409008Sdp-arm }
303