xref: /rk3399_ARM-atf/bl1/bl1_main.c (revision 758ccb802d4f2a5fe55ec936a21ad4ae8cbd7b4f)
14f6ad66aSAchin Gupta /*
26a4da290SHarrison Mutai  * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
34f6ad66aSAchin Gupta  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
54f6ad66aSAchin Gupta  */
64f6ad66aSAchin Gupta 
709d40e0eSAntonio Nino Diaz #include <assert.h>
809d40e0eSAntonio Nino Diaz 
909d40e0eSAntonio Nino Diaz #include <platform_def.h>
1009d40e0eSAntonio Nino Diaz 
1197043ac9SDan Handley #include <arch.h>
12ed108b56SAlexei Fedorov #include <arch_features.h>
134f6ad66aSAchin Gupta #include <arch_helpers.h>
1409d40e0eSAntonio Nino Diaz #include <bl1/bl1.h>
1509d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
16*758ccb80SChris Kay #include <common/build_message.h>
1709d40e0eSAntonio Nino Diaz #include <common/debug.h>
1809d40e0eSAntonio Nino Diaz #include <drivers/auth/auth_mod.h>
190aa0b3afSManish V Badarkhe #include <drivers/auth/crypto_mod.h>
2009d40e0eSAntonio Nino Diaz #include <drivers/console.h>
21ed8f06ddSthagon01-arm #include <lib/bootmarker_capture.h>
226bb96fa6SBoyan Karatotev #include <lib/cpus/errata.h>
23ed8f06ddSthagon01-arm #include <lib/pmf/pmf.h>
2409d40e0eSAntonio Nino Diaz #include <lib/utils.h>
2509d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
26085e80ecSAntonio Nino Diaz #include <smccc_helpers.h>
2709d40e0eSAntonio Nino Diaz #include <tools_share/uuid.h>
2809d40e0eSAntonio Nino Diaz 
292a4b4b71SIsla Mitchell #include "bl1_private.h"
3048bfb88eSYatharth Kochar 
317baff11fSYatharth Kochar static void bl1_load_bl2(void);
3229fb905dSVikram Kanigiri 
33530ceda5SAlexei Fedorov #if ENABLE_PAUTH
34530ceda5SAlexei Fedorov uint64_t bl1_apiakey[2];
35530ceda5SAlexei Fedorov #endif
36530ceda5SAlexei Fedorov 
37ed8f06ddSthagon01-arm #if ENABLE_RUNTIME_INSTRUMENTATION
38ed8f06ddSthagon01-arm 	PMF_REGISTER_SERVICE(bl_svc, PMF_RT_INSTR_SVC_ID,
39ed8f06ddSthagon01-arm 		BL_TOTAL_IDS, PMF_DUMP_ENABLE)
40ed8f06ddSthagon01-arm #endif
41ed8f06ddSthagon01-arm 
428f55dfb4SSandrine Bailleux /*******************************************************************************
43cd7d6b0eSAntonio Nino Diaz  * Setup function for BL1.
44cd7d6b0eSAntonio Nino Diaz  ******************************************************************************/
45cd7d6b0eSAntonio Nino Diaz void bl1_setup(void)
46cd7d6b0eSAntonio Nino Diaz {
47cd7d6b0eSAntonio Nino Diaz 	/* Perform early platform-specific setup */
48cd7d6b0eSAntonio Nino Diaz 	bl1_early_platform_setup();
49cd7d6b0eSAntonio Nino Diaz 
50cd7d6b0eSAntonio Nino Diaz 	/* Perform late platform-specific setup */
51cd7d6b0eSAntonio Nino Diaz 	bl1_plat_arch_setup();
52ed108b56SAlexei Fedorov 
53ed108b56SAlexei Fedorov #if CTX_INCLUDE_PAUTH_REGS
54ed108b56SAlexei Fedorov 	/*
55ed108b56SAlexei Fedorov 	 * Assert that the ARMv8.3-PAuth registers are present or an access
56ed108b56SAlexei Fedorov 	 * fault will be triggered when they are being saved or restored.
57ed108b56SAlexei Fedorov 	 */
58ed108b56SAlexei Fedorov 	assert(is_armv8_3_pauth_present());
59ed108b56SAlexei Fedorov #endif /* CTX_INCLUDE_PAUTH_REGS */
60cd7d6b0eSAntonio Nino Diaz }
61cd7d6b0eSAntonio Nino Diaz 
62cd7d6b0eSAntonio Nino Diaz /*******************************************************************************
634f6ad66aSAchin Gupta  * Function to perform late architectural and platform specific initialization.
647baff11fSYatharth Kochar  * It also queries the platform to load and run next BL image. Only called
657baff11fSYatharth Kochar  * by the primary cpu after a cold boot.
664f6ad66aSAchin Gupta  ******************************************************************************/
674f6ad66aSAchin Gupta void bl1_main(void)
684f6ad66aSAchin Gupta {
697baff11fSYatharth Kochar 	unsigned int image_id;
707baff11fSYatharth Kochar 
71ed8f06ddSthagon01-arm #if ENABLE_RUNTIME_INSTRUMENTATION
72ed8f06ddSthagon01-arm 	PMF_CAPTURE_TIMESTAMP(bl_svc, BL1_ENTRY, PMF_CACHE_MAINT);
73ed8f06ddSthagon01-arm #endif
74ed8f06ddSthagon01-arm 
756ad2e461SDan Handley 	/* Announce our arrival */
766ad2e461SDan Handley 	NOTICE(FIRMWARE_WELCOME_STR);
77*758ccb80SChris Kay 	NOTICE("BL1: %s\n", build_version_string);
786ad2e461SDan Handley 	NOTICE("BL1: %s\n", build_message);
796ad2e461SDan Handley 
803443a702SJohn Powell 	INFO("BL1: RAM %p - %p\n", (void *)BL1_RAM_BASE, (void *)BL1_RAM_LIMIT);
816ad2e461SDan Handley 
8210bcd761SJeenu Viswambharan 	print_errata_status();
834f6ad66aSAchin Gupta 
84aa61368eSAntonio Nino Diaz #if ENABLE_ASSERTIONS
85f3b4914bSYatharth Kochar 	u_register_t val;
864f6ad66aSAchin Gupta 	/*
874f6ad66aSAchin Gupta 	 * Ensure that MMU/Caches and coherency are turned on
884f6ad66aSAchin Gupta 	 */
89402b3cf8SJulius Werner #ifdef __aarch64__
90ce4c820dSDan Handley 	val = read_sctlr_el3();
91402b3cf8SJulius Werner #else
92402b3cf8SJulius Werner 	val = read_sctlr();
93f3b4914bSYatharth Kochar #endif
943443a702SJohn Powell 	assert((val & SCTLR_M_BIT) != 0);
953443a702SJohn Powell 	assert((val & SCTLR_C_BIT) != 0);
963443a702SJohn Powell 	assert((val & SCTLR_I_BIT) != 0);
97ce4c820dSDan Handley 	/*
98ce4c820dSDan Handley 	 * Check that Cache Writeback Granule (CWG) in CTR_EL0 matches the
99ce4c820dSDan Handley 	 * provided platform value
100ce4c820dSDan Handley 	 */
101ce4c820dSDan Handley 	val = (read_ctr_el0() >> CTR_CWG_SHIFT) & CTR_CWG_MASK;
102ce4c820dSDan Handley 	/*
103ce4c820dSDan Handley 	 * If CWG is zero, then no CWG information is available but we can
104ce4c820dSDan Handley 	 * at least check the platform value is less than the architectural
105ce4c820dSDan Handley 	 * maximum.
106ce4c820dSDan Handley 	 */
107ce4c820dSDan Handley 	if (val != 0)
108ce4c820dSDan Handley 		assert(CACHE_WRITEBACK_GRANULE == SIZE_FROM_LOG2_WORDS(val));
109ce4c820dSDan Handley 	else
110ce4c820dSDan Handley 		assert(CACHE_WRITEBACK_GRANULE <= MAX_CACHE_LINE_SIZE);
111aa61368eSAntonio Nino Diaz #endif /* ENABLE_ASSERTIONS */
1124f6ad66aSAchin Gupta 
1134f6ad66aSAchin Gupta 	/* Perform remaining generic architectural setup from EL3 */
1144f6ad66aSAchin Gupta 	bl1_arch_setup();
1154f6ad66aSAchin Gupta 
1160aa0b3afSManish V Badarkhe 	crypto_mod_init();
1170aa0b3afSManish V Badarkhe 
1187baff11fSYatharth Kochar 	/* Initialize authentication module */
1197baff11fSYatharth Kochar 	auth_mod_init();
1207baff11fSYatharth Kochar 
12148ba0345SManish V Badarkhe 	/* Initialize the measured boot */
12248ba0345SManish V Badarkhe 	bl1_plat_mboot_init();
12348ba0345SManish V Badarkhe 
1244f6ad66aSAchin Gupta 	/* Perform platform setup in BL1. */
1254f6ad66aSAchin Gupta 	bl1_platform_setup();
1264f6ad66aSAchin Gupta 
127530ceda5SAlexei Fedorov #if ENABLE_PAUTH
128530ceda5SAlexei Fedorov 	/* Store APIAKey_EL1 key */
129530ceda5SAlexei Fedorov 	bl1_apiakey[0] = read_apiakeylo_el1();
130530ceda5SAlexei Fedorov 	bl1_apiakey[1] = read_apiakeyhi_el1();
131530ceda5SAlexei Fedorov #endif /* ENABLE_PAUTH */
132530ceda5SAlexei Fedorov 
1337baff11fSYatharth Kochar 	/* Get the image id of next image to load and run. */
1347baff11fSYatharth Kochar 	image_id = bl1_plat_get_next_image_id();
1357baff11fSYatharth Kochar 
13648bfb88eSYatharth Kochar 	/*
13748bfb88eSYatharth Kochar 	 * We currently interpret any image id other than
13848bfb88eSYatharth Kochar 	 * BL2_IMAGE_ID as the start of firmware update.
13948bfb88eSYatharth Kochar 	 */
1407baff11fSYatharth Kochar 	if (image_id == BL2_IMAGE_ID)
1417baff11fSYatharth Kochar 		bl1_load_bl2();
14248bfb88eSYatharth Kochar 	else
14348bfb88eSYatharth Kochar 		NOTICE("BL1-FWU: *******FWU Process Started*******\n");
1447baff11fSYatharth Kochar 
14548ba0345SManish V Badarkhe 	/* Teardown the measured boot driver */
14648ba0345SManish V Badarkhe 	bl1_plat_mboot_finish();
14748ba0345SManish V Badarkhe 
1487baff11fSYatharth Kochar 	bl1_prepare_next_image(image_id);
1490b32628eSAntonio Nino Diaz 
150ed8f06ddSthagon01-arm #if ENABLE_RUNTIME_INSTRUMENTATION
151ed8f06ddSthagon01-arm 	PMF_CAPTURE_TIMESTAMP(bl_svc, BL1_EXIT, PMF_CACHE_MAINT);
152ed8f06ddSthagon01-arm #endif
153ed8f06ddSthagon01-arm 
1540b32628eSAntonio Nino Diaz 	console_flush();
1557baff11fSYatharth Kochar }
1567baff11fSYatharth Kochar 
1577baff11fSYatharth Kochar /*******************************************************************************
1587baff11fSYatharth Kochar  * This function locates and loads the BL2 raw binary image in the trusted SRAM.
1597baff11fSYatharth Kochar  * Called by the primary cpu after a cold boot.
1607baff11fSYatharth Kochar  * TODO: Add support for alternative image load mechanism e.g using virtio/elf
1617baff11fSYatharth Kochar  * loader etc.
1627baff11fSYatharth Kochar  ******************************************************************************/
163ce3f9a6dSRoberto Vargas static void bl1_load_bl2(void)
1647baff11fSYatharth Kochar {
1653443a702SJohn Powell 	image_desc_t *desc;
1663443a702SJohn Powell 	image_info_t *info;
1677baff11fSYatharth Kochar 	int err;
1687baff11fSYatharth Kochar 
1697baff11fSYatharth Kochar 	/* Get the image descriptor */
1703443a702SJohn Powell 	desc = bl1_plat_get_image_desc(BL2_IMAGE_ID);
1713443a702SJohn Powell 	assert(desc != NULL);
1727baff11fSYatharth Kochar 
1737baff11fSYatharth Kochar 	/* Get the image info */
1743443a702SJohn Powell 	info = &desc->image_info;
17516948ae1SJuan Castillo 	INFO("BL1: Loading BL2\n");
17616948ae1SJuan Castillo 
177566034fcSSoby Mathew 	err = bl1_plat_handle_pre_image_load(BL2_IMAGE_ID);
1783443a702SJohn Powell 	if (err != 0) {
17911f001cbSMasahiro Yamada 		ERROR("Failure in pre image load handling of BL2 (%d)\n", err);
18011f001cbSMasahiro Yamada 		plat_error_handler(err);
18111f001cbSMasahiro Yamada 	}
18211f001cbSMasahiro Yamada 
1833443a702SJohn Powell 	err = load_auth_image(BL2_IMAGE_ID, info);
1843443a702SJohn Powell 	if (err != 0) {
1856ad2e461SDan Handley 		ERROR("Failed to load BL2 firmware.\n");
18640fc6cd1SJuan Castillo 		plat_error_handler(err);
1874112bfa0SVikram Kanigiri 	}
18801df3c14SJuan Castillo 
18911f001cbSMasahiro Yamada 	/* Allow platform to handle image information. */
190566034fcSSoby Mathew 	err = bl1_plat_handle_post_image_load(BL2_IMAGE_ID);
1913443a702SJohn Powell 	if (err != 0) {
19211f001cbSMasahiro Yamada 		ERROR("Failure in post image load handling of BL2 (%d)\n", err);
19311f001cbSMasahiro Yamada 		plat_error_handler(err);
19411f001cbSMasahiro Yamada 	}
19511f001cbSMasahiro Yamada 
1967baff11fSYatharth Kochar 	NOTICE("BL1: Booting BL2\n");
1974f6ad66aSAchin Gupta }
1984f6ad66aSAchin Gupta 
1994f6ad66aSAchin Gupta /*******************************************************************************
200f3b4914bSYatharth Kochar  * Function called just before handing over to the next BL to inform the user
201f3b4914bSYatharth Kochar  * about the boot progress. In debug mode, also print details about the BL
202f3b4914bSYatharth Kochar  * image's execution context.
2034f6ad66aSAchin Gupta  ******************************************************************************/
204f3b4914bSYatharth Kochar void bl1_print_next_bl_ep_info(const entry_point_info_t *bl_ep_info)
2054f6ad66aSAchin Gupta {
206402b3cf8SJulius Werner #ifdef __aarch64__
207d178637dSJuan Castillo 	NOTICE("BL1: Booting BL31\n");
208402b3cf8SJulius Werner #else
209402b3cf8SJulius Werner 	NOTICE("BL1: Booting BL32\n");
210402b3cf8SJulius Werner #endif /* __aarch64__ */
211f3b4914bSYatharth Kochar 	print_entry_point_info(bl_ep_info);
2124f6ad66aSAchin Gupta }
21335e8c766SSandrine Bailleux 
21435e8c766SSandrine Bailleux #if SPIN_ON_BL1_EXIT
21535e8c766SSandrine Bailleux void print_debug_loop_message(void)
21635e8c766SSandrine Bailleux {
21735e8c766SSandrine Bailleux 	NOTICE("BL1: Debug loop, spinning forever\n");
21835e8c766SSandrine Bailleux 	NOTICE("BL1: Please connect the debugger to continue\n");
21935e8c766SSandrine Bailleux }
22035e8c766SSandrine Bailleux #endif
22148bfb88eSYatharth Kochar 
22248bfb88eSYatharth Kochar /*******************************************************************************
22348bfb88eSYatharth Kochar  * Top level handler for servicing BL1 SMCs.
22448bfb88eSYatharth Kochar  ******************************************************************************/
2252fe75a2dSZelalem u_register_t bl1_smc_handler(unsigned int smc_fid,
2262fe75a2dSZelalem 	u_register_t x1,
2272fe75a2dSZelalem 	u_register_t x2,
2282fe75a2dSZelalem 	u_register_t x3,
2292fe75a2dSZelalem 	u_register_t x4,
23048bfb88eSYatharth Kochar 	void *cookie,
23148bfb88eSYatharth Kochar 	void *handle,
23248bfb88eSYatharth Kochar 	unsigned int flags)
23348bfb88eSYatharth Kochar {
234a14988c6SJimmy Brisson 	/* BL1 Service UUID */
235a14988c6SJimmy Brisson 	DEFINE_SVC_UUID2(bl1_svc_uid,
236a14988c6SJimmy Brisson 		U(0xd46739fd), 0xcb72, 0x9a4d, 0xb5, 0x75,
237a14988c6SJimmy Brisson 		0x67, 0x15, 0xd6, 0xf4, 0xbb, 0x4a);
238a14988c6SJimmy Brisson 
23948bfb88eSYatharth Kochar 
24048bfb88eSYatharth Kochar #if TRUSTED_BOARD_BOOT
24148bfb88eSYatharth Kochar 	/*
24248bfb88eSYatharth Kochar 	 * Dispatch FWU calls to FWU SMC handler and return its return
24348bfb88eSYatharth Kochar 	 * value
24448bfb88eSYatharth Kochar 	 */
24548bfb88eSYatharth Kochar 	if (is_fwu_fid(smc_fid)) {
24648bfb88eSYatharth Kochar 		return bl1_fwu_smc_handler(smc_fid, x1, x2, x3, x4, cookie,
24748bfb88eSYatharth Kochar 			handle, flags);
24848bfb88eSYatharth Kochar 	}
24948bfb88eSYatharth Kochar #endif
25048bfb88eSYatharth Kochar 
25148bfb88eSYatharth Kochar 	switch (smc_fid) {
25248bfb88eSYatharth Kochar 	case BL1_SMC_CALL_COUNT:
25348bfb88eSYatharth Kochar 		SMC_RET1(handle, BL1_NUM_SMC_CALLS);
25448bfb88eSYatharth Kochar 
25548bfb88eSYatharth Kochar 	case BL1_SMC_UID:
25648bfb88eSYatharth Kochar 		SMC_UUID_RET(handle, bl1_svc_uid);
25748bfb88eSYatharth Kochar 
25848bfb88eSYatharth Kochar 	case BL1_SMC_VERSION:
25948bfb88eSYatharth Kochar 		SMC_RET1(handle, BL1_SMC_MAJOR_VER | BL1_SMC_MINOR_VER);
26048bfb88eSYatharth Kochar 
26148bfb88eSYatharth Kochar 	default:
26248bfb88eSYatharth Kochar 		WARN("Unimplemented BL1 SMC Call: 0x%x\n", smc_fid);
26348bfb88eSYatharth Kochar 		SMC_RET1(handle, SMC_UNK);
26448bfb88eSYatharth Kochar 	}
2653443a702SJohn Powell }
266a4409008Sdp-arm 
267a4409008Sdp-arm /*******************************************************************************
268a4409008Sdp-arm  * BL1 SMC wrapper.  This function is only used in AArch32 mode to ensure ABI
269a4409008Sdp-arm  * compliance when invoking bl1_smc_handler.
270a4409008Sdp-arm  ******************************************************************************/
2712fe75a2dSZelalem u_register_t bl1_smc_wrapper(uint32_t smc_fid,
272a4409008Sdp-arm 	void *cookie,
273a4409008Sdp-arm 	void *handle,
274a4409008Sdp-arm 	unsigned int flags)
275a4409008Sdp-arm {
2762fe75a2dSZelalem 	u_register_t x1, x2, x3, x4;
277a4409008Sdp-arm 
278466bb285SZelalem 	assert(handle != NULL);
279a4409008Sdp-arm 
280a4409008Sdp-arm 	get_smc_params_from_ctx(handle, x1, x2, x3, x4);
281a4409008Sdp-arm 	return bl1_smc_handler(smc_fid, x1, x2, x3, x4, cookie, handle, flags);
282a4409008Sdp-arm }
283