1/* 2 * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved. 3 * 4 * Redistribution and use in source and binary forms, with or without 5 * modification, are permitted provided that the following conditions are met: 6 * 7 * Redistributions of source code must retain the above copyright notice, this 8 * list of conditions and the following disclaimer. 9 * 10 * Redistributions in binary form must reproduce the above copyright notice, 11 * this list of conditions and the following disclaimer in the documentation 12 * and/or other materials provided with the distribution. 13 * 14 * Neither the name of ARM nor the names of its contributors may be used 15 * to endorse or promote products derived from this software without specific 16 * prior written permission. 17 * 18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 28 * POSSIBILITY OF SUCH DAMAGE. 29 */ 30 31#include <platform_def.h> 32 33OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT) 34OUTPUT_ARCH(PLATFORM_LINKER_ARCH) 35ENTRY(bl1_entrypoint) 36 37MEMORY { 38 ROM (rx): ORIGIN = BL1_RO_BASE, LENGTH = BL1_RO_LIMIT - BL1_RO_BASE 39 RAM (rwx): ORIGIN = BL1_RW_BASE, LENGTH = BL1_RW_LIMIT - BL1_RW_BASE 40} 41 42SECTIONS 43{ 44 . = BL1_RO_BASE; 45 ASSERT(. == ALIGN(4096), 46 "BL1_RO_BASE address is not aligned on a page boundary.") 47 48#if SEPARATE_CODE_AND_RODATA 49 .text . : { 50 __TEXT_START__ = .; 51 *bl1_entrypoint.o(.text*) 52 *(.text*) 53 *(.vectors) 54 . = NEXT(4096); 55 __TEXT_END__ = .; 56 } >ROM 57 58 .rodata . : { 59 __RODATA_START__ = .; 60 *(.rodata*) 61 62 /* Ensure 8-byte alignment for descriptors and ensure inclusion */ 63 . = ALIGN(8); 64 __PARSER_LIB_DESCS_START__ = .; 65 KEEP(*(.img_parser_lib_descs)) 66 __PARSER_LIB_DESCS_END__ = .; 67 68 /* 69 * Ensure 8-byte alignment for cpu_ops so that its fields are also 70 * aligned. Also ensure cpu_ops inclusion. 71 */ 72 . = ALIGN(8); 73 __CPU_OPS_START__ = .; 74 KEEP(*(cpu_ops)) 75 __CPU_OPS_END__ = .; 76 77 /* 78 * No need to pad out the .rodata section to a page boundary. Next is 79 * the .data section, which can mapped in ROM with the same memory 80 * attributes as the .rodata section. 81 */ 82 __RODATA_END__ = .; 83 } >ROM 84#else 85 ro . : { 86 __RO_START__ = .; 87 *bl1_entrypoint.o(.text*) 88 *(.text*) 89 *(.rodata*) 90 91 /* Ensure 8-byte alignment for descriptors and ensure inclusion */ 92 . = ALIGN(8); 93 __PARSER_LIB_DESCS_START__ = .; 94 KEEP(*(.img_parser_lib_descs)) 95 __PARSER_LIB_DESCS_END__ = .; 96 97 /* 98 * Ensure 8-byte alignment for cpu_ops so that its fields are also 99 * aligned. Also ensure cpu_ops inclusion. 100 */ 101 . = ALIGN(8); 102 __CPU_OPS_START__ = .; 103 KEEP(*(cpu_ops)) 104 __CPU_OPS_END__ = .; 105 106 *(.vectors) 107 __RO_END__ = .; 108 } >ROM 109#endif 110 111 ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__, 112 "cpu_ops not defined for this platform.") 113 114 . = BL1_RW_BASE; 115 ASSERT(BL1_RW_BASE == ALIGN(4096), 116 "BL1_RW_BASE address is not aligned on a page boundary.") 117 118 /* 119 * The .data section gets copied from ROM to RAM at runtime. 120 * Its LMA should be 16-byte aligned to allow efficient copying of 16-bytes 121 * aligned regions in it. 122 * Its VMA must be page-aligned as it marks the first read/write page. 123 * 124 * It must be placed at a lower address than the stacks if the stack 125 * protector is enabled. Alternatively, the .data.stack_protector_canary 126 * section can be placed independently of the main .data section. 127 */ 128 .data . : ALIGN(16) { 129 __DATA_RAM_START__ = .; 130 *(.data*) 131 __DATA_RAM_END__ = .; 132 } >RAM AT>ROM 133 134 stacks . (NOLOAD) : { 135 __STACKS_START__ = .; 136 *(tzfw_normal_stacks) 137 __STACKS_END__ = .; 138 } >RAM 139 140 /* 141 * The .bss section gets initialised to 0 at runtime. 142 * Its base address should be 16-byte aligned for better performance of the 143 * zero-initialization code. 144 */ 145 .bss : ALIGN(16) { 146 __BSS_START__ = .; 147 *(.bss*) 148 *(COMMON) 149 __BSS_END__ = .; 150 } >RAM 151 152 /* 153 * The xlat_table section is for full, aligned page tables (4K). 154 * Removing them from .bss avoids forcing 4K alignment on 155 * the .bss section and eliminates the unecessary zero init 156 */ 157 xlat_table (NOLOAD) : { 158 *(xlat_table) 159 } >RAM 160 161#if USE_COHERENT_MEM 162 /* 163 * The base address of the coherent memory section must be page-aligned (4K) 164 * to guarantee that the coherent data are stored on their own pages and 165 * are not mixed with normal data. This is required to set up the correct 166 * memory attributes for the coherent data page tables. 167 */ 168 coherent_ram (NOLOAD) : ALIGN(4096) { 169 __COHERENT_RAM_START__ = .; 170 *(tzfw_coherent_mem) 171 __COHERENT_RAM_END_UNALIGNED__ = .; 172 /* 173 * Memory page(s) mapped to this section will be marked 174 * as device memory. No other unexpected data must creep in. 175 * Ensure the rest of the current memory page is unused. 176 */ 177 . = NEXT(4096); 178 __COHERENT_RAM_END__ = .; 179 } >RAM 180#endif 181 182 __BL1_RAM_START__ = ADDR(.data); 183 __BL1_RAM_END__ = .; 184 185 __DATA_ROM_START__ = LOADADDR(.data); 186 __DATA_SIZE__ = SIZEOF(.data); 187 188 /* 189 * The .data section is the last PROGBITS section so its end marks the end 190 * of BL1's actual content in Trusted ROM. 191 */ 192 __BL1_ROM_END__ = __DATA_ROM_START__ + __DATA_SIZE__; 193 ASSERT(__BL1_ROM_END__ <= BL1_RO_LIMIT, 194 "BL1's ROM content has exceeded its limit.") 195 196 __BSS_SIZE__ = SIZEOF(.bss); 197 198#if USE_COHERENT_MEM 199 __COHERENT_RAM_UNALIGNED_SIZE__ = 200 __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__; 201#endif 202 203 ASSERT(. <= BL1_RW_LIMIT, "BL1's RW section has exceeded its limit.") 204} 205