14f6ad66aSAchin Gupta/* 2*c02fcc4aSSandrine Bailleux * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved. 34f6ad66aSAchin Gupta * 44f6ad66aSAchin Gupta * Redistribution and use in source and binary forms, with or without 54f6ad66aSAchin Gupta * modification, are permitted provided that the following conditions are met: 64f6ad66aSAchin Gupta * 74f6ad66aSAchin Gupta * Redistributions of source code must retain the above copyright notice, this 84f6ad66aSAchin Gupta * list of conditions and the following disclaimer. 94f6ad66aSAchin Gupta * 104f6ad66aSAchin Gupta * Redistributions in binary form must reproduce the above copyright notice, 114f6ad66aSAchin Gupta * this list of conditions and the following disclaimer in the documentation 124f6ad66aSAchin Gupta * and/or other materials provided with the distribution. 134f6ad66aSAchin Gupta * 144f6ad66aSAchin Gupta * Neither the name of ARM nor the names of its contributors may be used 154f6ad66aSAchin Gupta * to endorse or promote products derived from this software without specific 164f6ad66aSAchin Gupta * prior written permission. 174f6ad66aSAchin Gupta * 184f6ad66aSAchin Gupta * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 194f6ad66aSAchin Gupta * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 204f6ad66aSAchin Gupta * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 214f6ad66aSAchin Gupta * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 224f6ad66aSAchin Gupta * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 234f6ad66aSAchin Gupta * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 244f6ad66aSAchin Gupta * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 254f6ad66aSAchin Gupta * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 264f6ad66aSAchin Gupta * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 274f6ad66aSAchin Gupta * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 284f6ad66aSAchin Gupta * POSSIBILITY OF SUCH DAMAGE. 294f6ad66aSAchin Gupta */ 304f6ad66aSAchin Gupta 315f0cdb05SDan Handley#include <platform_def.h> 324f6ad66aSAchin Gupta 334f6ad66aSAchin GuptaOUTPUT_FORMAT(PLATFORM_LINKER_FORMAT) 344f6ad66aSAchin GuptaOUTPUT_ARCH(PLATFORM_LINKER_ARCH) 359f98aa1aSJeenu ViswambharanENTRY(bl1_entrypoint) 364f6ad66aSAchin Gupta 374f6ad66aSAchin GuptaMEMORY { 38d7fbf132SJuan Castillo ROM (rx): ORIGIN = BL1_RO_BASE, LENGTH = BL1_RO_LIMIT - BL1_RO_BASE 39d7fbf132SJuan Castillo RAM (rwx): ORIGIN = BL1_RW_BASE, LENGTH = BL1_RW_LIMIT - BL1_RW_BASE 404f6ad66aSAchin Gupta} 414f6ad66aSAchin Gupta 424f6ad66aSAchin GuptaSECTIONS 434f6ad66aSAchin Gupta{ 444f59d835SSandrine Bailleux . = BL1_RO_BASE; 454f59d835SSandrine Bailleux ASSERT(. == ALIGN(4096), 464f59d835SSandrine Bailleux "BL1_RO_BASE address is not aligned on a page boundary.") 474f59d835SSandrine Bailleux 484f59d835SSandrine Bailleux ro . : { 498d69a03fSSandrine Bailleux __RO_START__ = .; 50dccc537aSAndrew Thoelke *bl1_entrypoint.o(.text*) 51dccc537aSAndrew Thoelke *(.text*) 528d69a03fSSandrine Bailleux *(.rodata*) 539b476841SSoby Mathew 5405799ae0SJuan Castillo /* Ensure 8-byte alignment for descriptors and ensure inclusion */ 5505799ae0SJuan Castillo . = ALIGN(8); 5605799ae0SJuan Castillo __PARSER_LIB_DESCS_START__ = .; 5705799ae0SJuan Castillo KEEP(*(.img_parser_lib_descs)) 5805799ae0SJuan Castillo __PARSER_LIB_DESCS_END__ = .; 5905799ae0SJuan Castillo 609b476841SSoby Mathew /* 619b476841SSoby Mathew * Ensure 8-byte alignment for cpu_ops so that its fields are also 629b476841SSoby Mathew * aligned. Also ensure cpu_ops inclusion. 639b476841SSoby Mathew */ 649b476841SSoby Mathew . = ALIGN(8); 659b476841SSoby Mathew __CPU_OPS_START__ = .; 669b476841SSoby Mathew KEEP(*(cpu_ops)) 679b476841SSoby Mathew __CPU_OPS_END__ = .; 689b476841SSoby Mathew 69b739f22aSAchin Gupta *(.vectors) 708d69a03fSSandrine Bailleux __RO_END__ = .; 714f6ad66aSAchin Gupta } >ROM 724f6ad66aSAchin Gupta 739b476841SSoby Mathew ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__, 749b476841SSoby Mathew "cpu_ops not defined for this platform.") 759b476841SSoby Mathew 768d69a03fSSandrine Bailleux /* 778d69a03fSSandrine Bailleux * The .data section gets copied from ROM to RAM at runtime. 784f59d835SSandrine Bailleux * Its LMA must be 16-byte aligned. 794f59d835SSandrine Bailleux * Its VMA must be page-aligned as it marks the first read/write page. 808d69a03fSSandrine Bailleux */ 814f59d835SSandrine Bailleux . = BL1_RW_BASE; 824f59d835SSandrine Bailleux ASSERT(. == ALIGN(4096), 834f59d835SSandrine Bailleux "BL1_RW_BASE address is not aligned on a page boundary.") 844f59d835SSandrine Bailleux .data . : ALIGN(16) { 854f6ad66aSAchin Gupta __DATA_RAM_START__ = .; 86dccc537aSAndrew Thoelke *(.data*) 878d69a03fSSandrine Bailleux __DATA_RAM_END__ = .; 884f6ad66aSAchin Gupta } >RAM AT>ROM 894f6ad66aSAchin Gupta 904f59d835SSandrine Bailleux stacks . (NOLOAD) : { 918d69a03fSSandrine Bailleux __STACKS_START__ = .; 924f6ad66aSAchin Gupta *(tzfw_normal_stacks) 938d69a03fSSandrine Bailleux __STACKS_END__ = .; 944f6ad66aSAchin Gupta } >RAM 954f6ad66aSAchin Gupta 968d69a03fSSandrine Bailleux /* 978d69a03fSSandrine Bailleux * The .bss section gets initialised to 0 at runtime. 988d69a03fSSandrine Bailleux * Its base address must be 16-byte aligned. 998d69a03fSSandrine Bailleux */ 1008d69a03fSSandrine Bailleux .bss : ALIGN(16) { 1018d69a03fSSandrine Bailleux __BSS_START__ = .; 102dccc537aSAndrew Thoelke *(.bss*) 1038d69a03fSSandrine Bailleux *(COMMON) 1048d69a03fSSandrine Bailleux __BSS_END__ = .; 1058d69a03fSSandrine Bailleux } >RAM 1064f6ad66aSAchin Gupta 1078d69a03fSSandrine Bailleux /* 108a0cd989dSAchin Gupta * The xlat_table section is for full, aligned page tables (4K). 10974cbb839SJeenu Viswambharan * Removing them from .bss avoids forcing 4K alignment on 11074cbb839SJeenu Viswambharan * the .bss section and eliminates the unecessary zero init 11174cbb839SJeenu Viswambharan */ 11274cbb839SJeenu Viswambharan xlat_table (NOLOAD) : { 11374cbb839SJeenu Viswambharan *(xlat_table) 11474cbb839SJeenu Viswambharan } >RAM 11574cbb839SJeenu Viswambharan 116ab8707e6SSoby Mathew#if USE_COHERENT_MEM 11774cbb839SJeenu Viswambharan /* 1188d69a03fSSandrine Bailleux * The base address of the coherent memory section must be page-aligned (4K) 1198d69a03fSSandrine Bailleux * to guarantee that the coherent data are stored on their own pages and 1208d69a03fSSandrine Bailleux * are not mixed with normal data. This is required to set up the correct 1218d69a03fSSandrine Bailleux * memory attributes for the coherent data page tables. 1228d69a03fSSandrine Bailleux */ 1238d69a03fSSandrine Bailleux coherent_ram (NOLOAD) : ALIGN(4096) { 1248d69a03fSSandrine Bailleux __COHERENT_RAM_START__ = .; 1258d69a03fSSandrine Bailleux *(tzfw_coherent_mem) 1268d69a03fSSandrine Bailleux __COHERENT_RAM_END_UNALIGNED__ = .; 1278d69a03fSSandrine Bailleux /* 1288d69a03fSSandrine Bailleux * Memory page(s) mapped to this section will be marked 1298d69a03fSSandrine Bailleux * as device memory. No other unexpected data must creep in. 1308d69a03fSSandrine Bailleux * Ensure the rest of the current memory page is unused. 1318d69a03fSSandrine Bailleux */ 1328d69a03fSSandrine Bailleux . = NEXT(4096); 1338d69a03fSSandrine Bailleux __COHERENT_RAM_END__ = .; 1348d69a03fSSandrine Bailleux } >RAM 135ab8707e6SSoby Mathew#endif 1364f6ad66aSAchin Gupta 1378d69a03fSSandrine Bailleux __BL1_RAM_START__ = ADDR(.data); 1388d69a03fSSandrine Bailleux __BL1_RAM_END__ = .; 1394f6ad66aSAchin Gupta 1408d69a03fSSandrine Bailleux __DATA_ROM_START__ = LOADADDR(.data); 1418d69a03fSSandrine Bailleux __DATA_SIZE__ = SIZEOF(.data); 142*c02fcc4aSSandrine Bailleux 143a37255a2SSandrine Bailleux /* 144a37255a2SSandrine Bailleux * The .data section is the last PROGBITS section so its end marks the end 145*c02fcc4aSSandrine Bailleux * of BL1's actual content in Trusted ROM. 146a37255a2SSandrine Bailleux */ 147*c02fcc4aSSandrine Bailleux __BL1_ROM_END__ = __DATA_ROM_START__ + __DATA_SIZE__; 148*c02fcc4aSSandrine Bailleux ASSERT(__BL1_ROM_END__ <= BL1_RO_LIMIT, 149*c02fcc4aSSandrine Bailleux "BL1's ROM content has exceeded its limit.") 1508d69a03fSSandrine Bailleux 1518d69a03fSSandrine Bailleux __BSS_SIZE__ = SIZEOF(.bss); 1528d69a03fSSandrine Bailleux 153ab8707e6SSoby Mathew#if USE_COHERENT_MEM 1548d69a03fSSandrine Bailleux __COHERENT_RAM_UNALIGNED_SIZE__ = 1558d69a03fSSandrine Bailleux __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__; 156ab8707e6SSoby Mathew#endif 1578d69a03fSSandrine Bailleux 158a37255a2SSandrine Bailleux ASSERT(. <= BL1_RW_LIMIT, "BL1's RW section has exceeded its limit.") 1594f6ad66aSAchin Gupta} 160