14f6ad66aSAchin Gupta/* 2883d1b5dSAntonio Nino Diaz * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved. 34f6ad66aSAchin Gupta * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 54f6ad66aSAchin Gupta */ 64f6ad66aSAchin Gupta 75f0cdb05SDan Handley#include <platform_def.h> 8a2aedac2SAntonio Nino Diaz#include <xlat_tables_defs.h> 94f6ad66aSAchin Gupta 104f6ad66aSAchin GuptaOUTPUT_FORMAT(PLATFORM_LINKER_FORMAT) 114f6ad66aSAchin GuptaOUTPUT_ARCH(PLATFORM_LINKER_ARCH) 129f98aa1aSJeenu ViswambharanENTRY(bl1_entrypoint) 134f6ad66aSAchin Gupta 144f6ad66aSAchin GuptaMEMORY { 15d7fbf132SJuan Castillo ROM (rx): ORIGIN = BL1_RO_BASE, LENGTH = BL1_RO_LIMIT - BL1_RO_BASE 16d7fbf132SJuan Castillo RAM (rwx): ORIGIN = BL1_RW_BASE, LENGTH = BL1_RW_LIMIT - BL1_RW_BASE 174f6ad66aSAchin Gupta} 184f6ad66aSAchin Gupta 194f6ad66aSAchin GuptaSECTIONS 204f6ad66aSAchin Gupta{ 214f59d835SSandrine Bailleux . = BL1_RO_BASE; 22a2aedac2SAntonio Nino Diaz ASSERT(. == ALIGN(PAGE_SIZE), 234f59d835SSandrine Bailleux "BL1_RO_BASE address is not aligned on a page boundary.") 244f59d835SSandrine Bailleux 255d1c104fSSandrine Bailleux#if SEPARATE_CODE_AND_RODATA 265d1c104fSSandrine Bailleux .text . : { 275d1c104fSSandrine Bailleux __TEXT_START__ = .; 285d1c104fSSandrine Bailleux *bl1_entrypoint.o(.text*) 295d1c104fSSandrine Bailleux *(.text*) 305d1c104fSSandrine Bailleux *(.vectors) 315629b2b1SRoberto Vargas . = ALIGN(PAGE_SIZE); 325d1c104fSSandrine Bailleux __TEXT_END__ = .; 335d1c104fSSandrine Bailleux } >ROM 345d1c104fSSandrine Bailleux 35*ad925094SRoberto Vargas /* .ARM.extab and .ARM.exidx are only added because Clang need them */ 36*ad925094SRoberto Vargas .ARM.extab . : { 37*ad925094SRoberto Vargas *(.ARM.extab* .gnu.linkonce.armextab.*) 38*ad925094SRoberto Vargas } >ROM 39*ad925094SRoberto Vargas 40*ad925094SRoberto Vargas .ARM.exidx . : { 41*ad925094SRoberto Vargas *(.ARM.exidx* .gnu.linkonce.armexidx.*) 42*ad925094SRoberto Vargas } >ROM 43*ad925094SRoberto Vargas 445d1c104fSSandrine Bailleux .rodata . : { 455d1c104fSSandrine Bailleux __RODATA_START__ = .; 465d1c104fSSandrine Bailleux *(.rodata*) 475d1c104fSSandrine Bailleux 485d1c104fSSandrine Bailleux /* Ensure 8-byte alignment for descriptors and ensure inclusion */ 495d1c104fSSandrine Bailleux . = ALIGN(8); 505d1c104fSSandrine Bailleux __PARSER_LIB_DESCS_START__ = .; 515d1c104fSSandrine Bailleux KEEP(*(.img_parser_lib_descs)) 525d1c104fSSandrine Bailleux __PARSER_LIB_DESCS_END__ = .; 535d1c104fSSandrine Bailleux 545d1c104fSSandrine Bailleux /* 555d1c104fSSandrine Bailleux * Ensure 8-byte alignment for cpu_ops so that its fields are also 565d1c104fSSandrine Bailleux * aligned. Also ensure cpu_ops inclusion. 575d1c104fSSandrine Bailleux */ 585d1c104fSSandrine Bailleux . = ALIGN(8); 595d1c104fSSandrine Bailleux __CPU_OPS_START__ = .; 605d1c104fSSandrine Bailleux KEEP(*(cpu_ops)) 615d1c104fSSandrine Bailleux __CPU_OPS_END__ = .; 625d1c104fSSandrine Bailleux 635d1c104fSSandrine Bailleux /* 645d1c104fSSandrine Bailleux * No need to pad out the .rodata section to a page boundary. Next is 655d1c104fSSandrine Bailleux * the .data section, which can mapped in ROM with the same memory 665d1c104fSSandrine Bailleux * attributes as the .rodata section. 675d1c104fSSandrine Bailleux */ 685d1c104fSSandrine Bailleux __RODATA_END__ = .; 695d1c104fSSandrine Bailleux } >ROM 705d1c104fSSandrine Bailleux#else 714f59d835SSandrine Bailleux ro . : { 728d69a03fSSandrine Bailleux __RO_START__ = .; 73dccc537aSAndrew Thoelke *bl1_entrypoint.o(.text*) 74dccc537aSAndrew Thoelke *(.text*) 758d69a03fSSandrine Bailleux *(.rodata*) 769b476841SSoby Mathew 7705799ae0SJuan Castillo /* Ensure 8-byte alignment for descriptors and ensure inclusion */ 7805799ae0SJuan Castillo . = ALIGN(8); 7905799ae0SJuan Castillo __PARSER_LIB_DESCS_START__ = .; 8005799ae0SJuan Castillo KEEP(*(.img_parser_lib_descs)) 8105799ae0SJuan Castillo __PARSER_LIB_DESCS_END__ = .; 8205799ae0SJuan Castillo 839b476841SSoby Mathew /* 849b476841SSoby Mathew * Ensure 8-byte alignment for cpu_ops so that its fields are also 859b476841SSoby Mathew * aligned. Also ensure cpu_ops inclusion. 869b476841SSoby Mathew */ 879b476841SSoby Mathew . = ALIGN(8); 889b476841SSoby Mathew __CPU_OPS_START__ = .; 899b476841SSoby Mathew KEEP(*(cpu_ops)) 909b476841SSoby Mathew __CPU_OPS_END__ = .; 919b476841SSoby Mathew 92b739f22aSAchin Gupta *(.vectors) 938d69a03fSSandrine Bailleux __RO_END__ = .; 944f6ad66aSAchin Gupta } >ROM 955d1c104fSSandrine Bailleux#endif 964f6ad66aSAchin Gupta 979b476841SSoby Mathew ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__, 989b476841SSoby Mathew "cpu_ops not defined for this platform.") 999b476841SSoby Mathew 10051faada7SDouglas Raillard . = BL1_RW_BASE; 101a2aedac2SAntonio Nino Diaz ASSERT(BL1_RW_BASE == ALIGN(PAGE_SIZE), 10251faada7SDouglas Raillard "BL1_RW_BASE address is not aligned on a page boundary.") 10351faada7SDouglas Raillard 1048d69a03fSSandrine Bailleux /* 1058d69a03fSSandrine Bailleux * The .data section gets copied from ROM to RAM at runtime. 10651faada7SDouglas Raillard * Its LMA should be 16-byte aligned to allow efficient copying of 16-bytes 10751faada7SDouglas Raillard * aligned regions in it. 1084f59d835SSandrine Bailleux * Its VMA must be page-aligned as it marks the first read/write page. 10951faada7SDouglas Raillard * 11051faada7SDouglas Raillard * It must be placed at a lower address than the stacks if the stack 11151faada7SDouglas Raillard * protector is enabled. Alternatively, the .data.stack_protector_canary 11251faada7SDouglas Raillard * section can be placed independently of the main .data section. 1138d69a03fSSandrine Bailleux */ 1144f59d835SSandrine Bailleux .data . : ALIGN(16) { 1154f6ad66aSAchin Gupta __DATA_RAM_START__ = .; 116dccc537aSAndrew Thoelke *(.data*) 1178d69a03fSSandrine Bailleux __DATA_RAM_END__ = .; 1184f6ad66aSAchin Gupta } >RAM AT>ROM 1194f6ad66aSAchin Gupta 1204f59d835SSandrine Bailleux stacks . (NOLOAD) : { 1218d69a03fSSandrine Bailleux __STACKS_START__ = .; 1224f6ad66aSAchin Gupta *(tzfw_normal_stacks) 1238d69a03fSSandrine Bailleux __STACKS_END__ = .; 1244f6ad66aSAchin Gupta } >RAM 1254f6ad66aSAchin Gupta 1268d69a03fSSandrine Bailleux /* 1278d69a03fSSandrine Bailleux * The .bss section gets initialised to 0 at runtime. 128308d359bSDouglas Raillard * Its base address should be 16-byte aligned for better performance of the 129308d359bSDouglas Raillard * zero-initialization code. 1308d69a03fSSandrine Bailleux */ 1318d69a03fSSandrine Bailleux .bss : ALIGN(16) { 1328d69a03fSSandrine Bailleux __BSS_START__ = .; 133dccc537aSAndrew Thoelke *(.bss*) 1348d69a03fSSandrine Bailleux *(COMMON) 1358d69a03fSSandrine Bailleux __BSS_END__ = .; 1368d69a03fSSandrine Bailleux } >RAM 1374f6ad66aSAchin Gupta 1388d69a03fSSandrine Bailleux /* 139a0cd989dSAchin Gupta * The xlat_table section is for full, aligned page tables (4K). 14074cbb839SJeenu Viswambharan * Removing them from .bss avoids forcing 4K alignment on 141883d1b5dSAntonio Nino Diaz * the .bss section. The tables are initialized to zero by the translation 142883d1b5dSAntonio Nino Diaz * tables library. 14374cbb839SJeenu Viswambharan */ 14474cbb839SJeenu Viswambharan xlat_table (NOLOAD) : { 14574cbb839SJeenu Viswambharan *(xlat_table) 14674cbb839SJeenu Viswambharan } >RAM 14774cbb839SJeenu Viswambharan 148ab8707e6SSoby Mathew#if USE_COHERENT_MEM 14974cbb839SJeenu Viswambharan /* 1508d69a03fSSandrine Bailleux * The base address of the coherent memory section must be page-aligned (4K) 1518d69a03fSSandrine Bailleux * to guarantee that the coherent data are stored on their own pages and 1528d69a03fSSandrine Bailleux * are not mixed with normal data. This is required to set up the correct 1538d69a03fSSandrine Bailleux * memory attributes for the coherent data page tables. 1548d69a03fSSandrine Bailleux */ 155a2aedac2SAntonio Nino Diaz coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) { 1568d69a03fSSandrine Bailleux __COHERENT_RAM_START__ = .; 1578d69a03fSSandrine Bailleux *(tzfw_coherent_mem) 1588d69a03fSSandrine Bailleux __COHERENT_RAM_END_UNALIGNED__ = .; 1598d69a03fSSandrine Bailleux /* 1608d69a03fSSandrine Bailleux * Memory page(s) mapped to this section will be marked 1618d69a03fSSandrine Bailleux * as device memory. No other unexpected data must creep in. 1628d69a03fSSandrine Bailleux * Ensure the rest of the current memory page is unused. 1638d69a03fSSandrine Bailleux */ 1645629b2b1SRoberto Vargas . = ALIGN(PAGE_SIZE); 1658d69a03fSSandrine Bailleux __COHERENT_RAM_END__ = .; 1668d69a03fSSandrine Bailleux } >RAM 167ab8707e6SSoby Mathew#endif 1684f6ad66aSAchin Gupta 1698d69a03fSSandrine Bailleux __BL1_RAM_START__ = ADDR(.data); 1708d69a03fSSandrine Bailleux __BL1_RAM_END__ = .; 1714f6ad66aSAchin Gupta 1728d69a03fSSandrine Bailleux __DATA_ROM_START__ = LOADADDR(.data); 1738d69a03fSSandrine Bailleux __DATA_SIZE__ = SIZEOF(.data); 174c02fcc4aSSandrine Bailleux 175a37255a2SSandrine Bailleux /* 176a37255a2SSandrine Bailleux * The .data section is the last PROGBITS section so its end marks the end 177c02fcc4aSSandrine Bailleux * of BL1's actual content in Trusted ROM. 178a37255a2SSandrine Bailleux */ 179c02fcc4aSSandrine Bailleux __BL1_ROM_END__ = __DATA_ROM_START__ + __DATA_SIZE__; 180c02fcc4aSSandrine Bailleux ASSERT(__BL1_ROM_END__ <= BL1_RO_LIMIT, 181c02fcc4aSSandrine Bailleux "BL1's ROM content has exceeded its limit.") 1828d69a03fSSandrine Bailleux 1838d69a03fSSandrine Bailleux __BSS_SIZE__ = SIZEOF(.bss); 1848d69a03fSSandrine Bailleux 185ab8707e6SSoby Mathew#if USE_COHERENT_MEM 1868d69a03fSSandrine Bailleux __COHERENT_RAM_UNALIGNED_SIZE__ = 1878d69a03fSSandrine Bailleux __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__; 188ab8707e6SSoby Mathew#endif 1898d69a03fSSandrine Bailleux 190a37255a2SSandrine Bailleux ASSERT(. <= BL1_RW_LIMIT, "BL1's RW section has exceeded its limit.") 1914f6ad66aSAchin Gupta} 192