xref: /rk3399_ARM-atf/bl1/bl1.ld.S (revision 82cb2c1ad9897473743f08437d0a3995bed561b9)
14f6ad66aSAchin Gupta/*
2308d359bSDouglas Raillard * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
34f6ad66aSAchin Gupta *
4*82cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause
54f6ad66aSAchin Gupta */
64f6ad66aSAchin Gupta
75f0cdb05SDan Handley#include <platform_def.h>
84f6ad66aSAchin Gupta
94f6ad66aSAchin GuptaOUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
104f6ad66aSAchin GuptaOUTPUT_ARCH(PLATFORM_LINKER_ARCH)
119f98aa1aSJeenu ViswambharanENTRY(bl1_entrypoint)
124f6ad66aSAchin Gupta
134f6ad66aSAchin GuptaMEMORY {
14d7fbf132SJuan Castillo    ROM (rx): ORIGIN = BL1_RO_BASE, LENGTH = BL1_RO_LIMIT - BL1_RO_BASE
15d7fbf132SJuan Castillo    RAM (rwx): ORIGIN = BL1_RW_BASE, LENGTH = BL1_RW_LIMIT - BL1_RW_BASE
164f6ad66aSAchin Gupta}
174f6ad66aSAchin Gupta
184f6ad66aSAchin GuptaSECTIONS
194f6ad66aSAchin Gupta{
204f59d835SSandrine Bailleux    . = BL1_RO_BASE;
214f59d835SSandrine Bailleux    ASSERT(. == ALIGN(4096),
224f59d835SSandrine Bailleux           "BL1_RO_BASE address is not aligned on a page boundary.")
234f59d835SSandrine Bailleux
245d1c104fSSandrine Bailleux#if SEPARATE_CODE_AND_RODATA
255d1c104fSSandrine Bailleux    .text . : {
265d1c104fSSandrine Bailleux        __TEXT_START__ = .;
275d1c104fSSandrine Bailleux        *bl1_entrypoint.o(.text*)
285d1c104fSSandrine Bailleux        *(.text*)
295d1c104fSSandrine Bailleux        *(.vectors)
305d1c104fSSandrine Bailleux        . = NEXT(4096);
315d1c104fSSandrine Bailleux        __TEXT_END__ = .;
325d1c104fSSandrine Bailleux     } >ROM
335d1c104fSSandrine Bailleux
345d1c104fSSandrine Bailleux    .rodata . : {
355d1c104fSSandrine Bailleux        __RODATA_START__ = .;
365d1c104fSSandrine Bailleux        *(.rodata*)
375d1c104fSSandrine Bailleux
385d1c104fSSandrine Bailleux        /* Ensure 8-byte alignment for descriptors and ensure inclusion */
395d1c104fSSandrine Bailleux        . = ALIGN(8);
405d1c104fSSandrine Bailleux        __PARSER_LIB_DESCS_START__ = .;
415d1c104fSSandrine Bailleux        KEEP(*(.img_parser_lib_descs))
425d1c104fSSandrine Bailleux        __PARSER_LIB_DESCS_END__ = .;
435d1c104fSSandrine Bailleux
445d1c104fSSandrine Bailleux        /*
455d1c104fSSandrine Bailleux         * Ensure 8-byte alignment for cpu_ops so that its fields are also
465d1c104fSSandrine Bailleux         * aligned. Also ensure cpu_ops inclusion.
475d1c104fSSandrine Bailleux         */
485d1c104fSSandrine Bailleux        . = ALIGN(8);
495d1c104fSSandrine Bailleux        __CPU_OPS_START__ = .;
505d1c104fSSandrine Bailleux        KEEP(*(cpu_ops))
515d1c104fSSandrine Bailleux        __CPU_OPS_END__ = .;
525d1c104fSSandrine Bailleux
535d1c104fSSandrine Bailleux        /*
545d1c104fSSandrine Bailleux         * No need to pad out the .rodata section to a page boundary. Next is
555d1c104fSSandrine Bailleux         * the .data section, which can mapped in ROM with the same memory
565d1c104fSSandrine Bailleux         * attributes as the .rodata section.
575d1c104fSSandrine Bailleux         */
585d1c104fSSandrine Bailleux        __RODATA_END__ = .;
595d1c104fSSandrine Bailleux    } >ROM
605d1c104fSSandrine Bailleux#else
614f59d835SSandrine Bailleux    ro . : {
628d69a03fSSandrine Bailleux        __RO_START__ = .;
63dccc537aSAndrew Thoelke        *bl1_entrypoint.o(.text*)
64dccc537aSAndrew Thoelke        *(.text*)
658d69a03fSSandrine Bailleux        *(.rodata*)
669b476841SSoby Mathew
6705799ae0SJuan Castillo        /* Ensure 8-byte alignment for descriptors and ensure inclusion */
6805799ae0SJuan Castillo        . = ALIGN(8);
6905799ae0SJuan Castillo        __PARSER_LIB_DESCS_START__ = .;
7005799ae0SJuan Castillo        KEEP(*(.img_parser_lib_descs))
7105799ae0SJuan Castillo        __PARSER_LIB_DESCS_END__ = .;
7205799ae0SJuan Castillo
739b476841SSoby Mathew        /*
749b476841SSoby Mathew         * Ensure 8-byte alignment for cpu_ops so that its fields are also
759b476841SSoby Mathew         * aligned. Also ensure cpu_ops inclusion.
769b476841SSoby Mathew         */
779b476841SSoby Mathew        . = ALIGN(8);
789b476841SSoby Mathew        __CPU_OPS_START__ = .;
799b476841SSoby Mathew        KEEP(*(cpu_ops))
809b476841SSoby Mathew        __CPU_OPS_END__ = .;
819b476841SSoby Mathew
82b739f22aSAchin Gupta        *(.vectors)
838d69a03fSSandrine Bailleux        __RO_END__ = .;
844f6ad66aSAchin Gupta    } >ROM
855d1c104fSSandrine Bailleux#endif
864f6ad66aSAchin Gupta
879b476841SSoby Mathew    ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__,
889b476841SSoby Mathew           "cpu_ops not defined for this platform.")
899b476841SSoby Mathew
9051faada7SDouglas Raillard    . = BL1_RW_BASE;
9151faada7SDouglas Raillard    ASSERT(BL1_RW_BASE == ALIGN(4096),
9251faada7SDouglas Raillard           "BL1_RW_BASE address is not aligned on a page boundary.")
9351faada7SDouglas Raillard
948d69a03fSSandrine Bailleux    /*
958d69a03fSSandrine Bailleux     * The .data section gets copied from ROM to RAM at runtime.
9651faada7SDouglas Raillard     * Its LMA should be 16-byte aligned to allow efficient copying of 16-bytes
9751faada7SDouglas Raillard     * aligned regions in it.
984f59d835SSandrine Bailleux     * Its VMA must be page-aligned as it marks the first read/write page.
9951faada7SDouglas Raillard     *
10051faada7SDouglas Raillard     * It must be placed at a lower address than the stacks if the stack
10151faada7SDouglas Raillard     * protector is enabled. Alternatively, the .data.stack_protector_canary
10251faada7SDouglas Raillard     * section can be placed independently of the main .data section.
1038d69a03fSSandrine Bailleux     */
1044f59d835SSandrine Bailleux    .data . : ALIGN(16) {
1054f6ad66aSAchin Gupta        __DATA_RAM_START__ = .;
106dccc537aSAndrew Thoelke        *(.data*)
1078d69a03fSSandrine Bailleux        __DATA_RAM_END__ = .;
1084f6ad66aSAchin Gupta    } >RAM AT>ROM
1094f6ad66aSAchin Gupta
1104f59d835SSandrine Bailleux    stacks . (NOLOAD) : {
1118d69a03fSSandrine Bailleux        __STACKS_START__ = .;
1124f6ad66aSAchin Gupta        *(tzfw_normal_stacks)
1138d69a03fSSandrine Bailleux        __STACKS_END__ = .;
1144f6ad66aSAchin Gupta    } >RAM
1154f6ad66aSAchin Gupta
1168d69a03fSSandrine Bailleux    /*
1178d69a03fSSandrine Bailleux     * The .bss section gets initialised to 0 at runtime.
118308d359bSDouglas Raillard     * Its base address should be 16-byte aligned for better performance of the
119308d359bSDouglas Raillard     * zero-initialization code.
1208d69a03fSSandrine Bailleux     */
1218d69a03fSSandrine Bailleux    .bss : ALIGN(16) {
1228d69a03fSSandrine Bailleux        __BSS_START__ = .;
123dccc537aSAndrew Thoelke        *(.bss*)
1248d69a03fSSandrine Bailleux        *(COMMON)
1258d69a03fSSandrine Bailleux        __BSS_END__ = .;
1268d69a03fSSandrine Bailleux    } >RAM
1274f6ad66aSAchin Gupta
1288d69a03fSSandrine Bailleux    /*
129a0cd989dSAchin Gupta     * The xlat_table section is for full, aligned page tables (4K).
13074cbb839SJeenu Viswambharan     * Removing them from .bss avoids forcing 4K alignment on
13174cbb839SJeenu Viswambharan     * the .bss section and eliminates the unecessary zero init
13274cbb839SJeenu Viswambharan     */
13374cbb839SJeenu Viswambharan    xlat_table (NOLOAD) : {
13474cbb839SJeenu Viswambharan        *(xlat_table)
13574cbb839SJeenu Viswambharan    } >RAM
13674cbb839SJeenu Viswambharan
137ab8707e6SSoby Mathew#if USE_COHERENT_MEM
13874cbb839SJeenu Viswambharan    /*
1398d69a03fSSandrine Bailleux     * The base address of the coherent memory section must be page-aligned (4K)
1408d69a03fSSandrine Bailleux     * to guarantee that the coherent data are stored on their own pages and
1418d69a03fSSandrine Bailleux     * are not mixed with normal data.  This is required to set up the correct
1428d69a03fSSandrine Bailleux     * memory attributes for the coherent data page tables.
1438d69a03fSSandrine Bailleux     */
1448d69a03fSSandrine Bailleux    coherent_ram (NOLOAD) : ALIGN(4096) {
1458d69a03fSSandrine Bailleux        __COHERENT_RAM_START__ = .;
1468d69a03fSSandrine Bailleux        *(tzfw_coherent_mem)
1478d69a03fSSandrine Bailleux        __COHERENT_RAM_END_UNALIGNED__ = .;
1488d69a03fSSandrine Bailleux        /*
1498d69a03fSSandrine Bailleux         * Memory page(s) mapped to this section will be marked
1508d69a03fSSandrine Bailleux         * as device memory.  No other unexpected data must creep in.
1518d69a03fSSandrine Bailleux         * Ensure the rest of the current memory page is unused.
1528d69a03fSSandrine Bailleux         */
1538d69a03fSSandrine Bailleux        . = NEXT(4096);
1548d69a03fSSandrine Bailleux        __COHERENT_RAM_END__ = .;
1558d69a03fSSandrine Bailleux    } >RAM
156ab8707e6SSoby Mathew#endif
1574f6ad66aSAchin Gupta
1588d69a03fSSandrine Bailleux    __BL1_RAM_START__ = ADDR(.data);
1598d69a03fSSandrine Bailleux    __BL1_RAM_END__ = .;
1604f6ad66aSAchin Gupta
1618d69a03fSSandrine Bailleux    __DATA_ROM_START__ = LOADADDR(.data);
1628d69a03fSSandrine Bailleux    __DATA_SIZE__ = SIZEOF(.data);
163c02fcc4aSSandrine Bailleux
164a37255a2SSandrine Bailleux    /*
165a37255a2SSandrine Bailleux     * The .data section is the last PROGBITS section so its end marks the end
166c02fcc4aSSandrine Bailleux     * of BL1's actual content in Trusted ROM.
167a37255a2SSandrine Bailleux     */
168c02fcc4aSSandrine Bailleux    __BL1_ROM_END__ =  __DATA_ROM_START__ + __DATA_SIZE__;
169c02fcc4aSSandrine Bailleux    ASSERT(__BL1_ROM_END__ <= BL1_RO_LIMIT,
170c02fcc4aSSandrine Bailleux           "BL1's ROM content has exceeded its limit.")
1718d69a03fSSandrine Bailleux
1728d69a03fSSandrine Bailleux    __BSS_SIZE__ = SIZEOF(.bss);
1738d69a03fSSandrine Bailleux
174ab8707e6SSoby Mathew#if USE_COHERENT_MEM
1758d69a03fSSandrine Bailleux    __COHERENT_RAM_UNALIGNED_SIZE__ =
1768d69a03fSSandrine Bailleux        __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
177ab8707e6SSoby Mathew#endif
1788d69a03fSSandrine Bailleux
179a37255a2SSandrine Bailleux    ASSERT(. <= BL1_RW_LIMIT, "BL1's RW section has exceeded its limit.")
1804f6ad66aSAchin Gupta}
181